xref: /OK3568_Linux_fs/kernel/drivers/mfd/intel_soc_pmic_mrfld.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Device access for Basin Cove PMIC
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2019, Intel Corporation.
6*4882a593Smuzhiyun  * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/mfd/core.h>
12*4882a593Smuzhiyun #include <linux/mfd/intel_soc_pmic.h>
13*4882a593Smuzhiyun #include <linux/mfd/intel_soc_pmic_mrfld.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <asm/intel_scu_ipc.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * Level 2 IRQs
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Firmware on the systems with Basin Cove PMIC services Level 1 IRQs
24*4882a593Smuzhiyun  * without an assistance. Thus, each of the Level 1 IRQ is represented
25*4882a593Smuzhiyun  * as a separate RTE in IOAPIC.
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun static struct resource irq_level2_resources[] = {
28*4882a593Smuzhiyun 	DEFINE_RES_IRQ(0), /* power button */
29*4882a593Smuzhiyun 	DEFINE_RES_IRQ(0), /* TMU */
30*4882a593Smuzhiyun 	DEFINE_RES_IRQ(0), /* thermal */
31*4882a593Smuzhiyun 	DEFINE_RES_IRQ(0), /* BCU */
32*4882a593Smuzhiyun 	DEFINE_RES_IRQ(0), /* ADC */
33*4882a593Smuzhiyun 	DEFINE_RES_IRQ(0), /* charger */
34*4882a593Smuzhiyun 	DEFINE_RES_IRQ(0), /* GPIO */
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static const struct mfd_cell bcove_dev[] = {
38*4882a593Smuzhiyun 	{
39*4882a593Smuzhiyun 		.name = "mrfld_bcove_pwrbtn",
40*4882a593Smuzhiyun 		.num_resources = 1,
41*4882a593Smuzhiyun 		.resources = &irq_level2_resources[0],
42*4882a593Smuzhiyun 	}, {
43*4882a593Smuzhiyun 		.name = "mrfld_bcove_tmu",
44*4882a593Smuzhiyun 		.num_resources = 1,
45*4882a593Smuzhiyun 		.resources = &irq_level2_resources[1],
46*4882a593Smuzhiyun 	}, {
47*4882a593Smuzhiyun 		.name = "mrfld_bcove_thermal",
48*4882a593Smuzhiyun 		.num_resources = 1,
49*4882a593Smuzhiyun 		.resources = &irq_level2_resources[2],
50*4882a593Smuzhiyun 	}, {
51*4882a593Smuzhiyun 		.name = "mrfld_bcove_bcu",
52*4882a593Smuzhiyun 		.num_resources = 1,
53*4882a593Smuzhiyun 		.resources = &irq_level2_resources[3],
54*4882a593Smuzhiyun 	}, {
55*4882a593Smuzhiyun 		.name = "mrfld_bcove_adc",
56*4882a593Smuzhiyun 		.num_resources = 1,
57*4882a593Smuzhiyun 		.resources = &irq_level2_resources[4],
58*4882a593Smuzhiyun 	}, {
59*4882a593Smuzhiyun 		.name = "mrfld_bcove_charger",
60*4882a593Smuzhiyun 		.num_resources = 1,
61*4882a593Smuzhiyun 		.resources = &irq_level2_resources[5],
62*4882a593Smuzhiyun 	}, {
63*4882a593Smuzhiyun 		.name = "mrfld_bcove_pwrsrc",
64*4882a593Smuzhiyun 		.num_resources = 1,
65*4882a593Smuzhiyun 		.resources = &irq_level2_resources[5],
66*4882a593Smuzhiyun 	}, {
67*4882a593Smuzhiyun 		.name = "mrfld_bcove_gpio",
68*4882a593Smuzhiyun 		.num_resources = 1,
69*4882a593Smuzhiyun 		.resources = &irq_level2_resources[6],
70*4882a593Smuzhiyun 	},
71*4882a593Smuzhiyun 	{	.name = "mrfld_bcove_region", },
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
bcove_ipc_byte_reg_read(void * context,unsigned int reg,unsigned int * val)74*4882a593Smuzhiyun static int bcove_ipc_byte_reg_read(void *context, unsigned int reg,
75*4882a593Smuzhiyun 				    unsigned int *val)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct intel_soc_pmic *pmic = context;
78*4882a593Smuzhiyun 	u8 ipc_out;
79*4882a593Smuzhiyun 	int ret;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	ret = intel_scu_ipc_dev_ioread8(pmic->scu, reg, &ipc_out);
82*4882a593Smuzhiyun 	if (ret)
83*4882a593Smuzhiyun 		return ret;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	*val = ipc_out;
86*4882a593Smuzhiyun 	return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
bcove_ipc_byte_reg_write(void * context,unsigned int reg,unsigned int val)89*4882a593Smuzhiyun static int bcove_ipc_byte_reg_write(void *context, unsigned int reg,
90*4882a593Smuzhiyun 				     unsigned int val)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct intel_soc_pmic *pmic = context;
93*4882a593Smuzhiyun 	u8 ipc_in = val;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return intel_scu_ipc_dev_iowrite8(pmic->scu, reg, ipc_in);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static const struct regmap_config bcove_regmap_config = {
99*4882a593Smuzhiyun 	.reg_bits = 16,
100*4882a593Smuzhiyun 	.val_bits = 8,
101*4882a593Smuzhiyun 	.max_register = 0xff,
102*4882a593Smuzhiyun 	.reg_write = bcove_ipc_byte_reg_write,
103*4882a593Smuzhiyun 	.reg_read = bcove_ipc_byte_reg_read,
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
bcove_probe(struct platform_device * pdev)106*4882a593Smuzhiyun static int bcove_probe(struct platform_device *pdev)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
109*4882a593Smuzhiyun 	struct intel_soc_pmic *pmic;
110*4882a593Smuzhiyun 	unsigned int i;
111*4882a593Smuzhiyun 	int ret;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	pmic = devm_kzalloc(dev, sizeof(*pmic), GFP_KERNEL);
114*4882a593Smuzhiyun 	if (!pmic)
115*4882a593Smuzhiyun 		return -ENOMEM;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	pmic->scu = devm_intel_scu_ipc_dev_get(dev);
118*4882a593Smuzhiyun 	if (!pmic->scu)
119*4882a593Smuzhiyun 		return -ENOMEM;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pmic);
122*4882a593Smuzhiyun 	pmic->dev = &pdev->dev;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	pmic->regmap = devm_regmap_init(dev, NULL, pmic, &bcove_regmap_config);
125*4882a593Smuzhiyun 	if (IS_ERR(pmic->regmap))
126*4882a593Smuzhiyun 		return PTR_ERR(pmic->regmap);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(irq_level2_resources); i++) {
129*4882a593Smuzhiyun 		ret = platform_get_irq(pdev, i);
130*4882a593Smuzhiyun 		if (ret < 0)
131*4882a593Smuzhiyun 			return ret;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 		irq_level2_resources[i].start = ret;
134*4882a593Smuzhiyun 		irq_level2_resources[i].end = ret;
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return devm_mfd_add_devices(dev, PLATFORM_DEVID_NONE,
138*4882a593Smuzhiyun 				    bcove_dev, ARRAY_SIZE(bcove_dev),
139*4882a593Smuzhiyun 				    NULL, 0, NULL);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static const struct acpi_device_id bcove_acpi_ids[] = {
143*4882a593Smuzhiyun 	{ "INTC100E" },
144*4882a593Smuzhiyun 	{}
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, bcove_acpi_ids);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static struct platform_driver bcove_driver = {
149*4882a593Smuzhiyun 	.driver = {
150*4882a593Smuzhiyun 		.name = "intel_soc_pmic_mrfld",
151*4882a593Smuzhiyun 		.acpi_match_table = bcove_acpi_ids,
152*4882a593Smuzhiyun 	},
153*4882a593Smuzhiyun 	.probe = bcove_probe,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun module_platform_driver(bcove_driver);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun MODULE_DESCRIPTION("IPC driver for Intel SoC Basin Cove PMIC");
158*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
159