1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MFD core driver for Intel Cherrytrail Whiskey Cove PMIC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Hans de Goede <hdegoede@redhat.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on various non upstream patches to support the CHT Whiskey Cove PMIC:
8*4882a593Smuzhiyun * Copyright (C) 2013-2015 Intel Corporation. All rights reserved.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/acpi.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/mfd/core.h>
18*4882a593Smuzhiyun #include <linux/mfd/intel_soc_pmic.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* PMIC device registers */
22*4882a593Smuzhiyun #define REG_OFFSET_MASK GENMASK(7, 0)
23*4882a593Smuzhiyun #define REG_ADDR_MASK GENMASK(15, 8)
24*4882a593Smuzhiyun #define REG_ADDR_SHIFT 8
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define CHT_WC_IRQLVL1 0x6e02
27*4882a593Smuzhiyun #define CHT_WC_IRQLVL1_MASK 0x6e0e
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Whiskey Cove PMIC share same ACPI ID between different platforms */
30*4882a593Smuzhiyun #define CHT_WC_HRV 3
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Level 1 IRQs (level 2 IRQs are handled in the child device drivers) */
33*4882a593Smuzhiyun enum {
34*4882a593Smuzhiyun CHT_WC_PWRSRC_IRQ = 0,
35*4882a593Smuzhiyun CHT_WC_THRM_IRQ,
36*4882a593Smuzhiyun CHT_WC_BCU_IRQ,
37*4882a593Smuzhiyun CHT_WC_ADC_IRQ,
38*4882a593Smuzhiyun CHT_WC_EXT_CHGR_IRQ,
39*4882a593Smuzhiyun CHT_WC_GPIO_IRQ,
40*4882a593Smuzhiyun /* There is no irq 6 */
41*4882a593Smuzhiyun CHT_WC_CRIT_IRQ = 7,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static struct resource cht_wc_pwrsrc_resources[] = {
45*4882a593Smuzhiyun DEFINE_RES_IRQ(CHT_WC_PWRSRC_IRQ),
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static struct resource cht_wc_ext_charger_resources[] = {
49*4882a593Smuzhiyun DEFINE_RES_IRQ(CHT_WC_EXT_CHGR_IRQ),
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static struct mfd_cell cht_wc_dev[] = {
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun .name = "cht_wcove_pwrsrc",
55*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(cht_wc_pwrsrc_resources),
56*4882a593Smuzhiyun .resources = cht_wc_pwrsrc_resources,
57*4882a593Smuzhiyun }, {
58*4882a593Smuzhiyun .name = "cht_wcove_ext_chgr",
59*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(cht_wc_ext_charger_resources),
60*4882a593Smuzhiyun .resources = cht_wc_ext_charger_resources,
61*4882a593Smuzhiyun },
62*4882a593Smuzhiyun { .name = "cht_wcove_region", },
63*4882a593Smuzhiyun { .name = "cht_wcove_leds", },
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun * The CHT Whiskey Cove covers multiple I2C addresses, with a 1 Byte
68*4882a593Smuzhiyun * register address space per I2C address, so we use 16 bit register
69*4882a593Smuzhiyun * addresses where the high 8 bits contain the I2C client address.
70*4882a593Smuzhiyun */
cht_wc_byte_reg_read(void * context,unsigned int reg,unsigned int * val)71*4882a593Smuzhiyun static int cht_wc_byte_reg_read(void *context, unsigned int reg,
72*4882a593Smuzhiyun unsigned int *val)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun struct i2c_client *client = context;
75*4882a593Smuzhiyun int ret, orig_addr = client->addr;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun if (!(reg & REG_ADDR_MASK)) {
78*4882a593Smuzhiyun dev_err(&client->dev, "Error I2C address not specified\n");
79*4882a593Smuzhiyun return -EINVAL;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun client->addr = (reg & REG_ADDR_MASK) >> REG_ADDR_SHIFT;
83*4882a593Smuzhiyun ret = i2c_smbus_read_byte_data(client, reg & REG_OFFSET_MASK);
84*4882a593Smuzhiyun client->addr = orig_addr;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (ret < 0)
87*4882a593Smuzhiyun return ret;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun *val = ret;
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
cht_wc_byte_reg_write(void * context,unsigned int reg,unsigned int val)93*4882a593Smuzhiyun static int cht_wc_byte_reg_write(void *context, unsigned int reg,
94*4882a593Smuzhiyun unsigned int val)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun struct i2c_client *client = context;
97*4882a593Smuzhiyun int ret, orig_addr = client->addr;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun if (!(reg & REG_ADDR_MASK)) {
100*4882a593Smuzhiyun dev_err(&client->dev, "Error I2C address not specified\n");
101*4882a593Smuzhiyun return -EINVAL;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun client->addr = (reg & REG_ADDR_MASK) >> REG_ADDR_SHIFT;
105*4882a593Smuzhiyun ret = i2c_smbus_write_byte_data(client, reg & REG_OFFSET_MASK, val);
106*4882a593Smuzhiyun client->addr = orig_addr;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return ret;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const struct regmap_config cht_wc_regmap_cfg = {
112*4882a593Smuzhiyun .reg_bits = 16,
113*4882a593Smuzhiyun .val_bits = 8,
114*4882a593Smuzhiyun .reg_write = cht_wc_byte_reg_write,
115*4882a593Smuzhiyun .reg_read = cht_wc_byte_reg_read,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static const struct regmap_irq cht_wc_regmap_irqs[] = {
119*4882a593Smuzhiyun REGMAP_IRQ_REG(CHT_WC_PWRSRC_IRQ, 0, BIT(CHT_WC_PWRSRC_IRQ)),
120*4882a593Smuzhiyun REGMAP_IRQ_REG(CHT_WC_THRM_IRQ, 0, BIT(CHT_WC_THRM_IRQ)),
121*4882a593Smuzhiyun REGMAP_IRQ_REG(CHT_WC_BCU_IRQ, 0, BIT(CHT_WC_BCU_IRQ)),
122*4882a593Smuzhiyun REGMAP_IRQ_REG(CHT_WC_ADC_IRQ, 0, BIT(CHT_WC_ADC_IRQ)),
123*4882a593Smuzhiyun REGMAP_IRQ_REG(CHT_WC_EXT_CHGR_IRQ, 0, BIT(CHT_WC_EXT_CHGR_IRQ)),
124*4882a593Smuzhiyun REGMAP_IRQ_REG(CHT_WC_GPIO_IRQ, 0, BIT(CHT_WC_GPIO_IRQ)),
125*4882a593Smuzhiyun REGMAP_IRQ_REG(CHT_WC_CRIT_IRQ, 0, BIT(CHT_WC_CRIT_IRQ)),
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const struct regmap_irq_chip cht_wc_regmap_irq_chip = {
129*4882a593Smuzhiyun .name = "cht_wc_irq_chip",
130*4882a593Smuzhiyun .status_base = CHT_WC_IRQLVL1,
131*4882a593Smuzhiyun .mask_base = CHT_WC_IRQLVL1_MASK,
132*4882a593Smuzhiyun .irqs = cht_wc_regmap_irqs,
133*4882a593Smuzhiyun .num_irqs = ARRAY_SIZE(cht_wc_regmap_irqs),
134*4882a593Smuzhiyun .num_regs = 1,
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
cht_wc_probe(struct i2c_client * client)137*4882a593Smuzhiyun static int cht_wc_probe(struct i2c_client *client)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct device *dev = &client->dev;
140*4882a593Smuzhiyun struct intel_soc_pmic *pmic;
141*4882a593Smuzhiyun acpi_status status;
142*4882a593Smuzhiyun unsigned long long hrv;
143*4882a593Smuzhiyun int ret;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun status = acpi_evaluate_integer(ACPI_HANDLE(dev), "_HRV", NULL, &hrv);
146*4882a593Smuzhiyun if (ACPI_FAILURE(status)) {
147*4882a593Smuzhiyun dev_err(dev, "Failed to get PMIC hardware revision\n");
148*4882a593Smuzhiyun return -ENODEV;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun if (hrv != CHT_WC_HRV) {
151*4882a593Smuzhiyun dev_err(dev, "Invalid PMIC hardware revision: %llu\n", hrv);
152*4882a593Smuzhiyun return -ENODEV;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun if (client->irq < 0) {
155*4882a593Smuzhiyun dev_err(dev, "Invalid IRQ\n");
156*4882a593Smuzhiyun return -EINVAL;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun pmic = devm_kzalloc(dev, sizeof(*pmic), GFP_KERNEL);
160*4882a593Smuzhiyun if (!pmic)
161*4882a593Smuzhiyun return -ENOMEM;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun pmic->irq = client->irq;
164*4882a593Smuzhiyun pmic->dev = dev;
165*4882a593Smuzhiyun i2c_set_clientdata(client, pmic);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun pmic->regmap = devm_regmap_init(dev, NULL, client, &cht_wc_regmap_cfg);
168*4882a593Smuzhiyun if (IS_ERR(pmic->regmap))
169*4882a593Smuzhiyun return PTR_ERR(pmic->regmap);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun ret = devm_regmap_add_irq_chip(dev, pmic->regmap, pmic->irq,
172*4882a593Smuzhiyun IRQF_ONESHOT | IRQF_SHARED, 0,
173*4882a593Smuzhiyun &cht_wc_regmap_irq_chip,
174*4882a593Smuzhiyun &pmic->irq_chip_data);
175*4882a593Smuzhiyun if (ret)
176*4882a593Smuzhiyun return ret;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return devm_mfd_add_devices(dev, PLATFORM_DEVID_NONE,
179*4882a593Smuzhiyun cht_wc_dev, ARRAY_SIZE(cht_wc_dev), NULL, 0,
180*4882a593Smuzhiyun regmap_irq_get_domain(pmic->irq_chip_data));
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
cht_wc_shutdown(struct i2c_client * client)183*4882a593Smuzhiyun static void cht_wc_shutdown(struct i2c_client *client)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct intel_soc_pmic *pmic = i2c_get_clientdata(client);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun disable_irq(pmic->irq);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
cht_wc_suspend(struct device * dev)190*4882a593Smuzhiyun static int __maybe_unused cht_wc_suspend(struct device *dev)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct intel_soc_pmic *pmic = dev_get_drvdata(dev);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun disable_irq(pmic->irq);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
cht_wc_resume(struct device * dev)199*4882a593Smuzhiyun static int __maybe_unused cht_wc_resume(struct device *dev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct intel_soc_pmic *pmic = dev_get_drvdata(dev);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun enable_irq(pmic->irq);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(cht_wc_pm_ops, cht_wc_suspend, cht_wc_resume);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static const struct i2c_device_id cht_wc_i2c_id[] = {
210*4882a593Smuzhiyun { }
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun static const struct acpi_device_id cht_wc_acpi_ids[] = {
214*4882a593Smuzhiyun { "INT34D3", },
215*4882a593Smuzhiyun { }
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static struct i2c_driver cht_wc_driver = {
219*4882a593Smuzhiyun .driver = {
220*4882a593Smuzhiyun .name = "CHT Whiskey Cove PMIC",
221*4882a593Smuzhiyun .pm = &cht_wc_pm_ops,
222*4882a593Smuzhiyun .acpi_match_table = cht_wc_acpi_ids,
223*4882a593Smuzhiyun },
224*4882a593Smuzhiyun .probe_new = cht_wc_probe,
225*4882a593Smuzhiyun .shutdown = cht_wc_shutdown,
226*4882a593Smuzhiyun .id_table = cht_wc_i2c_id,
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun builtin_i2c_driver(cht_wc_driver);
229