xref: /OK3568_Linux_fs/kernel/drivers/mfd/intel_soc_pmic_bxtwc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * MFD core driver for Intel Broxton Whiskey Cove PMIC
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015 Intel Corporation. All rights reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/acpi.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/mfd/core.h>
14*4882a593Smuzhiyun #include <linux/mfd/intel_soc_pmic.h>
15*4882a593Smuzhiyun #include <linux/mfd/intel_soc_pmic_bxtwc.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <asm/intel_scu_ipc.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* PMIC device registers */
21*4882a593Smuzhiyun #define REG_ADDR_MASK		0xFF00
22*4882a593Smuzhiyun #define REG_ADDR_SHIFT		8
23*4882a593Smuzhiyun #define REG_OFFSET_MASK		0xFF
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Interrupt Status Registers */
26*4882a593Smuzhiyun #define BXTWC_IRQLVL1		0x4E02
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define BXTWC_PWRBTNIRQ		0x4E03
29*4882a593Smuzhiyun #define BXTWC_THRM0IRQ		0x4E04
30*4882a593Smuzhiyun #define BXTWC_THRM1IRQ		0x4E05
31*4882a593Smuzhiyun #define BXTWC_THRM2IRQ		0x4E06
32*4882a593Smuzhiyun #define BXTWC_BCUIRQ		0x4E07
33*4882a593Smuzhiyun #define BXTWC_ADCIRQ		0x4E08
34*4882a593Smuzhiyun #define BXTWC_CHGR0IRQ		0x4E09
35*4882a593Smuzhiyun #define BXTWC_CHGR1IRQ		0x4E0A
36*4882a593Smuzhiyun #define BXTWC_GPIOIRQ0		0x4E0B
37*4882a593Smuzhiyun #define BXTWC_GPIOIRQ1		0x4E0C
38*4882a593Smuzhiyun #define BXTWC_CRITIRQ		0x4E0D
39*4882a593Smuzhiyun #define BXTWC_TMUIRQ		0x4FB6
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Interrupt MASK Registers */
42*4882a593Smuzhiyun #define BXTWC_MIRQLVL1		0x4E0E
43*4882a593Smuzhiyun #define BXTWC_MIRQLVL1_MCHGR	BIT(5)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define BXTWC_MPWRBTNIRQ	0x4E0F
46*4882a593Smuzhiyun #define BXTWC_MTHRM0IRQ		0x4E12
47*4882a593Smuzhiyun #define BXTWC_MTHRM1IRQ		0x4E13
48*4882a593Smuzhiyun #define BXTWC_MTHRM2IRQ		0x4E14
49*4882a593Smuzhiyun #define BXTWC_MBCUIRQ		0x4E15
50*4882a593Smuzhiyun #define BXTWC_MADCIRQ		0x4E16
51*4882a593Smuzhiyun #define BXTWC_MCHGR0IRQ		0x4E17
52*4882a593Smuzhiyun #define BXTWC_MCHGR1IRQ		0x4E18
53*4882a593Smuzhiyun #define BXTWC_MGPIO0IRQ		0x4E19
54*4882a593Smuzhiyun #define BXTWC_MGPIO1IRQ		0x4E1A
55*4882a593Smuzhiyun #define BXTWC_MCRITIRQ		0x4E1B
56*4882a593Smuzhiyun #define BXTWC_MTMUIRQ		0x4FB7
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* Whiskey Cove PMIC share same ACPI ID between different platforms */
59*4882a593Smuzhiyun #define BROXTON_PMIC_WC_HRV	4
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define PMC_PMIC_ACCESS		0xFF
62*4882a593Smuzhiyun #define PMC_PMIC_READ		0x0
63*4882a593Smuzhiyun #define PMC_PMIC_WRITE		0x1
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun enum bxtwc_irqs {
66*4882a593Smuzhiyun 	BXTWC_PWRBTN_LVL1_IRQ = 0,
67*4882a593Smuzhiyun 	BXTWC_TMU_LVL1_IRQ,
68*4882a593Smuzhiyun 	BXTWC_THRM_LVL1_IRQ,
69*4882a593Smuzhiyun 	BXTWC_BCU_LVL1_IRQ,
70*4882a593Smuzhiyun 	BXTWC_ADC_LVL1_IRQ,
71*4882a593Smuzhiyun 	BXTWC_CHGR_LVL1_IRQ,
72*4882a593Smuzhiyun 	BXTWC_GPIO_LVL1_IRQ,
73*4882a593Smuzhiyun 	BXTWC_CRIT_LVL1_IRQ,
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun enum bxtwc_irqs_pwrbtn {
77*4882a593Smuzhiyun 	BXTWC_PWRBTN_IRQ = 0,
78*4882a593Smuzhiyun 	BXTWC_UIBTN_IRQ,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun enum bxtwc_irqs_bcu {
82*4882a593Smuzhiyun 	BXTWC_BCU_IRQ = 0,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun enum bxtwc_irqs_adc {
86*4882a593Smuzhiyun 	BXTWC_ADC_IRQ = 0,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun enum bxtwc_irqs_chgr {
90*4882a593Smuzhiyun 	BXTWC_USBC_IRQ = 0,
91*4882a593Smuzhiyun 	BXTWC_CHGR0_IRQ,
92*4882a593Smuzhiyun 	BXTWC_CHGR1_IRQ,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun enum bxtwc_irqs_tmu {
96*4882a593Smuzhiyun 	BXTWC_TMU_IRQ = 0,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun enum bxtwc_irqs_crit {
100*4882a593Smuzhiyun 	BXTWC_CRIT_IRQ = 0,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const struct regmap_irq bxtwc_regmap_irqs[] = {
104*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_PWRBTN_LVL1_IRQ, 0, BIT(0)),
105*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_TMU_LVL1_IRQ, 0, BIT(1)),
106*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_THRM_LVL1_IRQ, 0, BIT(2)),
107*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_BCU_LVL1_IRQ, 0, BIT(3)),
108*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_ADC_LVL1_IRQ, 0, BIT(4)),
109*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_CHGR_LVL1_IRQ, 0, BIT(5)),
110*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_GPIO_LVL1_IRQ, 0, BIT(6)),
111*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_CRIT_LVL1_IRQ, 0, BIT(7)),
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct regmap_irq bxtwc_regmap_irqs_pwrbtn[] = {
115*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_PWRBTN_IRQ, 0, 0x01),
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static const struct regmap_irq bxtwc_regmap_irqs_bcu[] = {
119*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_BCU_IRQ, 0, 0x1f),
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static const struct regmap_irq bxtwc_regmap_irqs_adc[] = {
123*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_ADC_IRQ, 0, 0xff),
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static const struct regmap_irq bxtwc_regmap_irqs_chgr[] = {
127*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_USBC_IRQ, 0, 0x20),
128*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_CHGR0_IRQ, 0, 0x1f),
129*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_CHGR1_IRQ, 1, 0x1f),
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static const struct regmap_irq bxtwc_regmap_irqs_tmu[] = {
133*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_TMU_IRQ, 0, 0x06),
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static const struct regmap_irq bxtwc_regmap_irqs_crit[] = {
137*4882a593Smuzhiyun 	REGMAP_IRQ_REG(BXTWC_CRIT_IRQ, 0, 0x03),
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static struct regmap_irq_chip bxtwc_regmap_irq_chip = {
141*4882a593Smuzhiyun 	.name = "bxtwc_irq_chip",
142*4882a593Smuzhiyun 	.status_base = BXTWC_IRQLVL1,
143*4882a593Smuzhiyun 	.mask_base = BXTWC_MIRQLVL1,
144*4882a593Smuzhiyun 	.irqs = bxtwc_regmap_irqs,
145*4882a593Smuzhiyun 	.num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs),
146*4882a593Smuzhiyun 	.num_regs = 1,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static struct regmap_irq_chip bxtwc_regmap_irq_chip_pwrbtn = {
150*4882a593Smuzhiyun 	.name = "bxtwc_irq_chip_pwrbtn",
151*4882a593Smuzhiyun 	.status_base = BXTWC_PWRBTNIRQ,
152*4882a593Smuzhiyun 	.mask_base = BXTWC_MPWRBTNIRQ,
153*4882a593Smuzhiyun 	.irqs = bxtwc_regmap_irqs_pwrbtn,
154*4882a593Smuzhiyun 	.num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs_pwrbtn),
155*4882a593Smuzhiyun 	.num_regs = 1,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static struct regmap_irq_chip bxtwc_regmap_irq_chip_tmu = {
159*4882a593Smuzhiyun 	.name = "bxtwc_irq_chip_tmu",
160*4882a593Smuzhiyun 	.status_base = BXTWC_TMUIRQ,
161*4882a593Smuzhiyun 	.mask_base = BXTWC_MTMUIRQ,
162*4882a593Smuzhiyun 	.irqs = bxtwc_regmap_irqs_tmu,
163*4882a593Smuzhiyun 	.num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs_tmu),
164*4882a593Smuzhiyun 	.num_regs = 1,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static struct regmap_irq_chip bxtwc_regmap_irq_chip_bcu = {
168*4882a593Smuzhiyun 	.name = "bxtwc_irq_chip_bcu",
169*4882a593Smuzhiyun 	.status_base = BXTWC_BCUIRQ,
170*4882a593Smuzhiyun 	.mask_base = BXTWC_MBCUIRQ,
171*4882a593Smuzhiyun 	.irqs = bxtwc_regmap_irqs_bcu,
172*4882a593Smuzhiyun 	.num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs_bcu),
173*4882a593Smuzhiyun 	.num_regs = 1,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static struct regmap_irq_chip bxtwc_regmap_irq_chip_adc = {
177*4882a593Smuzhiyun 	.name = "bxtwc_irq_chip_adc",
178*4882a593Smuzhiyun 	.status_base = BXTWC_ADCIRQ,
179*4882a593Smuzhiyun 	.mask_base = BXTWC_MADCIRQ,
180*4882a593Smuzhiyun 	.irqs = bxtwc_regmap_irqs_adc,
181*4882a593Smuzhiyun 	.num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs_adc),
182*4882a593Smuzhiyun 	.num_regs = 1,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static struct regmap_irq_chip bxtwc_regmap_irq_chip_chgr = {
186*4882a593Smuzhiyun 	.name = "bxtwc_irq_chip_chgr",
187*4882a593Smuzhiyun 	.status_base = BXTWC_CHGR0IRQ,
188*4882a593Smuzhiyun 	.mask_base = BXTWC_MCHGR0IRQ,
189*4882a593Smuzhiyun 	.irqs = bxtwc_regmap_irqs_chgr,
190*4882a593Smuzhiyun 	.num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs_chgr),
191*4882a593Smuzhiyun 	.num_regs = 2,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static struct regmap_irq_chip bxtwc_regmap_irq_chip_crit = {
195*4882a593Smuzhiyun 	.name = "bxtwc_irq_chip_crit",
196*4882a593Smuzhiyun 	.status_base = BXTWC_CRITIRQ,
197*4882a593Smuzhiyun 	.mask_base = BXTWC_MCRITIRQ,
198*4882a593Smuzhiyun 	.irqs = bxtwc_regmap_irqs_crit,
199*4882a593Smuzhiyun 	.num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs_crit),
200*4882a593Smuzhiyun 	.num_regs = 1,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static struct resource gpio_resources[] = {
204*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(BXTWC_GPIO_LVL1_IRQ, "GPIO"),
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static struct resource adc_resources[] = {
208*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(BXTWC_ADC_IRQ, "ADC"),
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static struct resource usbc_resources[] = {
212*4882a593Smuzhiyun 	DEFINE_RES_IRQ(BXTWC_USBC_IRQ),
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static struct resource charger_resources[] = {
216*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(BXTWC_CHGR0_IRQ, "CHARGER"),
217*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(BXTWC_CHGR1_IRQ, "CHARGER1"),
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static struct resource thermal_resources[] = {
221*4882a593Smuzhiyun 	DEFINE_RES_IRQ(BXTWC_THRM_LVL1_IRQ),
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun static struct resource bcu_resources[] = {
225*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(BXTWC_BCU_IRQ, "BCU"),
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static struct resource tmu_resources[] = {
229*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(BXTWC_TMU_IRQ, "TMU"),
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static struct mfd_cell bxt_wc_dev[] = {
233*4882a593Smuzhiyun 	{
234*4882a593Smuzhiyun 		.name = "bxt_wcove_gpadc",
235*4882a593Smuzhiyun 		.num_resources = ARRAY_SIZE(adc_resources),
236*4882a593Smuzhiyun 		.resources = adc_resources,
237*4882a593Smuzhiyun 	},
238*4882a593Smuzhiyun 	{
239*4882a593Smuzhiyun 		.name = "bxt_wcove_thermal",
240*4882a593Smuzhiyun 		.num_resources = ARRAY_SIZE(thermal_resources),
241*4882a593Smuzhiyun 		.resources = thermal_resources,
242*4882a593Smuzhiyun 	},
243*4882a593Smuzhiyun 	{
244*4882a593Smuzhiyun 		.name = "bxt_wcove_usbc",
245*4882a593Smuzhiyun 		.num_resources = ARRAY_SIZE(usbc_resources),
246*4882a593Smuzhiyun 		.resources = usbc_resources,
247*4882a593Smuzhiyun 	},
248*4882a593Smuzhiyun 	{
249*4882a593Smuzhiyun 		.name = "bxt_wcove_ext_charger",
250*4882a593Smuzhiyun 		.num_resources = ARRAY_SIZE(charger_resources),
251*4882a593Smuzhiyun 		.resources = charger_resources,
252*4882a593Smuzhiyun 	},
253*4882a593Smuzhiyun 	{
254*4882a593Smuzhiyun 		.name = "bxt_wcove_bcu",
255*4882a593Smuzhiyun 		.num_resources = ARRAY_SIZE(bcu_resources),
256*4882a593Smuzhiyun 		.resources = bcu_resources,
257*4882a593Smuzhiyun 	},
258*4882a593Smuzhiyun 	{
259*4882a593Smuzhiyun 		.name = "bxt_wcove_tmu",
260*4882a593Smuzhiyun 		.num_resources = ARRAY_SIZE(tmu_resources),
261*4882a593Smuzhiyun 		.resources = tmu_resources,
262*4882a593Smuzhiyun 	},
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	{
265*4882a593Smuzhiyun 		.name = "bxt_wcove_gpio",
266*4882a593Smuzhiyun 		.num_resources = ARRAY_SIZE(gpio_resources),
267*4882a593Smuzhiyun 		.resources = gpio_resources,
268*4882a593Smuzhiyun 	},
269*4882a593Smuzhiyun 	{
270*4882a593Smuzhiyun 		.name = "bxt_wcove_region",
271*4882a593Smuzhiyun 	},
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
regmap_ipc_byte_reg_read(void * context,unsigned int reg,unsigned int * val)274*4882a593Smuzhiyun static int regmap_ipc_byte_reg_read(void *context, unsigned int reg,
275*4882a593Smuzhiyun 				    unsigned int *val)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	int ret;
278*4882a593Smuzhiyun 	int i2c_addr;
279*4882a593Smuzhiyun 	u8 ipc_in[2];
280*4882a593Smuzhiyun 	u8 ipc_out[4];
281*4882a593Smuzhiyun 	struct intel_soc_pmic *pmic = context;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (!pmic)
284*4882a593Smuzhiyun 		return -EINVAL;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (reg & REG_ADDR_MASK)
287*4882a593Smuzhiyun 		i2c_addr = (reg & REG_ADDR_MASK) >> REG_ADDR_SHIFT;
288*4882a593Smuzhiyun 	else
289*4882a593Smuzhiyun 		i2c_addr = BXTWC_DEVICE1_ADDR;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	reg &= REG_OFFSET_MASK;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	ipc_in[0] = reg;
294*4882a593Smuzhiyun 	ipc_in[1] = i2c_addr;
295*4882a593Smuzhiyun 	ret = intel_scu_ipc_dev_command(pmic->scu, PMC_PMIC_ACCESS,
296*4882a593Smuzhiyun 					PMC_PMIC_READ, ipc_in, sizeof(ipc_in),
297*4882a593Smuzhiyun 					ipc_out, sizeof(ipc_out));
298*4882a593Smuzhiyun 	if (ret)
299*4882a593Smuzhiyun 		return ret;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	*val = ipc_out[0];
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	return 0;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
regmap_ipc_byte_reg_write(void * context,unsigned int reg,unsigned int val)306*4882a593Smuzhiyun static int regmap_ipc_byte_reg_write(void *context, unsigned int reg,
307*4882a593Smuzhiyun 				       unsigned int val)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	int i2c_addr;
310*4882a593Smuzhiyun 	u8 ipc_in[3];
311*4882a593Smuzhiyun 	struct intel_soc_pmic *pmic = context;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (!pmic)
314*4882a593Smuzhiyun 		return -EINVAL;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	if (reg & REG_ADDR_MASK)
317*4882a593Smuzhiyun 		i2c_addr = (reg & REG_ADDR_MASK) >> REG_ADDR_SHIFT;
318*4882a593Smuzhiyun 	else
319*4882a593Smuzhiyun 		i2c_addr = BXTWC_DEVICE1_ADDR;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	reg &= REG_OFFSET_MASK;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	ipc_in[0] = reg;
324*4882a593Smuzhiyun 	ipc_in[1] = i2c_addr;
325*4882a593Smuzhiyun 	ipc_in[2] = val;
326*4882a593Smuzhiyun 	return intel_scu_ipc_dev_command(pmic->scu, PMC_PMIC_ACCESS,
327*4882a593Smuzhiyun 					 PMC_PMIC_WRITE, ipc_in, sizeof(ipc_in),
328*4882a593Smuzhiyun 					 NULL, 0);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun /* sysfs interfaces to r/w PMIC registers, required by initial script */
332*4882a593Smuzhiyun static unsigned long bxtwc_reg_addr;
bxtwc_reg_show(struct device * dev,struct device_attribute * attr,char * buf)333*4882a593Smuzhiyun static ssize_t bxtwc_reg_show(struct device *dev,
334*4882a593Smuzhiyun 		struct device_attribute *attr, char *buf)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	return sprintf(buf, "0x%lx\n", bxtwc_reg_addr);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
bxtwc_reg_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)339*4882a593Smuzhiyun static ssize_t bxtwc_reg_store(struct device *dev,
340*4882a593Smuzhiyun 	struct device_attribute *attr, const char *buf, size_t count)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	if (kstrtoul(buf, 0, &bxtwc_reg_addr)) {
343*4882a593Smuzhiyun 		dev_err(dev, "Invalid register address\n");
344*4882a593Smuzhiyun 		return -EINVAL;
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 	return (ssize_t)count;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
bxtwc_val_show(struct device * dev,struct device_attribute * attr,char * buf)349*4882a593Smuzhiyun static ssize_t bxtwc_val_show(struct device *dev,
350*4882a593Smuzhiyun 		struct device_attribute *attr, char *buf)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	int ret;
353*4882a593Smuzhiyun 	unsigned int val;
354*4882a593Smuzhiyun 	struct intel_soc_pmic *pmic = dev_get_drvdata(dev);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	ret = regmap_read(pmic->regmap, bxtwc_reg_addr, &val);
357*4882a593Smuzhiyun 	if (ret < 0) {
358*4882a593Smuzhiyun 		dev_err(dev, "Failed to read 0x%lx\n", bxtwc_reg_addr);
359*4882a593Smuzhiyun 		return -EIO;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return sprintf(buf, "0x%02x\n", val);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
bxtwc_val_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)365*4882a593Smuzhiyun static ssize_t bxtwc_val_store(struct device *dev,
366*4882a593Smuzhiyun 	struct device_attribute *attr, const char *buf, size_t count)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	int ret;
369*4882a593Smuzhiyun 	unsigned int val;
370*4882a593Smuzhiyun 	struct intel_soc_pmic *pmic = dev_get_drvdata(dev);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	ret = kstrtouint(buf, 0, &val);
373*4882a593Smuzhiyun 	if (ret)
374*4882a593Smuzhiyun 		return ret;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	ret = regmap_write(pmic->regmap, bxtwc_reg_addr, val);
377*4882a593Smuzhiyun 	if (ret) {
378*4882a593Smuzhiyun 		dev_err(dev, "Failed to write value 0x%02x to address 0x%lx",
379*4882a593Smuzhiyun 			val, bxtwc_reg_addr);
380*4882a593Smuzhiyun 		return -EIO;
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 	return count;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun static DEVICE_ATTR(addr, S_IWUSR | S_IRUSR, bxtwc_reg_show, bxtwc_reg_store);
386*4882a593Smuzhiyun static DEVICE_ATTR(val, S_IWUSR | S_IRUSR, bxtwc_val_show, bxtwc_val_store);
387*4882a593Smuzhiyun static struct attribute *bxtwc_attrs[] = {
388*4882a593Smuzhiyun 	&dev_attr_addr.attr,
389*4882a593Smuzhiyun 	&dev_attr_val.attr,
390*4882a593Smuzhiyun 	NULL
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static const struct attribute_group bxtwc_group = {
394*4882a593Smuzhiyun 	.attrs = bxtwc_attrs,
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static const struct regmap_config bxtwc_regmap_config = {
398*4882a593Smuzhiyun 	.reg_bits = 16,
399*4882a593Smuzhiyun 	.val_bits = 8,
400*4882a593Smuzhiyun 	.reg_write = regmap_ipc_byte_reg_write,
401*4882a593Smuzhiyun 	.reg_read = regmap_ipc_byte_reg_read,
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
bxtwc_add_chained_irq_chip(struct intel_soc_pmic * pmic,struct regmap_irq_chip_data * pdata,int pirq,int irq_flags,const struct regmap_irq_chip * chip,struct regmap_irq_chip_data ** data)404*4882a593Smuzhiyun static int bxtwc_add_chained_irq_chip(struct intel_soc_pmic *pmic,
405*4882a593Smuzhiyun 				struct regmap_irq_chip_data *pdata,
406*4882a593Smuzhiyun 				int pirq, int irq_flags,
407*4882a593Smuzhiyun 				const struct regmap_irq_chip *chip,
408*4882a593Smuzhiyun 				struct regmap_irq_chip_data **data)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	int irq;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	irq = regmap_irq_get_virq(pdata, pirq);
413*4882a593Smuzhiyun 	if (irq < 0) {
414*4882a593Smuzhiyun 		dev_err(pmic->dev,
415*4882a593Smuzhiyun 			"Failed to get parent vIRQ(%d) for chip %s, ret:%d\n",
416*4882a593Smuzhiyun 			pirq, chip->name, irq);
417*4882a593Smuzhiyun 		return irq;
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	return devm_regmap_add_irq_chip(pmic->dev, pmic->regmap, irq, irq_flags,
421*4882a593Smuzhiyun 					0, chip, data);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
bxtwc_probe(struct platform_device * pdev)424*4882a593Smuzhiyun static int bxtwc_probe(struct platform_device *pdev)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	int ret;
427*4882a593Smuzhiyun 	acpi_handle handle;
428*4882a593Smuzhiyun 	acpi_status status;
429*4882a593Smuzhiyun 	unsigned long long hrv;
430*4882a593Smuzhiyun 	struct intel_soc_pmic *pmic;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	handle = ACPI_HANDLE(&pdev->dev);
433*4882a593Smuzhiyun 	status = acpi_evaluate_integer(handle, "_HRV", NULL, &hrv);
434*4882a593Smuzhiyun 	if (ACPI_FAILURE(status)) {
435*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to get PMIC hardware revision\n");
436*4882a593Smuzhiyun 		return -ENODEV;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 	if (hrv != BROXTON_PMIC_WC_HRV) {
439*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Invalid PMIC hardware revision: %llu\n",
440*4882a593Smuzhiyun 			hrv);
441*4882a593Smuzhiyun 		return -ENODEV;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	pmic = devm_kzalloc(&pdev->dev, sizeof(*pmic), GFP_KERNEL);
445*4882a593Smuzhiyun 	if (!pmic)
446*4882a593Smuzhiyun 		return -ENOMEM;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	ret = platform_get_irq(pdev, 0);
449*4882a593Smuzhiyun 	if (ret < 0)
450*4882a593Smuzhiyun 		return ret;
451*4882a593Smuzhiyun 	pmic->irq = ret;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, pmic);
454*4882a593Smuzhiyun 	pmic->dev = &pdev->dev;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	pmic->scu = devm_intel_scu_ipc_dev_get(&pdev->dev);
457*4882a593Smuzhiyun 	if (!pmic->scu)
458*4882a593Smuzhiyun 		return -EPROBE_DEFER;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	pmic->regmap = devm_regmap_init(&pdev->dev, NULL, pmic,
461*4882a593Smuzhiyun 					&bxtwc_regmap_config);
462*4882a593Smuzhiyun 	if (IS_ERR(pmic->regmap)) {
463*4882a593Smuzhiyun 		ret = PTR_ERR(pmic->regmap);
464*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to initialise regmap: %d\n", ret);
465*4882a593Smuzhiyun 		return ret;
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	ret = devm_regmap_add_irq_chip(&pdev->dev, pmic->regmap, pmic->irq,
469*4882a593Smuzhiyun 				       IRQF_ONESHOT | IRQF_SHARED,
470*4882a593Smuzhiyun 				       0, &bxtwc_regmap_irq_chip,
471*4882a593Smuzhiyun 				       &pmic->irq_chip_data);
472*4882a593Smuzhiyun 	if (ret) {
473*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to add IRQ chip\n");
474*4882a593Smuzhiyun 		return ret;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	ret = bxtwc_add_chained_irq_chip(pmic, pmic->irq_chip_data,
478*4882a593Smuzhiyun 					 BXTWC_PWRBTN_LVL1_IRQ,
479*4882a593Smuzhiyun 					 IRQF_ONESHOT,
480*4882a593Smuzhiyun 					 &bxtwc_regmap_irq_chip_pwrbtn,
481*4882a593Smuzhiyun 					 &pmic->irq_chip_data_pwrbtn);
482*4882a593Smuzhiyun 	if (ret) {
483*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to add PWRBTN IRQ chip\n");
484*4882a593Smuzhiyun 		return ret;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	ret = bxtwc_add_chained_irq_chip(pmic, pmic->irq_chip_data,
488*4882a593Smuzhiyun 					 BXTWC_TMU_LVL1_IRQ,
489*4882a593Smuzhiyun 					 IRQF_ONESHOT,
490*4882a593Smuzhiyun 					 &bxtwc_regmap_irq_chip_tmu,
491*4882a593Smuzhiyun 					 &pmic->irq_chip_data_tmu);
492*4882a593Smuzhiyun 	if (ret) {
493*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to add TMU IRQ chip\n");
494*4882a593Smuzhiyun 		return ret;
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	/* Add chained IRQ handler for BCU IRQs */
498*4882a593Smuzhiyun 	ret = bxtwc_add_chained_irq_chip(pmic, pmic->irq_chip_data,
499*4882a593Smuzhiyun 					 BXTWC_BCU_LVL1_IRQ,
500*4882a593Smuzhiyun 					 IRQF_ONESHOT,
501*4882a593Smuzhiyun 					 &bxtwc_regmap_irq_chip_bcu,
502*4882a593Smuzhiyun 					 &pmic->irq_chip_data_bcu);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	if (ret) {
506*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to add BUC IRQ chip\n");
507*4882a593Smuzhiyun 		return ret;
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	/* Add chained IRQ handler for ADC IRQs */
511*4882a593Smuzhiyun 	ret = bxtwc_add_chained_irq_chip(pmic, pmic->irq_chip_data,
512*4882a593Smuzhiyun 					 BXTWC_ADC_LVL1_IRQ,
513*4882a593Smuzhiyun 					 IRQF_ONESHOT,
514*4882a593Smuzhiyun 					 &bxtwc_regmap_irq_chip_adc,
515*4882a593Smuzhiyun 					 &pmic->irq_chip_data_adc);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	if (ret) {
519*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to add ADC IRQ chip\n");
520*4882a593Smuzhiyun 		return ret;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/* Add chained IRQ handler for CHGR IRQs */
524*4882a593Smuzhiyun 	ret = bxtwc_add_chained_irq_chip(pmic, pmic->irq_chip_data,
525*4882a593Smuzhiyun 					 BXTWC_CHGR_LVL1_IRQ,
526*4882a593Smuzhiyun 					 IRQF_ONESHOT,
527*4882a593Smuzhiyun 					 &bxtwc_regmap_irq_chip_chgr,
528*4882a593Smuzhiyun 					 &pmic->irq_chip_data_chgr);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	if (ret) {
532*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to add CHGR IRQ chip\n");
533*4882a593Smuzhiyun 		return ret;
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/* Add chained IRQ handler for CRIT IRQs */
537*4882a593Smuzhiyun 	ret = bxtwc_add_chained_irq_chip(pmic, pmic->irq_chip_data,
538*4882a593Smuzhiyun 					 BXTWC_CRIT_LVL1_IRQ,
539*4882a593Smuzhiyun 					 IRQF_ONESHOT,
540*4882a593Smuzhiyun 					 &bxtwc_regmap_irq_chip_crit,
541*4882a593Smuzhiyun 					 &pmic->irq_chip_data_crit);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	if (ret) {
545*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to add CRIT IRQ chip\n");
546*4882a593Smuzhiyun 		return ret;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	ret = devm_mfd_add_devices(&pdev->dev, PLATFORM_DEVID_NONE, bxt_wc_dev,
550*4882a593Smuzhiyun 				   ARRAY_SIZE(bxt_wc_dev), NULL, 0, NULL);
551*4882a593Smuzhiyun 	if (ret) {
552*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to add devices\n");
553*4882a593Smuzhiyun 		return ret;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	ret = sysfs_create_group(&pdev->dev.kobj, &bxtwc_group);
557*4882a593Smuzhiyun 	if (ret) {
558*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to create sysfs group %d\n", ret);
559*4882a593Smuzhiyun 		return ret;
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/*
563*4882a593Smuzhiyun 	 * There is known hw bug. Upon reset BIT 5 of register
564*4882a593Smuzhiyun 	 * BXTWC_CHGR_LVL1_IRQ is 0 which is the expected value. However,
565*4882a593Smuzhiyun 	 * later it's set to 1(masked) automatically by hardware. So we
566*4882a593Smuzhiyun 	 * have the software workaround here to unmaksed it in order to let
567*4882a593Smuzhiyun 	 * charger interrutp work.
568*4882a593Smuzhiyun 	 */
569*4882a593Smuzhiyun 	regmap_update_bits(pmic->regmap, BXTWC_MIRQLVL1,
570*4882a593Smuzhiyun 				BXTWC_MIRQLVL1_MCHGR, 0);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
bxtwc_remove(struct platform_device * pdev)575*4882a593Smuzhiyun static int bxtwc_remove(struct platform_device *pdev)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	sysfs_remove_group(&pdev->dev.kobj, &bxtwc_group);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	return 0;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
bxtwc_shutdown(struct platform_device * pdev)582*4882a593Smuzhiyun static void bxtwc_shutdown(struct platform_device *pdev)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	struct intel_soc_pmic *pmic = dev_get_drvdata(&pdev->dev);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	disable_irq(pmic->irq);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
bxtwc_suspend(struct device * dev)590*4882a593Smuzhiyun static int bxtwc_suspend(struct device *dev)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	struct intel_soc_pmic *pmic = dev_get_drvdata(dev);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	disable_irq(pmic->irq);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	return 0;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
bxtwc_resume(struct device * dev)599*4882a593Smuzhiyun static int bxtwc_resume(struct device *dev)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	struct intel_soc_pmic *pmic = dev_get_drvdata(dev);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	enable_irq(pmic->irq);
604*4882a593Smuzhiyun 	return 0;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun #endif
607*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(bxtwc_pm_ops, bxtwc_suspend, bxtwc_resume);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun static const struct acpi_device_id bxtwc_acpi_ids[] = {
610*4882a593Smuzhiyun 	{ "INT34D3", },
611*4882a593Smuzhiyun 	{ }
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, bxtwc_acpi_ids);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun static struct platform_driver bxtwc_driver = {
616*4882a593Smuzhiyun 	.probe = bxtwc_probe,
617*4882a593Smuzhiyun 	.remove	= bxtwc_remove,
618*4882a593Smuzhiyun 	.shutdown = bxtwc_shutdown,
619*4882a593Smuzhiyun 	.driver	= {
620*4882a593Smuzhiyun 		.name	= "BXTWC PMIC",
621*4882a593Smuzhiyun 		.pm     = &bxtwc_pm_ops,
622*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(bxtwc_acpi_ids),
623*4882a593Smuzhiyun 	},
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun module_platform_driver(bxtwc_driver);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
629*4882a593Smuzhiyun MODULE_AUTHOR("Qipeng Zha<qipeng.zha@intel.com>");
630