xref: /OK3568_Linux_fs/kernel/drivers/mfd/hi655x-pmic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Device driver for MFD hi655x PMIC
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2016 Hisilicon.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Authors:
8*4882a593Smuzhiyun  * Chen Feng <puck.chen@hisilicon.com>
9*4882a593Smuzhiyun  * Fei  Wang <w.f@huawei.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/gpio.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/mfd/core.h>
17*4882a593Smuzhiyun #include <linux/mfd/hi655x-pmic.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of_gpio.h>
20*4882a593Smuzhiyun #include <linux/of_platform.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/regmap.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static const struct regmap_irq hi655x_irqs[] = {
25*4882a593Smuzhiyun 	{ .reg_offset = 0, .mask = OTMP_D1R_INT_MASK },
26*4882a593Smuzhiyun 	{ .reg_offset = 0, .mask = VSYS_2P5_R_INT_MASK },
27*4882a593Smuzhiyun 	{ .reg_offset = 0, .mask = VSYS_UV_D3R_INT_MASK },
28*4882a593Smuzhiyun 	{ .reg_offset = 0, .mask = VSYS_6P0_D200UR_INT_MASK },
29*4882a593Smuzhiyun 	{ .reg_offset = 0, .mask = PWRON_D4SR_INT_MASK },
30*4882a593Smuzhiyun 	{ .reg_offset = 0, .mask = PWRON_D20F_INT_MASK },
31*4882a593Smuzhiyun 	{ .reg_offset = 0, .mask = PWRON_D20R_INT_MASK },
32*4882a593Smuzhiyun 	{ .reg_offset = 0, .mask = RESERVE_INT_MASK },
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static const struct regmap_irq_chip hi655x_irq_chip = {
36*4882a593Smuzhiyun 	.name = "hi655x-pmic",
37*4882a593Smuzhiyun 	.irqs = hi655x_irqs,
38*4882a593Smuzhiyun 	.num_regs = 1,
39*4882a593Smuzhiyun 	.num_irqs = ARRAY_SIZE(hi655x_irqs),
40*4882a593Smuzhiyun 	.status_base = HI655X_IRQ_STAT_BASE,
41*4882a593Smuzhiyun 	.ack_base = HI655X_IRQ_STAT_BASE,
42*4882a593Smuzhiyun 	.mask_base = HI655X_IRQ_MASK_BASE,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static struct regmap_config hi655x_regmap_config = {
46*4882a593Smuzhiyun 	.reg_bits = 32,
47*4882a593Smuzhiyun 	.reg_stride = HI655X_STRIDE,
48*4882a593Smuzhiyun 	.val_bits = 8,
49*4882a593Smuzhiyun 	.max_register = HI655X_BUS_ADDR(0x400) - HI655X_STRIDE,
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static struct resource pwrkey_resources[] = {
53*4882a593Smuzhiyun 	{
54*4882a593Smuzhiyun 		.name	= "down",
55*4882a593Smuzhiyun 		.start	= PWRON_D20R_INT,
56*4882a593Smuzhiyun 		.end	= PWRON_D20R_INT,
57*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
58*4882a593Smuzhiyun 	}, {
59*4882a593Smuzhiyun 		.name	= "up",
60*4882a593Smuzhiyun 		.start	= PWRON_D20F_INT,
61*4882a593Smuzhiyun 		.end	= PWRON_D20F_INT,
62*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
63*4882a593Smuzhiyun 	}, {
64*4882a593Smuzhiyun 		.name	= "hold 4s",
65*4882a593Smuzhiyun 		.start	= PWRON_D4SR_INT,
66*4882a593Smuzhiyun 		.end	= PWRON_D4SR_INT,
67*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
68*4882a593Smuzhiyun 	},
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static const struct mfd_cell hi655x_pmic_devs[] = {
72*4882a593Smuzhiyun 	{
73*4882a593Smuzhiyun 		.name		= "hi65xx-powerkey",
74*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(pwrkey_resources),
75*4882a593Smuzhiyun 		.resources	= &pwrkey_resources[0],
76*4882a593Smuzhiyun 	},
77*4882a593Smuzhiyun 	{	.name		= "hi655x-regulator",	},
78*4882a593Smuzhiyun 	{	.name		= "hi655x-clk",		},
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
hi655x_local_irq_clear(struct regmap * map)81*4882a593Smuzhiyun static void hi655x_local_irq_clear(struct regmap *map)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	int i;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	regmap_write(map, HI655X_ANA_IRQM_BASE, HI655X_IRQ_CLR);
86*4882a593Smuzhiyun 	for (i = 0; i < HI655X_IRQ_ARRAY; i++) {
87*4882a593Smuzhiyun 		regmap_write(map, HI655X_IRQ_STAT_BASE + i * HI655X_STRIDE,
88*4882a593Smuzhiyun 			     HI655X_IRQ_CLR);
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
hi655x_pmic_probe(struct platform_device * pdev)92*4882a593Smuzhiyun static int hi655x_pmic_probe(struct platform_device *pdev)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	int ret;
95*4882a593Smuzhiyun 	struct hi655x_pmic *pmic;
96*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
97*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
98*4882a593Smuzhiyun 	void __iomem *base;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	pmic = devm_kzalloc(dev, sizeof(*pmic), GFP_KERNEL);
101*4882a593Smuzhiyun 	if (!pmic)
102*4882a593Smuzhiyun 		return -ENOMEM;
103*4882a593Smuzhiyun 	pmic->dev = dev;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	pmic->res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
106*4882a593Smuzhiyun 	base = devm_ioremap_resource(dev, pmic->res);
107*4882a593Smuzhiyun 	if (IS_ERR(base))
108*4882a593Smuzhiyun 		return PTR_ERR(base);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	pmic->regmap = devm_regmap_init_mmio_clk(dev, NULL, base,
111*4882a593Smuzhiyun 						 &hi655x_regmap_config);
112*4882a593Smuzhiyun 	if (IS_ERR(pmic->regmap))
113*4882a593Smuzhiyun 		return PTR_ERR(pmic->regmap);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	regmap_read(pmic->regmap, HI655X_BUS_ADDR(HI655X_VER_REG), &pmic->ver);
116*4882a593Smuzhiyun 	if ((pmic->ver < PMU_VER_START) || (pmic->ver > PMU_VER_END)) {
117*4882a593Smuzhiyun 		dev_warn(dev, "PMU version %d unsupported\n", pmic->ver);
118*4882a593Smuzhiyun 		return -EINVAL;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	hi655x_local_irq_clear(pmic->regmap);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	pmic->gpio = of_get_named_gpio(np, "pmic-gpios", 0);
124*4882a593Smuzhiyun 	if (!gpio_is_valid(pmic->gpio)) {
125*4882a593Smuzhiyun 		dev_err(dev, "Failed to get the pmic-gpios\n");
126*4882a593Smuzhiyun 		return -ENODEV;
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	ret = devm_gpio_request_one(dev, pmic->gpio, GPIOF_IN,
130*4882a593Smuzhiyun 				    "hi655x_pmic_irq");
131*4882a593Smuzhiyun 	if (ret < 0) {
132*4882a593Smuzhiyun 		dev_err(dev, "Failed to request gpio %d  ret = %d\n",
133*4882a593Smuzhiyun 			pmic->gpio, ret);
134*4882a593Smuzhiyun 		return ret;
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	ret = regmap_add_irq_chip(pmic->regmap, gpio_to_irq(pmic->gpio),
138*4882a593Smuzhiyun 				  IRQF_TRIGGER_LOW | IRQF_NO_SUSPEND, 0,
139*4882a593Smuzhiyun 				  &hi655x_irq_chip, &pmic->irq_data);
140*4882a593Smuzhiyun 	if (ret) {
141*4882a593Smuzhiyun 		dev_err(dev, "Failed to obtain 'hi655x_pmic_irq' %d\n", ret);
142*4882a593Smuzhiyun 		return ret;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pmic);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	ret = mfd_add_devices(dev, PLATFORM_DEVID_AUTO, hi655x_pmic_devs,
148*4882a593Smuzhiyun 			      ARRAY_SIZE(hi655x_pmic_devs), NULL, 0,
149*4882a593Smuzhiyun 			      regmap_irq_get_domain(pmic->irq_data));
150*4882a593Smuzhiyun 	if (ret) {
151*4882a593Smuzhiyun 		dev_err(dev, "Failed to register device %d\n", ret);
152*4882a593Smuzhiyun 		regmap_del_irq_chip(gpio_to_irq(pmic->gpio), pmic->irq_data);
153*4882a593Smuzhiyun 		return ret;
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
hi655x_pmic_remove(struct platform_device * pdev)159*4882a593Smuzhiyun static int hi655x_pmic_remove(struct platform_device *pdev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct hi655x_pmic *pmic = platform_get_drvdata(pdev);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	regmap_del_irq_chip(gpio_to_irq(pmic->gpio), pmic->irq_data);
164*4882a593Smuzhiyun 	mfd_remove_devices(&pdev->dev);
165*4882a593Smuzhiyun 	return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const struct of_device_id hi655x_pmic_match[] = {
169*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hi655x-pmic", },
170*4882a593Smuzhiyun 	{},
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hi655x_pmic_match);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static struct platform_driver hi655x_pmic_driver = {
175*4882a593Smuzhiyun 	.driver	= {
176*4882a593Smuzhiyun 		.name =	"hi655x-pmic",
177*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(hi655x_pmic_match),
178*4882a593Smuzhiyun 	},
179*4882a593Smuzhiyun 	.probe  = hi655x_pmic_probe,
180*4882a593Smuzhiyun 	.remove = hi655x_pmic_remove,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun module_platform_driver(hi655x_pmic_driver);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun MODULE_AUTHOR("Chen Feng <puck.chen@hisilicon.com>");
185*4882a593Smuzhiyun MODULE_DESCRIPTION("Hisilicon hi655x PMIC driver");
186*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
187