1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 - 2016 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors: Inha Song <ideal.song@samsung.com>
6*4882a593Smuzhiyun * Sylwester Nawrocki <s.nawrocki@samsung.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Samsung Exynos SoC series Low Power Audio Subsystem driver.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This module provides regmap for the Top SFR region and instantiates
11*4882a593Smuzhiyun * devices for IP blocks like DMAC, I2S, UART.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_platform.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun #include <linux/soc/samsung/exynos-regs-pmu.h>
25*4882a593Smuzhiyun #include <linux/types.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* LPASS Top register definitions */
28*4882a593Smuzhiyun #define SFR_LPASS_CORE_SW_RESET 0x08
29*4882a593Smuzhiyun #define LPASS_SB_SW_RESET BIT(11)
30*4882a593Smuzhiyun #define LPASS_UART_SW_RESET BIT(10)
31*4882a593Smuzhiyun #define LPASS_PCM_SW_RESET BIT(9)
32*4882a593Smuzhiyun #define LPASS_I2S_SW_RESET BIT(8)
33*4882a593Smuzhiyun #define LPASS_WDT1_SW_RESET BIT(4)
34*4882a593Smuzhiyun #define LPASS_WDT0_SW_RESET BIT(3)
35*4882a593Smuzhiyun #define LPASS_TIMER_SW_RESET BIT(2)
36*4882a593Smuzhiyun #define LPASS_MEM_SW_RESET BIT(1)
37*4882a593Smuzhiyun #define LPASS_DMA_SW_RESET BIT(0)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define SFR_LPASS_INTR_CA5_MASK 0x48
40*4882a593Smuzhiyun #define SFR_LPASS_INTR_CPU_MASK 0x58
41*4882a593Smuzhiyun #define LPASS_INTR_APM BIT(9)
42*4882a593Smuzhiyun #define LPASS_INTR_MIF BIT(8)
43*4882a593Smuzhiyun #define LPASS_INTR_TIMER BIT(7)
44*4882a593Smuzhiyun #define LPASS_INTR_DMA BIT(6)
45*4882a593Smuzhiyun #define LPASS_INTR_GPIO BIT(5)
46*4882a593Smuzhiyun #define LPASS_INTR_I2S BIT(4)
47*4882a593Smuzhiyun #define LPASS_INTR_PCM BIT(3)
48*4882a593Smuzhiyun #define LPASS_INTR_SLIMBUS BIT(2)
49*4882a593Smuzhiyun #define LPASS_INTR_UART BIT(1)
50*4882a593Smuzhiyun #define LPASS_INTR_SFR BIT(0)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun struct exynos_lpass {
53*4882a593Smuzhiyun /* pointer to the LPASS TOP regmap */
54*4882a593Smuzhiyun struct regmap *top;
55*4882a593Smuzhiyun struct clk *sfr0_clk;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
exynos_lpass_core_sw_reset(struct exynos_lpass * lpass,int mask)58*4882a593Smuzhiyun static void exynos_lpass_core_sw_reset(struct exynos_lpass *lpass, int mask)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun unsigned int val = 0;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun regmap_read(lpass->top, SFR_LPASS_CORE_SW_RESET, &val);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun val &= ~mask;
65*4882a593Smuzhiyun regmap_write(lpass->top, SFR_LPASS_CORE_SW_RESET, val);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun usleep_range(100, 150);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun val |= mask;
70*4882a593Smuzhiyun regmap_write(lpass->top, SFR_LPASS_CORE_SW_RESET, val);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
exynos_lpass_enable(struct exynos_lpass * lpass)73*4882a593Smuzhiyun static void exynos_lpass_enable(struct exynos_lpass *lpass)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun clk_prepare_enable(lpass->sfr0_clk);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Unmask SFR, DMA and I2S interrupt */
78*4882a593Smuzhiyun regmap_write(lpass->top, SFR_LPASS_INTR_CA5_MASK,
79*4882a593Smuzhiyun LPASS_INTR_SFR | LPASS_INTR_DMA | LPASS_INTR_I2S);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun regmap_write(lpass->top, SFR_LPASS_INTR_CPU_MASK,
82*4882a593Smuzhiyun LPASS_INTR_SFR | LPASS_INTR_DMA | LPASS_INTR_I2S |
83*4882a593Smuzhiyun LPASS_INTR_UART);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun exynos_lpass_core_sw_reset(lpass, LPASS_I2S_SW_RESET);
86*4882a593Smuzhiyun exynos_lpass_core_sw_reset(lpass, LPASS_DMA_SW_RESET);
87*4882a593Smuzhiyun exynos_lpass_core_sw_reset(lpass, LPASS_MEM_SW_RESET);
88*4882a593Smuzhiyun exynos_lpass_core_sw_reset(lpass, LPASS_UART_SW_RESET);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
exynos_lpass_disable(struct exynos_lpass * lpass)91*4882a593Smuzhiyun static void exynos_lpass_disable(struct exynos_lpass *lpass)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun /* Mask any unmasked IP interrupt sources */
94*4882a593Smuzhiyun regmap_write(lpass->top, SFR_LPASS_INTR_CPU_MASK, 0);
95*4882a593Smuzhiyun regmap_write(lpass->top, SFR_LPASS_INTR_CA5_MASK, 0);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun clk_disable_unprepare(lpass->sfr0_clk);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static const struct regmap_config exynos_lpass_reg_conf = {
101*4882a593Smuzhiyun .reg_bits = 32,
102*4882a593Smuzhiyun .reg_stride = 4,
103*4882a593Smuzhiyun .val_bits = 32,
104*4882a593Smuzhiyun .max_register = 0xfc,
105*4882a593Smuzhiyun .fast_io = true,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
exynos_lpass_probe(struct platform_device * pdev)108*4882a593Smuzhiyun static int exynos_lpass_probe(struct platform_device *pdev)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct device *dev = &pdev->dev;
111*4882a593Smuzhiyun struct exynos_lpass *lpass;
112*4882a593Smuzhiyun void __iomem *base_top;
113*4882a593Smuzhiyun struct resource *res;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun lpass = devm_kzalloc(dev, sizeof(*lpass), GFP_KERNEL);
116*4882a593Smuzhiyun if (!lpass)
117*4882a593Smuzhiyun return -ENOMEM;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
120*4882a593Smuzhiyun base_top = devm_ioremap_resource(dev, res);
121*4882a593Smuzhiyun if (IS_ERR(base_top))
122*4882a593Smuzhiyun return PTR_ERR(base_top);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun lpass->sfr0_clk = devm_clk_get(dev, "sfr0_ctrl");
125*4882a593Smuzhiyun if (IS_ERR(lpass->sfr0_clk))
126*4882a593Smuzhiyun return PTR_ERR(lpass->sfr0_clk);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun lpass->top = regmap_init_mmio(dev, base_top,
129*4882a593Smuzhiyun &exynos_lpass_reg_conf);
130*4882a593Smuzhiyun if (IS_ERR(lpass->top)) {
131*4882a593Smuzhiyun dev_err(dev, "LPASS top regmap initialization failed\n");
132*4882a593Smuzhiyun return PTR_ERR(lpass->top);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun platform_set_drvdata(pdev, lpass);
136*4882a593Smuzhiyun pm_runtime_set_active(dev);
137*4882a593Smuzhiyun pm_runtime_enable(dev);
138*4882a593Smuzhiyun exynos_lpass_enable(lpass);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return devm_of_platform_populate(dev);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
exynos_lpass_remove(struct platform_device * pdev)143*4882a593Smuzhiyun static int exynos_lpass_remove(struct platform_device *pdev)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct exynos_lpass *lpass = platform_get_drvdata(pdev);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun exynos_lpass_disable(lpass);
148*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
149*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
150*4882a593Smuzhiyun exynos_lpass_disable(lpass);
151*4882a593Smuzhiyun regmap_exit(lpass->top);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
exynos_lpass_suspend(struct device * dev)156*4882a593Smuzhiyun static int __maybe_unused exynos_lpass_suspend(struct device *dev)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct exynos_lpass *lpass = dev_get_drvdata(dev);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun exynos_lpass_disable(lpass);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
exynos_lpass_resume(struct device * dev)165*4882a593Smuzhiyun static int __maybe_unused exynos_lpass_resume(struct device *dev)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct exynos_lpass *lpass = dev_get_drvdata(dev);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun exynos_lpass_enable(lpass);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static const struct dev_pm_ops lpass_pm_ops = {
175*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(exynos_lpass_suspend, exynos_lpass_resume, NULL)
176*4882a593Smuzhiyun SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
177*4882a593Smuzhiyun pm_runtime_force_resume)
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct of_device_id exynos_lpass_of_match[] = {
181*4882a593Smuzhiyun { .compatible = "samsung,exynos5433-lpass" },
182*4882a593Smuzhiyun { },
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, exynos_lpass_of_match);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static struct platform_driver exynos_lpass_driver = {
187*4882a593Smuzhiyun .driver = {
188*4882a593Smuzhiyun .name = "exynos-lpass",
189*4882a593Smuzhiyun .pm = &lpass_pm_ops,
190*4882a593Smuzhiyun .of_match_table = exynos_lpass_of_match,
191*4882a593Smuzhiyun },
192*4882a593Smuzhiyun .probe = exynos_lpass_probe,
193*4882a593Smuzhiyun .remove = exynos_lpass_remove,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun module_platform_driver(exynos_lpass_driver);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung Low Power Audio Subsystem driver");
198*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
199