xref: /OK3568_Linux_fs/kernel/drivers/mfd/dbx500-prcmu-regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics 2009
4*4882a593Smuzhiyun  * Copyright (C) ST-Ericsson SA 2010
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Kumar Sanghvi <kumar.sanghvi@stericsson.com>
7*4882a593Smuzhiyun  * Author: Sundar Iyer <sundar.iyer@stericsson.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * PRCM Unit registers
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef __DB8500_PRCMU_REGS_H
13*4882a593Smuzhiyun #define __DB8500_PRCMU_REGS_H
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define BITS(_start, _end) ((BIT(_end) - BIT(_start)) + BIT(_end))
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define PRCM_ACLK_MGT		(0x004)
18*4882a593Smuzhiyun #define PRCM_SVAMMCSPCLK_MGT	(0x008)
19*4882a593Smuzhiyun #define PRCM_SIAMMDSPCLK_MGT	(0x00C)
20*4882a593Smuzhiyun #define PRCM_SGACLK_MGT		(0x014)
21*4882a593Smuzhiyun #define PRCM_UARTCLK_MGT	(0x018)
22*4882a593Smuzhiyun #define PRCM_MSP02CLK_MGT	(0x01C)
23*4882a593Smuzhiyun #define PRCM_I2CCLK_MGT		(0x020)
24*4882a593Smuzhiyun #define PRCM_SDMMCCLK_MGT	(0x024)
25*4882a593Smuzhiyun #define PRCM_SLIMCLK_MGT	(0x028)
26*4882a593Smuzhiyun #define PRCM_PER1CLK_MGT	(0x02C)
27*4882a593Smuzhiyun #define PRCM_PER2CLK_MGT	(0x030)
28*4882a593Smuzhiyun #define PRCM_PER3CLK_MGT	(0x034)
29*4882a593Smuzhiyun #define PRCM_PER5CLK_MGT	(0x038)
30*4882a593Smuzhiyun #define PRCM_PER6CLK_MGT	(0x03C)
31*4882a593Smuzhiyun #define PRCM_PER7CLK_MGT	(0x040)
32*4882a593Smuzhiyun #define PRCM_LCDCLK_MGT		(0x044)
33*4882a593Smuzhiyun #define PRCM_BMLCLK_MGT		(0x04C)
34*4882a593Smuzhiyun #define PRCM_HSITXCLK_MGT	(0x050)
35*4882a593Smuzhiyun #define PRCM_HSIRXCLK_MGT	(0x054)
36*4882a593Smuzhiyun #define PRCM_HDMICLK_MGT	(0x058)
37*4882a593Smuzhiyun #define PRCM_APEATCLK_MGT	(0x05C)
38*4882a593Smuzhiyun #define PRCM_APETRACECLK_MGT	(0x060)
39*4882a593Smuzhiyun #define PRCM_MCDECLK_MGT	(0x064)
40*4882a593Smuzhiyun #define PRCM_IPI2CCLK_MGT	(0x068)
41*4882a593Smuzhiyun #define PRCM_DSIALTCLK_MGT	(0x06C)
42*4882a593Smuzhiyun #define PRCM_DMACLK_MGT		(0x074)
43*4882a593Smuzhiyun #define PRCM_B2R2CLK_MGT	(0x078)
44*4882a593Smuzhiyun #define PRCM_TVCLK_MGT		(0x07C)
45*4882a593Smuzhiyun #define PRCM_UNIPROCLK_MGT	(0x278)
46*4882a593Smuzhiyun #define PRCM_SSPCLK_MGT		(0x280)
47*4882a593Smuzhiyun #define PRCM_RNGCLK_MGT		(0x284)
48*4882a593Smuzhiyun #define PRCM_UICCCLK_MGT	(0x27C)
49*4882a593Smuzhiyun #define PRCM_MSP1CLK_MGT	(0x288)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define PRCM_ARM_PLLDIVPS	(prcmu_base + 0x118)
52*4882a593Smuzhiyun #define PRCM_ARM_PLLDIVPS_ARM_BRM_RATE		0x3f
53*4882a593Smuzhiyun #define PRCM_ARM_PLLDIVPS_MAX_MASK		0xf
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define PRCM_PLLARM_LOCKP       (prcmu_base + 0x0a8)
56*4882a593Smuzhiyun #define PRCM_PLLARM_LOCKP_PRCM_PLLARM_LOCKP3	0x2
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define PRCM_ARM_CHGCLKREQ	(prcmu_base + 0x114)
59*4882a593Smuzhiyun #define PRCM_ARM_CHGCLKREQ_PRCM_ARM_CHGCLKREQ	BIT(0)
60*4882a593Smuzhiyun #define PRCM_ARM_CHGCLKREQ_PRCM_ARM_DIVSEL	BIT(16)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define PRCM_PLLARM_ENABLE	(prcmu_base + 0x98)
63*4882a593Smuzhiyun #define PRCM_PLLARM_ENABLE_PRCM_PLLARM_ENABLE	0x1
64*4882a593Smuzhiyun #define PRCM_PLLARM_ENABLE_PRCM_PLLARM_COUNTON	0x100
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define PRCM_ARMCLKFIX_MGT	(prcmu_base + 0x0)
67*4882a593Smuzhiyun #define PRCM_A9PL_FORCE_CLKEN	(prcmu_base + 0x19C)
68*4882a593Smuzhiyun #define PRCM_A9_RESETN_CLR	(prcmu_base + 0x1f4)
69*4882a593Smuzhiyun #define PRCM_A9_RESETN_SET	(prcmu_base + 0x1f0)
70*4882a593Smuzhiyun #define PRCM_ARM_LS_CLAMP	(prcmu_base + 0x30c)
71*4882a593Smuzhiyun #define PRCM_SRAM_A9		(prcmu_base + 0x308)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define PRCM_A9PL_FORCE_CLKEN_PRCM_A9PL_FORCE_CLKEN BIT(0)
74*4882a593Smuzhiyun #define PRCM_A9PL_FORCE_CLKEN_PRCM_A9AXI_FORCE_CLKEN BIT(1)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* CPU mailbox registers */
77*4882a593Smuzhiyun #define PRCM_MBOX_CPU_VAL	(prcmu_base + 0x0fc)
78*4882a593Smuzhiyun #define PRCM_MBOX_CPU_SET	(prcmu_base + 0x100)
79*4882a593Smuzhiyun #define PRCM_MBOX_CPU_CLR	(prcmu_base + 0x104)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define PRCM_HOSTACCESS_REQ	(prcmu_base + 0x334)
82*4882a593Smuzhiyun #define PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ 0x1
83*4882a593Smuzhiyun #define PRCM_HOSTACCESS_REQ_WAKE_REQ	BIT(16)
84*4882a593Smuzhiyun #define ARM_WAKEUP_MODEM	0x1
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define PRCM_ARM_IT1_CLR	(prcmu_base + 0x48C)
87*4882a593Smuzhiyun #define PRCM_ARM_IT1_VAL	(prcmu_base + 0x494)
88*4882a593Smuzhiyun #define PRCM_HOLD_EVT		(prcmu_base + 0x174)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define PRCM_MOD_AWAKE_STATUS	(prcmu_base + 0x4A0)
91*4882a593Smuzhiyun #define PRCM_MOD_AWAKE_STATUS_PRCM_MOD_COREPD_AWAKE	BIT(0)
92*4882a593Smuzhiyun #define PRCM_MOD_AWAKE_STATUS_PRCM_MOD_AAPD_AWAKE	BIT(1)
93*4882a593Smuzhiyun #define PRCM_MOD_AWAKE_STATUS_PRCM_MOD_VMODEM_OFF_ISO	BIT(2)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define PRCM_ITSTATUS0		(prcmu_base + 0x148)
96*4882a593Smuzhiyun #define PRCM_ITSTATUS1		(prcmu_base + 0x150)
97*4882a593Smuzhiyun #define PRCM_ITSTATUS2		(prcmu_base + 0x158)
98*4882a593Smuzhiyun #define PRCM_ITSTATUS3		(prcmu_base + 0x160)
99*4882a593Smuzhiyun #define PRCM_ITSTATUS4		(prcmu_base + 0x168)
100*4882a593Smuzhiyun #define PRCM_ITSTATUS5		(prcmu_base + 0x484)
101*4882a593Smuzhiyun #define PRCM_ITCLEAR5		(prcmu_base + 0x488)
102*4882a593Smuzhiyun #define PRCM_ARMIT_MASKXP70_IT	(prcmu_base + 0x1018)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* System reset register */
105*4882a593Smuzhiyun #define PRCM_APE_SOFTRST	(prcmu_base + 0x228)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* Level shifter and clamp control registers */
108*4882a593Smuzhiyun #define PRCM_MMIP_LS_CLAMP_SET     (prcmu_base + 0x420)
109*4882a593Smuzhiyun #define PRCM_MMIP_LS_CLAMP_CLR     (prcmu_base + 0x424)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMP		BIT(11)
112*4882a593Smuzhiyun #define PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMPI	BIT(22)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* PRCMU clock/PLL/reset registers */
115*4882a593Smuzhiyun #define PRCM_PLLSOC0_FREQ	   (prcmu_base + 0x080)
116*4882a593Smuzhiyun #define PRCM_PLLSOC1_FREQ	   (prcmu_base + 0x084)
117*4882a593Smuzhiyun #define PRCM_PLLARM_FREQ	   (prcmu_base + 0x088)
118*4882a593Smuzhiyun #define PRCM_PLLDDR_FREQ	   (prcmu_base + 0x08C)
119*4882a593Smuzhiyun #define PRCM_PLL_FREQ_D_SHIFT	0
120*4882a593Smuzhiyun #define PRCM_PLL_FREQ_D_MASK	BITS(0, 7)
121*4882a593Smuzhiyun #define PRCM_PLL_FREQ_N_SHIFT	8
122*4882a593Smuzhiyun #define PRCM_PLL_FREQ_N_MASK	BITS(8, 13)
123*4882a593Smuzhiyun #define PRCM_PLL_FREQ_R_SHIFT	16
124*4882a593Smuzhiyun #define PRCM_PLL_FREQ_R_MASK	BITS(16, 18)
125*4882a593Smuzhiyun #define PRCM_PLL_FREQ_SELDIV2	BIT(24)
126*4882a593Smuzhiyun #define PRCM_PLL_FREQ_DIV2EN	BIT(25)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define PRCM_PLLDSI_FREQ           (prcmu_base + 0x500)
129*4882a593Smuzhiyun #define PRCM_PLLDSI_ENABLE         (prcmu_base + 0x504)
130*4882a593Smuzhiyun #define PRCM_PLLDSI_LOCKP          (prcmu_base + 0x508)
131*4882a593Smuzhiyun #define PRCM_DSI_PLLOUT_SEL        (prcmu_base + 0x530)
132*4882a593Smuzhiyun #define PRCM_DSITVCLK_DIV          (prcmu_base + 0x52C)
133*4882a593Smuzhiyun #define PRCM_PLLDSI_LOCKP          (prcmu_base + 0x508)
134*4882a593Smuzhiyun #define PRCM_APE_RESETN_SET        (prcmu_base + 0x1E4)
135*4882a593Smuzhiyun #define PRCM_APE_RESETN_CLR        (prcmu_base + 0x1E8)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE BIT(0)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP10	BIT(0)
140*4882a593Smuzhiyun #define PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP3	BIT(1)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_SHIFT	0
143*4882a593Smuzhiyun #define PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_MASK	BITS(0, 2)
144*4882a593Smuzhiyun #define PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_SHIFT	8
145*4882a593Smuzhiyun #define PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_MASK	BITS(8, 10)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define PRCM_DSI_PLLOUT_SEL_OFF		0
148*4882a593Smuzhiyun #define PRCM_DSI_PLLOUT_SEL_PHI		1
149*4882a593Smuzhiyun #define PRCM_DSI_PLLOUT_SEL_PHI_2	2
150*4882a593Smuzhiyun #define PRCM_DSI_PLLOUT_SEL_PHI_4	3
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_SHIFT	0
153*4882a593Smuzhiyun #define PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_MASK		BITS(0, 7)
154*4882a593Smuzhiyun #define PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_SHIFT	8
155*4882a593Smuzhiyun #define PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_MASK		BITS(8, 15)
156*4882a593Smuzhiyun #define PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_SHIFT	16
157*4882a593Smuzhiyun #define PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_MASK		BITS(16, 23)
158*4882a593Smuzhiyun #define PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_EN		BIT(24)
159*4882a593Smuzhiyun #define PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_EN		BIT(25)
160*4882a593Smuzhiyun #define PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_EN		BIT(26)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define PRCM_APE_RESETN_DSIPLL_RESETN BIT(14)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define PRCM_CLKOCR		   (prcmu_base + 0x1CC)
165*4882a593Smuzhiyun #define PRCM_CLKOCR_CLKOUT0_REF_CLK	(1 << 0)
166*4882a593Smuzhiyun #define PRCM_CLKOCR_CLKOUT0_MASK	BITS(0, 13)
167*4882a593Smuzhiyun #define PRCM_CLKOCR_CLKOUT1_REF_CLK	(1 << 16)
168*4882a593Smuzhiyun #define PRCM_CLKOCR_CLKOUT1_MASK	BITS(16, 29)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* ePOD and memory power signal control registers */
171*4882a593Smuzhiyun #define PRCM_EPOD_C_SET            (prcmu_base + 0x410)
172*4882a593Smuzhiyun #define PRCM_SRAM_LS_SLEEP         (prcmu_base + 0x304)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* Debug power control unit registers */
175*4882a593Smuzhiyun #define PRCM_POWER_STATE_SET       (prcmu_base + 0x254)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /* Miscellaneous unit registers */
178*4882a593Smuzhiyun #define PRCM_DSI_SW_RESET          (prcmu_base + 0x324)
179*4882a593Smuzhiyun #define PRCM_GPIOCR                (prcmu_base + 0x138)
180*4882a593Smuzhiyun #define PRCM_GPIOCR_DBG_STM_MOD_CMD1            0x800
181*4882a593Smuzhiyun #define PRCM_GPIOCR_DBG_UARTMOD_CMD0            0x1
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /* PRCMU HW semaphore */
184*4882a593Smuzhiyun #define PRCM_SEM                   (prcmu_base + 0x400)
185*4882a593Smuzhiyun #define PRCM_SEM_PRCM_SEM BIT(0)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define PRCM_TCR                   (prcmu_base + 0x1C8)
188*4882a593Smuzhiyun #define PRCM_TCR_TENSEL_MASK       BITS(0, 7)
189*4882a593Smuzhiyun #define PRCM_TCR_STOP_TIMERS       BIT(16)
190*4882a593Smuzhiyun #define PRCM_TCR_DOZE_MODE         BIT(17)
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #define PRCM_CLKOCR_CLKODIV0_SHIFT	0
193*4882a593Smuzhiyun #define PRCM_CLKOCR_CLKODIV0_MASK	BITS(0, 5)
194*4882a593Smuzhiyun #define PRCM_CLKOCR_CLKOSEL0_SHIFT	6
195*4882a593Smuzhiyun #define PRCM_CLKOCR_CLKOSEL0_MASK	BITS(6, 8)
196*4882a593Smuzhiyun #define PRCM_CLKOCR_CLKODIV1_SHIFT	16
197*4882a593Smuzhiyun #define PRCM_CLKOCR_CLKODIV1_MASK	BITS(16, 21)
198*4882a593Smuzhiyun #define PRCM_CLKOCR_CLKOSEL1_SHIFT	22
199*4882a593Smuzhiyun #define PRCM_CLKOCR_CLKOSEL1_MASK	BITS(22, 24)
200*4882a593Smuzhiyun #define PRCM_CLKOCR_CLK1TYPE		BIT(28)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define PRCM_CLK_MGT_CLKPLLDIV_MASK		BITS(0, 4)
203*4882a593Smuzhiyun #define PRCM_CLK_MGT_CLKPLLSW_SOC0		BIT(5)
204*4882a593Smuzhiyun #define PRCM_CLK_MGT_CLKPLLSW_SOC1		BIT(6)
205*4882a593Smuzhiyun #define PRCM_CLK_MGT_CLKPLLSW_DDR		BIT(7)
206*4882a593Smuzhiyun #define PRCM_CLK_MGT_CLKPLLSW_MASK		BITS(5, 7)
207*4882a593Smuzhiyun #define PRCM_CLK_MGT_CLKEN			BIT(8)
208*4882a593Smuzhiyun #define PRCM_CLK_MGT_CLK38			BIT(9)
209*4882a593Smuzhiyun #define PRCM_CLK_MGT_CLK38DIV			BIT(11)
210*4882a593Smuzhiyun #define PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN	BIT(12)
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /* GPIOCR register */
213*4882a593Smuzhiyun #define PRCM_GPIOCR_SPI2_SELECT BIT(23)
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define PRCM_DDR_SUBSYS_APE_MINBW	(prcmu_base + 0x438)
216*4882a593Smuzhiyun #define PRCM_CGATING_BYPASS		(prcmu_base + 0x134)
217*4882a593Smuzhiyun #define PRCM_CGATING_BYPASS_ICN2	BIT(6)
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /* Miscellaneous unit registers */
220*4882a593Smuzhiyun #define PRCM_RESOUTN_SET		(prcmu_base + 0x214)
221*4882a593Smuzhiyun #define PRCM_RESOUTN_CLR		(prcmu_base + 0x218)
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* System reset register */
224*4882a593Smuzhiyun #define PRCM_APE_SOFTRST		(prcmu_base + 0x228)
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #endif /* __DB8500_PRCMU_REGS_H */
227