1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /* Interrupt support for Dialog DA9063
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2012 Dialog Semiconductor Ltd.
5*4882a593Smuzhiyun * Copyright 2013 Philipp Zabel, Pengutronix
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Michal Hajduk, Dialog Semiconductor
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun #include <linux/mfd/core.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/mfd/da9063/core.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define DA9063_REG_EVENT_A_OFFSET 0
19*4882a593Smuzhiyun #define DA9063_REG_EVENT_B_OFFSET 1
20*4882a593Smuzhiyun #define DA9063_REG_EVENT_C_OFFSET 2
21*4882a593Smuzhiyun #define DA9063_REG_EVENT_D_OFFSET 3
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static const struct regmap_irq da9063_irqs[] = {
24*4882a593Smuzhiyun /* DA9063 event A register */
25*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_ONKEY,
26*4882a593Smuzhiyun DA9063_REG_EVENT_A_OFFSET, DA9063_M_ONKEY),
27*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_ALARM,
28*4882a593Smuzhiyun DA9063_REG_EVENT_A_OFFSET, DA9063_M_ALARM),
29*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_TICK,
30*4882a593Smuzhiyun DA9063_REG_EVENT_A_OFFSET, DA9063_M_TICK),
31*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_ADC_RDY,
32*4882a593Smuzhiyun DA9063_REG_EVENT_A_OFFSET, DA9063_M_ADC_RDY),
33*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_SEQ_RDY,
34*4882a593Smuzhiyun DA9063_REG_EVENT_A_OFFSET, DA9063_M_SEQ_RDY),
35*4882a593Smuzhiyun /* DA9063 event B register */
36*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_WAKE,
37*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_WAKE),
38*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_TEMP,
39*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_TEMP),
40*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_COMP_1V2,
41*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_COMP_1V2),
42*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_LDO_LIM,
43*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_LDO_LIM),
44*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_REG_UVOV,
45*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_UVOV),
46*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_DVC_RDY,
47*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_DVC_RDY),
48*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_VDD_MON,
49*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_VDD_MON),
50*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_WARN,
51*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_VDD_WARN),
52*4882a593Smuzhiyun /* DA9063 event C register */
53*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI0,
54*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI0),
55*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI1,
56*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI1),
57*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI2,
58*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI2),
59*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI3,
60*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI3),
61*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI4,
62*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI4),
63*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI5,
64*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI5),
65*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI6,
66*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI6),
67*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI7,
68*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI7),
69*4882a593Smuzhiyun /* DA9063 event D register */
70*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI8,
71*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI8),
72*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI9,
73*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI9),
74*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI10,
75*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI10),
76*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI11,
77*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI11),
78*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI12,
79*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI12),
80*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI13,
81*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI13),
82*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI14,
83*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI14),
84*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI15,
85*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI15),
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static const struct regmap_irq_chip da9063_irq_chip = {
89*4882a593Smuzhiyun .name = "da9063-irq",
90*4882a593Smuzhiyun .irqs = da9063_irqs,
91*4882a593Smuzhiyun .num_irqs = ARRAY_SIZE(da9063_irqs),
92*4882a593Smuzhiyun .num_regs = 4,
93*4882a593Smuzhiyun .status_base = DA9063_REG_EVENT_A,
94*4882a593Smuzhiyun .mask_base = DA9063_REG_IRQ_MASK_A,
95*4882a593Smuzhiyun .ack_base = DA9063_REG_EVENT_A,
96*4882a593Smuzhiyun .init_ack_masked = true,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static const struct regmap_irq da9063l_irqs[] = {
100*4882a593Smuzhiyun /* DA9063 event A register */
101*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_ONKEY,
102*4882a593Smuzhiyun DA9063_REG_EVENT_A_OFFSET, DA9063_M_ONKEY),
103*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_ADC_RDY,
104*4882a593Smuzhiyun DA9063_REG_EVENT_A_OFFSET, DA9063_M_ADC_RDY),
105*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_SEQ_RDY,
106*4882a593Smuzhiyun DA9063_REG_EVENT_A_OFFSET, DA9063_M_SEQ_RDY),
107*4882a593Smuzhiyun /* DA9063 event B register */
108*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_WAKE,
109*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_WAKE),
110*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_TEMP,
111*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_TEMP),
112*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_COMP_1V2,
113*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_COMP_1V2),
114*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_LDO_LIM,
115*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_LDO_LIM),
116*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_REG_UVOV,
117*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_UVOV),
118*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_DVC_RDY,
119*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_DVC_RDY),
120*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_VDD_MON,
121*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_VDD_MON),
122*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_WARN,
123*4882a593Smuzhiyun DA9063_REG_EVENT_B_OFFSET, DA9063_M_VDD_WARN),
124*4882a593Smuzhiyun /* DA9063 event C register */
125*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI0,
126*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI0),
127*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI1,
128*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI1),
129*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI2,
130*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI2),
131*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI3,
132*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI3),
133*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI4,
134*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI4),
135*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI5,
136*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI5),
137*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI6,
138*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI6),
139*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI7,
140*4882a593Smuzhiyun DA9063_REG_EVENT_C_OFFSET, DA9063_M_GPI7),
141*4882a593Smuzhiyun /* DA9063 event D register */
142*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI8,
143*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI8),
144*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI9,
145*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI9),
146*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI10,
147*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI10),
148*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI11,
149*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI11),
150*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI12,
151*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI12),
152*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI13,
153*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI13),
154*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI14,
155*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI14),
156*4882a593Smuzhiyun REGMAP_IRQ_REG(DA9063_IRQ_GPI15,
157*4882a593Smuzhiyun DA9063_REG_EVENT_D_OFFSET, DA9063_M_GPI15),
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static const struct regmap_irq_chip da9063l_irq_chip = {
161*4882a593Smuzhiyun .name = "da9063l-irq",
162*4882a593Smuzhiyun .irqs = da9063l_irqs,
163*4882a593Smuzhiyun .num_irqs = ARRAY_SIZE(da9063l_irqs),
164*4882a593Smuzhiyun .num_regs = 4,
165*4882a593Smuzhiyun .status_base = DA9063_REG_EVENT_A,
166*4882a593Smuzhiyun .mask_base = DA9063_REG_IRQ_MASK_A,
167*4882a593Smuzhiyun .ack_base = DA9063_REG_EVENT_A,
168*4882a593Smuzhiyun .init_ack_masked = true,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
da9063_irq_init(struct da9063 * da9063)171*4882a593Smuzhiyun int da9063_irq_init(struct da9063 *da9063)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun const struct regmap_irq_chip *irq_chip;
174*4882a593Smuzhiyun int ret;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (!da9063->chip_irq) {
177*4882a593Smuzhiyun dev_err(da9063->dev, "No IRQ configured\n");
178*4882a593Smuzhiyun return -EINVAL;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (da9063->type == PMIC_TYPE_DA9063)
182*4882a593Smuzhiyun irq_chip = &da9063_irq_chip;
183*4882a593Smuzhiyun else
184*4882a593Smuzhiyun irq_chip = &da9063l_irq_chip;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun ret = devm_regmap_add_irq_chip(da9063->dev, da9063->regmap,
187*4882a593Smuzhiyun da9063->chip_irq,
188*4882a593Smuzhiyun IRQF_TRIGGER_LOW | IRQF_ONESHOT | IRQF_SHARED,
189*4882a593Smuzhiyun da9063->irq_base, irq_chip, &da9063->regmap_irq);
190*4882a593Smuzhiyun if (ret) {
191*4882a593Smuzhiyun dev_err(da9063->dev, "Failed to reguest IRQ %d: %d\n",
192*4882a593Smuzhiyun da9063->chip_irq, ret);
193*4882a593Smuzhiyun return ret;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198