xref: /OK3568_Linux_fs/kernel/drivers/mfd/da9062-core.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Core, IRQ and I2C device driver for DA9061 and DA9062 PMICs
4*4882a593Smuzhiyun  * Copyright (C) 2015-2017  Dialog Semiconductor
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/mfd/core.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/mfd/da9062/core.h>
17*4882a593Smuzhiyun #include <linux/mfd/da9062/registers.h>
18*4882a593Smuzhiyun #include <linux/regulator/of_regulator.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define	DA9062_REG_EVENT_A_OFFSET	0
21*4882a593Smuzhiyun #define	DA9062_REG_EVENT_B_OFFSET	1
22*4882a593Smuzhiyun #define	DA9062_REG_EVENT_C_OFFSET	2
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define	DA9062_IRQ_LOW	0
25*4882a593Smuzhiyun #define	DA9062_IRQ_HIGH	1
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static struct regmap_irq da9061_irqs[] = {
28*4882a593Smuzhiyun 	/* EVENT A */
29*4882a593Smuzhiyun 	[DA9061_IRQ_ONKEY] = {
30*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
31*4882a593Smuzhiyun 		.mask = DA9062AA_M_NONKEY_MASK,
32*4882a593Smuzhiyun 	},
33*4882a593Smuzhiyun 	[DA9061_IRQ_WDG_WARN] = {
34*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
35*4882a593Smuzhiyun 		.mask = DA9062AA_M_WDG_WARN_MASK,
36*4882a593Smuzhiyun 	},
37*4882a593Smuzhiyun 	[DA9061_IRQ_SEQ_RDY] = {
38*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
39*4882a593Smuzhiyun 		.mask = DA9062AA_M_SEQ_RDY_MASK,
40*4882a593Smuzhiyun 	},
41*4882a593Smuzhiyun 	/* EVENT B */
42*4882a593Smuzhiyun 	[DA9061_IRQ_TEMP] = {
43*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
44*4882a593Smuzhiyun 		.mask = DA9062AA_M_TEMP_MASK,
45*4882a593Smuzhiyun 	},
46*4882a593Smuzhiyun 	[DA9061_IRQ_LDO_LIM] = {
47*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
48*4882a593Smuzhiyun 		.mask = DA9062AA_M_LDO_LIM_MASK,
49*4882a593Smuzhiyun 	},
50*4882a593Smuzhiyun 	[DA9061_IRQ_DVC_RDY] = {
51*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
52*4882a593Smuzhiyun 		.mask = DA9062AA_M_DVC_RDY_MASK,
53*4882a593Smuzhiyun 	},
54*4882a593Smuzhiyun 	[DA9061_IRQ_VDD_WARN] = {
55*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
56*4882a593Smuzhiyun 		.mask = DA9062AA_M_VDD_WARN_MASK,
57*4882a593Smuzhiyun 	},
58*4882a593Smuzhiyun 	/* EVENT C */
59*4882a593Smuzhiyun 	[DA9061_IRQ_GPI0] = {
60*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
61*4882a593Smuzhiyun 		.mask = DA9062AA_M_GPI0_MASK,
62*4882a593Smuzhiyun 	},
63*4882a593Smuzhiyun 	[DA9061_IRQ_GPI1] = {
64*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
65*4882a593Smuzhiyun 		.mask = DA9062AA_M_GPI1_MASK,
66*4882a593Smuzhiyun 	},
67*4882a593Smuzhiyun 	[DA9061_IRQ_GPI2] = {
68*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
69*4882a593Smuzhiyun 		.mask = DA9062AA_M_GPI2_MASK,
70*4882a593Smuzhiyun 	},
71*4882a593Smuzhiyun 	[DA9061_IRQ_GPI3] = {
72*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
73*4882a593Smuzhiyun 		.mask = DA9062AA_M_GPI3_MASK,
74*4882a593Smuzhiyun 	},
75*4882a593Smuzhiyun 	[DA9061_IRQ_GPI4] = {
76*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
77*4882a593Smuzhiyun 		.mask = DA9062AA_M_GPI4_MASK,
78*4882a593Smuzhiyun 	},
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static struct regmap_irq_chip da9061_irq_chip = {
82*4882a593Smuzhiyun 	.name = "da9061-irq",
83*4882a593Smuzhiyun 	.irqs = da9061_irqs,
84*4882a593Smuzhiyun 	.num_irqs = DA9061_NUM_IRQ,
85*4882a593Smuzhiyun 	.num_regs = 3,
86*4882a593Smuzhiyun 	.status_base = DA9062AA_EVENT_A,
87*4882a593Smuzhiyun 	.mask_base = DA9062AA_IRQ_MASK_A,
88*4882a593Smuzhiyun 	.ack_base = DA9062AA_EVENT_A,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static struct regmap_irq da9062_irqs[] = {
92*4882a593Smuzhiyun 	/* EVENT A */
93*4882a593Smuzhiyun 	[DA9062_IRQ_ONKEY] = {
94*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
95*4882a593Smuzhiyun 		.mask = DA9062AA_M_NONKEY_MASK,
96*4882a593Smuzhiyun 	},
97*4882a593Smuzhiyun 	[DA9062_IRQ_ALARM] = {
98*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
99*4882a593Smuzhiyun 		.mask = DA9062AA_M_ALARM_MASK,
100*4882a593Smuzhiyun 	},
101*4882a593Smuzhiyun 	[DA9062_IRQ_TICK] = {
102*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
103*4882a593Smuzhiyun 		.mask = DA9062AA_M_TICK_MASK,
104*4882a593Smuzhiyun 	},
105*4882a593Smuzhiyun 	[DA9062_IRQ_WDG_WARN] = {
106*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
107*4882a593Smuzhiyun 		.mask = DA9062AA_M_WDG_WARN_MASK,
108*4882a593Smuzhiyun 	},
109*4882a593Smuzhiyun 	[DA9062_IRQ_SEQ_RDY] = {
110*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
111*4882a593Smuzhiyun 		.mask = DA9062AA_M_SEQ_RDY_MASK,
112*4882a593Smuzhiyun 	},
113*4882a593Smuzhiyun 	/* EVENT B */
114*4882a593Smuzhiyun 	[DA9062_IRQ_TEMP] = {
115*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
116*4882a593Smuzhiyun 		.mask = DA9062AA_M_TEMP_MASK,
117*4882a593Smuzhiyun 	},
118*4882a593Smuzhiyun 	[DA9062_IRQ_LDO_LIM] = {
119*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
120*4882a593Smuzhiyun 		.mask = DA9062AA_M_LDO_LIM_MASK,
121*4882a593Smuzhiyun 	},
122*4882a593Smuzhiyun 	[DA9062_IRQ_DVC_RDY] = {
123*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
124*4882a593Smuzhiyun 		.mask = DA9062AA_M_DVC_RDY_MASK,
125*4882a593Smuzhiyun 	},
126*4882a593Smuzhiyun 	[DA9062_IRQ_VDD_WARN] = {
127*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
128*4882a593Smuzhiyun 		.mask = DA9062AA_M_VDD_WARN_MASK,
129*4882a593Smuzhiyun 	},
130*4882a593Smuzhiyun 	/* EVENT C */
131*4882a593Smuzhiyun 	[DA9062_IRQ_GPI0] = {
132*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
133*4882a593Smuzhiyun 		.mask = DA9062AA_M_GPI0_MASK,
134*4882a593Smuzhiyun 	},
135*4882a593Smuzhiyun 	[DA9062_IRQ_GPI1] = {
136*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
137*4882a593Smuzhiyun 		.mask = DA9062AA_M_GPI1_MASK,
138*4882a593Smuzhiyun 	},
139*4882a593Smuzhiyun 	[DA9062_IRQ_GPI2] = {
140*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
141*4882a593Smuzhiyun 		.mask = DA9062AA_M_GPI2_MASK,
142*4882a593Smuzhiyun 	},
143*4882a593Smuzhiyun 	[DA9062_IRQ_GPI3] = {
144*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
145*4882a593Smuzhiyun 		.mask = DA9062AA_M_GPI3_MASK,
146*4882a593Smuzhiyun 	},
147*4882a593Smuzhiyun 	[DA9062_IRQ_GPI4] = {
148*4882a593Smuzhiyun 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
149*4882a593Smuzhiyun 		.mask = DA9062AA_M_GPI4_MASK,
150*4882a593Smuzhiyun 	},
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static struct regmap_irq_chip da9062_irq_chip = {
154*4882a593Smuzhiyun 	.name = "da9062-irq",
155*4882a593Smuzhiyun 	.irqs = da9062_irqs,
156*4882a593Smuzhiyun 	.num_irqs = DA9062_NUM_IRQ,
157*4882a593Smuzhiyun 	.num_regs = 3,
158*4882a593Smuzhiyun 	.status_base = DA9062AA_EVENT_A,
159*4882a593Smuzhiyun 	.mask_base = DA9062AA_IRQ_MASK_A,
160*4882a593Smuzhiyun 	.ack_base = DA9062AA_EVENT_A,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static struct resource da9061_core_resources[] = {
164*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(DA9061_IRQ_VDD_WARN, "VDD_WARN"),
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static struct resource da9061_regulators_resources[] = {
168*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(DA9061_IRQ_LDO_LIM, "LDO_LIM"),
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static struct resource da9061_thermal_resources[] = {
172*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(DA9061_IRQ_TEMP, "THERMAL"),
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static struct resource da9061_wdt_resources[] = {
176*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(DA9061_IRQ_WDG_WARN, "WD_WARN"),
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static struct resource da9061_onkey_resources[] = {
180*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(DA9061_IRQ_ONKEY, "ONKEY"),
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static const struct mfd_cell da9061_devs[] = {
184*4882a593Smuzhiyun 	{
185*4882a593Smuzhiyun 		.name		= "da9061-core",
186*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(da9061_core_resources),
187*4882a593Smuzhiyun 		.resources	= da9061_core_resources,
188*4882a593Smuzhiyun 	},
189*4882a593Smuzhiyun 	{
190*4882a593Smuzhiyun 		.name		= "da9062-regulators",
191*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(da9061_regulators_resources),
192*4882a593Smuzhiyun 		.resources	= da9061_regulators_resources,
193*4882a593Smuzhiyun 	},
194*4882a593Smuzhiyun 	{
195*4882a593Smuzhiyun 		.name		= "da9061-watchdog",
196*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(da9061_wdt_resources),
197*4882a593Smuzhiyun 		.resources	= da9061_wdt_resources,
198*4882a593Smuzhiyun 		.of_compatible  = "dlg,da9061-watchdog",
199*4882a593Smuzhiyun 	},
200*4882a593Smuzhiyun 	{
201*4882a593Smuzhiyun 		.name		= "da9061-thermal",
202*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(da9061_thermal_resources),
203*4882a593Smuzhiyun 		.resources	= da9061_thermal_resources,
204*4882a593Smuzhiyun 		.of_compatible  = "dlg,da9061-thermal",
205*4882a593Smuzhiyun 	},
206*4882a593Smuzhiyun 	{
207*4882a593Smuzhiyun 		.name		= "da9061-onkey",
208*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(da9061_onkey_resources),
209*4882a593Smuzhiyun 		.resources	= da9061_onkey_resources,
210*4882a593Smuzhiyun 		.of_compatible = "dlg,da9061-onkey",
211*4882a593Smuzhiyun 	},
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static struct resource da9062_core_resources[] = {
215*4882a593Smuzhiyun 	DEFINE_RES_NAMED(DA9062_IRQ_VDD_WARN, 1, "VDD_WARN", IORESOURCE_IRQ),
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static struct resource da9062_regulators_resources[] = {
219*4882a593Smuzhiyun 	DEFINE_RES_NAMED(DA9062_IRQ_LDO_LIM, 1, "LDO_LIM", IORESOURCE_IRQ),
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static struct resource da9062_thermal_resources[] = {
223*4882a593Smuzhiyun 	DEFINE_RES_NAMED(DA9062_IRQ_TEMP, 1, "THERMAL", IORESOURCE_IRQ),
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static struct resource da9062_wdt_resources[] = {
227*4882a593Smuzhiyun 	DEFINE_RES_NAMED(DA9062_IRQ_WDG_WARN, 1, "WD_WARN", IORESOURCE_IRQ),
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static struct resource da9062_rtc_resources[] = {
231*4882a593Smuzhiyun 	DEFINE_RES_NAMED(DA9062_IRQ_ALARM, 1, "ALARM", IORESOURCE_IRQ),
232*4882a593Smuzhiyun 	DEFINE_RES_NAMED(DA9062_IRQ_TICK, 1, "TICK", IORESOURCE_IRQ),
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static struct resource da9062_onkey_resources[] = {
236*4882a593Smuzhiyun 	DEFINE_RES_NAMED(DA9062_IRQ_ONKEY, 1, "ONKEY", IORESOURCE_IRQ),
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static struct resource da9062_gpio_resources[] = {
240*4882a593Smuzhiyun 	DEFINE_RES_NAMED(DA9062_IRQ_GPI0, 1, "GPI0", IORESOURCE_IRQ),
241*4882a593Smuzhiyun 	DEFINE_RES_NAMED(DA9062_IRQ_GPI1, 1, "GPI1", IORESOURCE_IRQ),
242*4882a593Smuzhiyun 	DEFINE_RES_NAMED(DA9062_IRQ_GPI2, 1, "GPI2", IORESOURCE_IRQ),
243*4882a593Smuzhiyun 	DEFINE_RES_NAMED(DA9062_IRQ_GPI3, 1, "GPI3", IORESOURCE_IRQ),
244*4882a593Smuzhiyun 	DEFINE_RES_NAMED(DA9062_IRQ_GPI4, 1, "GPI4", IORESOURCE_IRQ),
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static const struct mfd_cell da9062_devs[] = {
248*4882a593Smuzhiyun 	{
249*4882a593Smuzhiyun 		.name		= "da9062-core",
250*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(da9062_core_resources),
251*4882a593Smuzhiyun 		.resources	= da9062_core_resources,
252*4882a593Smuzhiyun 	},
253*4882a593Smuzhiyun 	{
254*4882a593Smuzhiyun 		.name		= "da9062-regulators",
255*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(da9062_regulators_resources),
256*4882a593Smuzhiyun 		.resources	= da9062_regulators_resources,
257*4882a593Smuzhiyun 	},
258*4882a593Smuzhiyun 	{
259*4882a593Smuzhiyun 		.name		= "da9062-watchdog",
260*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(da9062_wdt_resources),
261*4882a593Smuzhiyun 		.resources	= da9062_wdt_resources,
262*4882a593Smuzhiyun 		.of_compatible  = "dlg,da9062-watchdog",
263*4882a593Smuzhiyun 	},
264*4882a593Smuzhiyun 	{
265*4882a593Smuzhiyun 		.name		= "da9062-thermal",
266*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(da9062_thermal_resources),
267*4882a593Smuzhiyun 		.resources	= da9062_thermal_resources,
268*4882a593Smuzhiyun 		.of_compatible  = "dlg,da9062-thermal",
269*4882a593Smuzhiyun 	},
270*4882a593Smuzhiyun 	{
271*4882a593Smuzhiyun 		.name		= "da9062-rtc",
272*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(da9062_rtc_resources),
273*4882a593Smuzhiyun 		.resources	= da9062_rtc_resources,
274*4882a593Smuzhiyun 		.of_compatible  = "dlg,da9062-rtc",
275*4882a593Smuzhiyun 	},
276*4882a593Smuzhiyun 	{
277*4882a593Smuzhiyun 		.name		= "da9062-onkey",
278*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(da9062_onkey_resources),
279*4882a593Smuzhiyun 		.resources	= da9062_onkey_resources,
280*4882a593Smuzhiyun 		.of_compatible	= "dlg,da9062-onkey",
281*4882a593Smuzhiyun 	},
282*4882a593Smuzhiyun 	{
283*4882a593Smuzhiyun 		.name		= "da9062-gpio",
284*4882a593Smuzhiyun 		.num_resources	= ARRAY_SIZE(da9062_gpio_resources),
285*4882a593Smuzhiyun 		.resources	= da9062_gpio_resources,
286*4882a593Smuzhiyun 		.of_compatible	= "dlg,da9062-gpio",
287*4882a593Smuzhiyun 	},
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
da9062_clear_fault_log(struct da9062 * chip)290*4882a593Smuzhiyun static int da9062_clear_fault_log(struct da9062 *chip)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	int ret;
293*4882a593Smuzhiyun 	int fault_log;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	ret = regmap_read(chip->regmap, DA9062AA_FAULT_LOG, &fault_log);
296*4882a593Smuzhiyun 	if (ret < 0)
297*4882a593Smuzhiyun 		return ret;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (fault_log) {
300*4882a593Smuzhiyun 		if (fault_log & DA9062AA_TWD_ERROR_MASK)
301*4882a593Smuzhiyun 			dev_dbg(chip->dev, "Fault log entry detected: TWD_ERROR\n");
302*4882a593Smuzhiyun 		if (fault_log & DA9062AA_POR_MASK)
303*4882a593Smuzhiyun 			dev_dbg(chip->dev, "Fault log entry detected: POR\n");
304*4882a593Smuzhiyun 		if (fault_log & DA9062AA_VDD_FAULT_MASK)
305*4882a593Smuzhiyun 			dev_dbg(chip->dev, "Fault log entry detected: VDD_FAULT\n");
306*4882a593Smuzhiyun 		if (fault_log & DA9062AA_VDD_START_MASK)
307*4882a593Smuzhiyun 			dev_dbg(chip->dev, "Fault log entry detected: VDD_START\n");
308*4882a593Smuzhiyun 		if (fault_log & DA9062AA_TEMP_CRIT_MASK)
309*4882a593Smuzhiyun 			dev_dbg(chip->dev, "Fault log entry detected: TEMP_CRIT\n");
310*4882a593Smuzhiyun 		if (fault_log & DA9062AA_KEY_RESET_MASK)
311*4882a593Smuzhiyun 			dev_dbg(chip->dev, "Fault log entry detected: KEY_RESET\n");
312*4882a593Smuzhiyun 		if (fault_log & DA9062AA_NSHUTDOWN_MASK)
313*4882a593Smuzhiyun 			dev_dbg(chip->dev, "Fault log entry detected: NSHUTDOWN\n");
314*4882a593Smuzhiyun 		if (fault_log & DA9062AA_WAIT_SHUT_MASK)
315*4882a593Smuzhiyun 			dev_dbg(chip->dev, "Fault log entry detected: WAIT_SHUT\n");
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		ret = regmap_write(chip->regmap, DA9062AA_FAULT_LOG,
318*4882a593Smuzhiyun 				   fault_log);
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	return ret;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
da9062_get_device_type(struct da9062 * chip)324*4882a593Smuzhiyun static int da9062_get_device_type(struct da9062 *chip)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	int device_id, variant_id, variant_mrc, variant_vrc;
327*4882a593Smuzhiyun 	char *type;
328*4882a593Smuzhiyun 	int ret;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	ret = regmap_read(chip->regmap, DA9062AA_DEVICE_ID, &device_id);
331*4882a593Smuzhiyun 	if (ret < 0) {
332*4882a593Smuzhiyun 		dev_err(chip->dev, "Cannot read chip ID.\n");
333*4882a593Smuzhiyun 		return -EIO;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 	if (device_id != DA9062_PMIC_DEVICE_ID) {
336*4882a593Smuzhiyun 		dev_err(chip->dev, "Invalid device ID: 0x%02x\n", device_id);
337*4882a593Smuzhiyun 		return -ENODEV;
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	ret = regmap_read(chip->regmap, DA9062AA_VARIANT_ID, &variant_id);
341*4882a593Smuzhiyun 	if (ret < 0) {
342*4882a593Smuzhiyun 		dev_err(chip->dev, "Cannot read chip variant id.\n");
343*4882a593Smuzhiyun 		return -EIO;
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	variant_vrc = (variant_id & DA9062AA_VRC_MASK) >> DA9062AA_VRC_SHIFT;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	switch (variant_vrc) {
349*4882a593Smuzhiyun 	case DA9062_PMIC_VARIANT_VRC_DA9061:
350*4882a593Smuzhiyun 		type = "DA9061";
351*4882a593Smuzhiyun 		break;
352*4882a593Smuzhiyun 	case DA9062_PMIC_VARIANT_VRC_DA9062:
353*4882a593Smuzhiyun 		type = "DA9062";
354*4882a593Smuzhiyun 		break;
355*4882a593Smuzhiyun 	default:
356*4882a593Smuzhiyun 		type = "Unknown";
357*4882a593Smuzhiyun 		break;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	dev_info(chip->dev,
361*4882a593Smuzhiyun 		 "Device detected (device-ID: 0x%02X, var-ID: 0x%02X, %s)\n",
362*4882a593Smuzhiyun 		 device_id, variant_id, type);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	variant_mrc = (variant_id & DA9062AA_MRC_MASK) >> DA9062AA_MRC_SHIFT;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (variant_mrc < DA9062_PMIC_VARIANT_MRC_AA) {
367*4882a593Smuzhiyun 		dev_err(chip->dev,
368*4882a593Smuzhiyun 			"Cannot support variant MRC: 0x%02X\n", variant_mrc);
369*4882a593Smuzhiyun 		return -ENODEV;
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	return ret;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
da9062_configure_irq_type(struct da9062 * chip,int irq,u32 * trigger)375*4882a593Smuzhiyun static u32 da9062_configure_irq_type(struct da9062 *chip, int irq, u32 *trigger)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	u32 irq_type = 0;
378*4882a593Smuzhiyun 	struct irq_data *irq_data = irq_get_irq_data(irq);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	if (!irq_data) {
381*4882a593Smuzhiyun 		dev_err(chip->dev, "Invalid IRQ: %d\n", irq);
382*4882a593Smuzhiyun 		return -EINVAL;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 	*trigger = irqd_get_trigger_type(irq_data);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	switch (*trigger) {
387*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
388*4882a593Smuzhiyun 		irq_type = DA9062_IRQ_HIGH;
389*4882a593Smuzhiyun 		break;
390*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
391*4882a593Smuzhiyun 		irq_type = DA9062_IRQ_LOW;
392*4882a593Smuzhiyun 		break;
393*4882a593Smuzhiyun 	default:
394*4882a593Smuzhiyun 		dev_warn(chip->dev, "Unsupported IRQ type: %d\n", *trigger);
395*4882a593Smuzhiyun 		return -EINVAL;
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 	return regmap_update_bits(chip->regmap, DA9062AA_CONFIG_A,
398*4882a593Smuzhiyun 			DA9062AA_IRQ_TYPE_MASK,
399*4882a593Smuzhiyun 			irq_type << DA9062AA_IRQ_TYPE_SHIFT);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun static const struct regmap_range da9061_aa_readable_ranges[] = {
403*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_STATUS_B),
404*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_STATUS_D, DA9062AA_EVENT_C),
405*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_IRQ_MASK_A, DA9062AA_IRQ_MASK_C),
406*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_GPIO_4),
407*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_GPIO_WKUP_MODE, DA9062AA_GPIO_OUT3_4),
408*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BUCK1_CONT, DA9062AA_BUCK4_CONT),
409*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
410*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
411*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
412*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_SEQ, DA9062AA_ID_4_3),
413*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_ID_12_11, DA9062AA_ID_16_15),
414*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_ID_22_21, DA9062AA_ID_32_31),
415*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_SEQ_A, DA9062AA_WAIT),
416*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_RESET, DA9062AA_BUCK_ILIM_C),
417*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BUCK1_CFG, DA9062AA_BUCK3_CFG),
418*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK1_A, DA9062AA_VBUCK4_A),
419*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK3_A, DA9062AA_VBUCK3_A),
420*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VLDO1_A, DA9062AA_VLDO4_A),
421*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONFIG_A, DA9062AA_CONFIG_A),
422*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK1_B, DA9062AA_VBUCK4_B),
423*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK3_B, DA9062AA_VBUCK3_B),
424*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VLDO1_B, DA9062AA_VLDO4_B),
425*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_INTERFACE, DA9062AA_CONFIG_E),
426*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONFIG_G, DA9062AA_CONFIG_K),
427*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONFIG_M, DA9062AA_CONFIG_M),
428*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_GP_ID_0, DA9062AA_GP_ID_19),
429*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_DEVICE_ID, DA9062AA_CONFIG_ID),
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static const struct regmap_range da9061_aa_writeable_ranges[] = {
433*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_PAGE_CON),
434*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_FAULT_LOG, DA9062AA_EVENT_C),
435*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_IRQ_MASK_A, DA9062AA_IRQ_MASK_C),
436*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_GPIO_4),
437*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_GPIO_WKUP_MODE, DA9062AA_GPIO_OUT3_4),
438*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BUCK1_CONT, DA9062AA_BUCK4_CONT),
439*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
440*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
441*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
442*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_SEQ, DA9062AA_ID_4_3),
443*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_ID_12_11, DA9062AA_ID_16_15),
444*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_ID_22_21, DA9062AA_ID_32_31),
445*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_SEQ_A, DA9062AA_WAIT),
446*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_RESET, DA9062AA_BUCK_ILIM_C),
447*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BUCK1_CFG, DA9062AA_BUCK3_CFG),
448*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK1_A, DA9062AA_VBUCK4_A),
449*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK3_A, DA9062AA_VBUCK3_A),
450*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VLDO1_A, DA9062AA_VLDO4_A),
451*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONFIG_A, DA9062AA_CONFIG_A),
452*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK1_B, DA9062AA_VBUCK4_B),
453*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK3_B, DA9062AA_VBUCK3_B),
454*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VLDO1_B, DA9062AA_VLDO4_B),
455*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_GP_ID_0, DA9062AA_GP_ID_19),
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun static const struct regmap_range da9061_aa_volatile_ranges[] = {
459*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_STATUS_B),
460*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_STATUS_D, DA9062AA_EVENT_C),
461*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_CONTROL_B),
462*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONTROL_E, DA9062AA_CONTROL_F),
463*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BUCK1_CONT, DA9062AA_BUCK4_CONT),
464*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
465*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
466*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
467*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_SEQ, DA9062AA_SEQ),
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun static const struct regmap_access_table da9061_aa_readable_table = {
471*4882a593Smuzhiyun 	.yes_ranges = da9061_aa_readable_ranges,
472*4882a593Smuzhiyun 	.n_yes_ranges = ARRAY_SIZE(da9061_aa_readable_ranges),
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun static const struct regmap_access_table da9061_aa_writeable_table = {
476*4882a593Smuzhiyun 	.yes_ranges = da9061_aa_writeable_ranges,
477*4882a593Smuzhiyun 	.n_yes_ranges = ARRAY_SIZE(da9061_aa_writeable_ranges),
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun static const struct regmap_access_table da9061_aa_volatile_table = {
481*4882a593Smuzhiyun 	.yes_ranges = da9061_aa_volatile_ranges,
482*4882a593Smuzhiyun 	.n_yes_ranges = ARRAY_SIZE(da9061_aa_volatile_ranges),
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun static const struct regmap_range_cfg da9061_range_cfg[] = {
486*4882a593Smuzhiyun 	{
487*4882a593Smuzhiyun 		.range_min = DA9062AA_PAGE_CON,
488*4882a593Smuzhiyun 		.range_max = DA9062AA_CONFIG_ID,
489*4882a593Smuzhiyun 		.selector_reg = DA9062AA_PAGE_CON,
490*4882a593Smuzhiyun 		.selector_mask = 1 << DA9062_I2C_PAGE_SEL_SHIFT,
491*4882a593Smuzhiyun 		.selector_shift = DA9062_I2C_PAGE_SEL_SHIFT,
492*4882a593Smuzhiyun 		.window_start = 0,
493*4882a593Smuzhiyun 		.window_len = 256,
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun static struct regmap_config da9061_regmap_config = {
498*4882a593Smuzhiyun 	.reg_bits = 8,
499*4882a593Smuzhiyun 	.val_bits = 8,
500*4882a593Smuzhiyun 	.ranges = da9061_range_cfg,
501*4882a593Smuzhiyun 	.num_ranges = ARRAY_SIZE(da9061_range_cfg),
502*4882a593Smuzhiyun 	.max_register = DA9062AA_CONFIG_ID,
503*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
504*4882a593Smuzhiyun 	.rd_table = &da9061_aa_readable_table,
505*4882a593Smuzhiyun 	.wr_table = &da9061_aa_writeable_table,
506*4882a593Smuzhiyun 	.volatile_table = &da9061_aa_volatile_table,
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun static const struct regmap_range da9062_aa_readable_ranges[] = {
510*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_STATUS_B),
511*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_STATUS_D, DA9062AA_EVENT_C),
512*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_IRQ_MASK_A, DA9062AA_IRQ_MASK_C),
513*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_GPIO_4),
514*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_GPIO_WKUP_MODE, DA9062AA_BUCK4_CONT),
515*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
516*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
517*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
518*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_COUNT_S, DA9062AA_SECOND_D),
519*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_SEQ, DA9062AA_ID_4_3),
520*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_ID_12_11, DA9062AA_ID_16_15),
521*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_ID_22_21, DA9062AA_ID_32_31),
522*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_SEQ_A, DA9062AA_BUCK3_CFG),
523*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK2_A, DA9062AA_VBUCK4_A),
524*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK3_A, DA9062AA_VBUCK3_A),
525*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VLDO1_A, DA9062AA_VLDO4_A),
526*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK2_B, DA9062AA_VBUCK4_B),
527*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK3_B, DA9062AA_VBUCK3_B),
528*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VLDO1_B, DA9062AA_VLDO4_B),
529*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BBAT_CONT, DA9062AA_BBAT_CONT),
530*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_INTERFACE, DA9062AA_CONFIG_E),
531*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONFIG_G, DA9062AA_CONFIG_K),
532*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONFIG_M, DA9062AA_CONFIG_M),
533*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_TRIM_CLDR, DA9062AA_GP_ID_19),
534*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_DEVICE_ID, DA9062AA_CONFIG_ID),
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun static const struct regmap_range da9062_aa_writeable_ranges[] = {
538*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_PAGE_CON),
539*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_FAULT_LOG, DA9062AA_EVENT_C),
540*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_IRQ_MASK_A, DA9062AA_IRQ_MASK_C),
541*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_GPIO_4),
542*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_GPIO_WKUP_MODE, DA9062AA_BUCK4_CONT),
543*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
544*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
545*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
546*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_COUNT_S, DA9062AA_ALARM_Y),
547*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_SEQ, DA9062AA_ID_4_3),
548*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_ID_12_11, DA9062AA_ID_16_15),
549*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_ID_22_21, DA9062AA_ID_32_31),
550*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_SEQ_A, DA9062AA_BUCK3_CFG),
551*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK2_A, DA9062AA_VBUCK4_A),
552*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK3_A, DA9062AA_VBUCK3_A),
553*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VLDO1_A, DA9062AA_VLDO4_A),
554*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK2_B, DA9062AA_VBUCK4_B),
555*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VBUCK3_B, DA9062AA_VBUCK3_B),
556*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_VLDO1_B, DA9062AA_VLDO4_B),
557*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BBAT_CONT, DA9062AA_BBAT_CONT),
558*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_GP_ID_0, DA9062AA_GP_ID_19),
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun static const struct regmap_range da9062_aa_volatile_ranges[] = {
562*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_STATUS_B),
563*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_STATUS_D, DA9062AA_EVENT_C),
564*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_CONTROL_B),
565*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_CONTROL_E, DA9062AA_CONTROL_F),
566*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BUCK2_CONT, DA9062AA_BUCK4_CONT),
567*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
568*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
569*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
570*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_COUNT_S, DA9062AA_SECOND_D),
571*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_SEQ, DA9062AA_SEQ),
572*4882a593Smuzhiyun 	regmap_reg_range(DA9062AA_EN_32K, DA9062AA_EN_32K),
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun static const struct regmap_access_table da9062_aa_readable_table = {
576*4882a593Smuzhiyun 	.yes_ranges = da9062_aa_readable_ranges,
577*4882a593Smuzhiyun 	.n_yes_ranges = ARRAY_SIZE(da9062_aa_readable_ranges),
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun static const struct regmap_access_table da9062_aa_writeable_table = {
581*4882a593Smuzhiyun 	.yes_ranges = da9062_aa_writeable_ranges,
582*4882a593Smuzhiyun 	.n_yes_ranges = ARRAY_SIZE(da9062_aa_writeable_ranges),
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun static const struct regmap_access_table da9062_aa_volatile_table = {
586*4882a593Smuzhiyun 	.yes_ranges = da9062_aa_volatile_ranges,
587*4882a593Smuzhiyun 	.n_yes_ranges = ARRAY_SIZE(da9062_aa_volatile_ranges),
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun static const struct regmap_range_cfg da9062_range_cfg[] = {
591*4882a593Smuzhiyun 	{
592*4882a593Smuzhiyun 		.range_min = DA9062AA_PAGE_CON,
593*4882a593Smuzhiyun 		.range_max = DA9062AA_CONFIG_ID,
594*4882a593Smuzhiyun 		.selector_reg = DA9062AA_PAGE_CON,
595*4882a593Smuzhiyun 		.selector_mask = 1 << DA9062_I2C_PAGE_SEL_SHIFT,
596*4882a593Smuzhiyun 		.selector_shift = DA9062_I2C_PAGE_SEL_SHIFT,
597*4882a593Smuzhiyun 		.window_start = 0,
598*4882a593Smuzhiyun 		.window_len = 256,
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun static struct regmap_config da9062_regmap_config = {
603*4882a593Smuzhiyun 	.reg_bits = 8,
604*4882a593Smuzhiyun 	.val_bits = 8,
605*4882a593Smuzhiyun 	.ranges = da9062_range_cfg,
606*4882a593Smuzhiyun 	.num_ranges = ARRAY_SIZE(da9062_range_cfg),
607*4882a593Smuzhiyun 	.max_register = DA9062AA_CONFIG_ID,
608*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
609*4882a593Smuzhiyun 	.rd_table = &da9062_aa_readable_table,
610*4882a593Smuzhiyun 	.wr_table = &da9062_aa_writeable_table,
611*4882a593Smuzhiyun 	.volatile_table = &da9062_aa_volatile_table,
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun static const struct of_device_id da9062_dt_ids[] = {
615*4882a593Smuzhiyun 	{ .compatible = "dlg,da9061", .data = (void *)COMPAT_TYPE_DA9061, },
616*4882a593Smuzhiyun 	{ .compatible = "dlg,da9062", .data = (void *)COMPAT_TYPE_DA9062, },
617*4882a593Smuzhiyun 	{ }
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, da9062_dt_ids);
620*4882a593Smuzhiyun 
da9062_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)621*4882a593Smuzhiyun static int da9062_i2c_probe(struct i2c_client *i2c,
622*4882a593Smuzhiyun 	const struct i2c_device_id *id)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	struct da9062 *chip;
625*4882a593Smuzhiyun 	const struct of_device_id *match;
626*4882a593Smuzhiyun 	unsigned int irq_base;
627*4882a593Smuzhiyun 	const struct mfd_cell *cell;
628*4882a593Smuzhiyun 	const struct regmap_irq_chip *irq_chip;
629*4882a593Smuzhiyun 	const struct regmap_config *config;
630*4882a593Smuzhiyun 	int cell_num;
631*4882a593Smuzhiyun 	u32 trigger_type = 0;
632*4882a593Smuzhiyun 	int ret;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	chip = devm_kzalloc(&i2c->dev, sizeof(*chip), GFP_KERNEL);
635*4882a593Smuzhiyun 	if (!chip)
636*4882a593Smuzhiyun 		return -ENOMEM;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	if (i2c->dev.of_node) {
639*4882a593Smuzhiyun 		match = of_match_node(da9062_dt_ids, i2c->dev.of_node);
640*4882a593Smuzhiyun 		if (!match)
641*4882a593Smuzhiyun 			return -EINVAL;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 		chip->chip_type = (uintptr_t)match->data;
644*4882a593Smuzhiyun 	} else {
645*4882a593Smuzhiyun 		chip->chip_type = id->driver_data;
646*4882a593Smuzhiyun 	}
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, chip);
649*4882a593Smuzhiyun 	chip->dev = &i2c->dev;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	if (!i2c->irq) {
652*4882a593Smuzhiyun 		dev_err(chip->dev, "No IRQ configured\n");
653*4882a593Smuzhiyun 		return -EINVAL;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	switch (chip->chip_type) {
657*4882a593Smuzhiyun 	case COMPAT_TYPE_DA9061:
658*4882a593Smuzhiyun 		cell = da9061_devs;
659*4882a593Smuzhiyun 		cell_num = ARRAY_SIZE(da9061_devs);
660*4882a593Smuzhiyun 		irq_chip = &da9061_irq_chip;
661*4882a593Smuzhiyun 		config = &da9061_regmap_config;
662*4882a593Smuzhiyun 		break;
663*4882a593Smuzhiyun 	case COMPAT_TYPE_DA9062:
664*4882a593Smuzhiyun 		cell = da9062_devs;
665*4882a593Smuzhiyun 		cell_num = ARRAY_SIZE(da9062_devs);
666*4882a593Smuzhiyun 		irq_chip = &da9062_irq_chip;
667*4882a593Smuzhiyun 		config = &da9062_regmap_config;
668*4882a593Smuzhiyun 		break;
669*4882a593Smuzhiyun 	default:
670*4882a593Smuzhiyun 		dev_err(chip->dev, "Unrecognised chip type\n");
671*4882a593Smuzhiyun 		return -ENODEV;
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	chip->regmap = devm_regmap_init_i2c(i2c, config);
675*4882a593Smuzhiyun 	if (IS_ERR(chip->regmap)) {
676*4882a593Smuzhiyun 		ret = PTR_ERR(chip->regmap);
677*4882a593Smuzhiyun 		dev_err(chip->dev, "Failed to allocate register map: %d\n",
678*4882a593Smuzhiyun 			ret);
679*4882a593Smuzhiyun 		return ret;
680*4882a593Smuzhiyun 	}
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	ret = da9062_clear_fault_log(chip);
683*4882a593Smuzhiyun 	if (ret < 0)
684*4882a593Smuzhiyun 		dev_warn(chip->dev, "Cannot clear fault log\n");
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	ret = da9062_get_device_type(chip);
687*4882a593Smuzhiyun 	if (ret)
688*4882a593Smuzhiyun 		return ret;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	ret = da9062_configure_irq_type(chip, i2c->irq, &trigger_type);
691*4882a593Smuzhiyun 	if (ret < 0) {
692*4882a593Smuzhiyun 		dev_err(chip->dev, "Failed to configure IRQ type\n");
693*4882a593Smuzhiyun 		return ret;
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	ret = regmap_add_irq_chip(chip->regmap, i2c->irq,
697*4882a593Smuzhiyun 			trigger_type | IRQF_SHARED | IRQF_ONESHOT,
698*4882a593Smuzhiyun 			-1, irq_chip, &chip->regmap_irq);
699*4882a593Smuzhiyun 	if (ret) {
700*4882a593Smuzhiyun 		dev_err(chip->dev, "Failed to request IRQ %d: %d\n",
701*4882a593Smuzhiyun 			i2c->irq, ret);
702*4882a593Smuzhiyun 		return ret;
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	irq_base = regmap_irq_chip_get_base(chip->regmap_irq);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	ret = mfd_add_devices(chip->dev, PLATFORM_DEVID_NONE, cell,
708*4882a593Smuzhiyun 			      cell_num, NULL, irq_base,
709*4882a593Smuzhiyun 			      NULL);
710*4882a593Smuzhiyun 	if (ret) {
711*4882a593Smuzhiyun 		dev_err(chip->dev, "Cannot register child devices\n");
712*4882a593Smuzhiyun 		regmap_del_irq_chip(i2c->irq, chip->regmap_irq);
713*4882a593Smuzhiyun 		return ret;
714*4882a593Smuzhiyun 	}
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	return ret;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
da9062_i2c_remove(struct i2c_client * i2c)719*4882a593Smuzhiyun static int da9062_i2c_remove(struct i2c_client *i2c)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	struct da9062 *chip = i2c_get_clientdata(i2c);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	mfd_remove_devices(chip->dev);
724*4882a593Smuzhiyun 	regmap_del_irq_chip(i2c->irq, chip->regmap_irq);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	return 0;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun static const struct i2c_device_id da9062_i2c_id[] = {
730*4882a593Smuzhiyun 	{ "da9061", COMPAT_TYPE_DA9061 },
731*4882a593Smuzhiyun 	{ "da9062", COMPAT_TYPE_DA9062 },
732*4882a593Smuzhiyun 	{ },
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, da9062_i2c_id);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun static struct i2c_driver da9062_i2c_driver = {
737*4882a593Smuzhiyun 	.driver = {
738*4882a593Smuzhiyun 		.name = "da9062",
739*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(da9062_dt_ids),
740*4882a593Smuzhiyun 	},
741*4882a593Smuzhiyun 	.probe    = da9062_i2c_probe,
742*4882a593Smuzhiyun 	.remove   = da9062_i2c_remove,
743*4882a593Smuzhiyun 	.id_table = da9062_i2c_id,
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun module_i2c_driver(da9062_i2c_driver);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun MODULE_DESCRIPTION("Core device driver for Dialog DA9061 and DA9062");
749*4882a593Smuzhiyun MODULE_AUTHOR("Steve Twiss <stwiss.opensource@diasemi.com>");
750*4882a593Smuzhiyun MODULE_LICENSE("GPL");
751