1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Device access for Dialog DA9055 PMICs.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright(c) 2012 Dialog Semiconductor Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: David Dajun Chen <dchen@diasemi.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/input.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/mutex.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/mfd/core.h>
17*4882a593Smuzhiyun #include <linux/mfd/da9055/core.h>
18*4882a593Smuzhiyun #include <linux/mfd/da9055/pdata.h>
19*4882a593Smuzhiyun #include <linux/mfd/da9055/reg.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define DA9055_IRQ_NONKEY_MASK 0x01
22*4882a593Smuzhiyun #define DA9055_IRQ_ALM_MASK 0x02
23*4882a593Smuzhiyun #define DA9055_IRQ_TICK_MASK 0x04
24*4882a593Smuzhiyun #define DA9055_IRQ_ADC_MASK 0x08
25*4882a593Smuzhiyun #define DA9055_IRQ_BUCK_ILIM_MASK 0x08
26*4882a593Smuzhiyun
da9055_register_readable(struct device * dev,unsigned int reg)27*4882a593Smuzhiyun static bool da9055_register_readable(struct device *dev, unsigned int reg)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun switch (reg) {
30*4882a593Smuzhiyun case DA9055_REG_STATUS_A:
31*4882a593Smuzhiyun case DA9055_REG_STATUS_B:
32*4882a593Smuzhiyun case DA9055_REG_EVENT_A:
33*4882a593Smuzhiyun case DA9055_REG_EVENT_B:
34*4882a593Smuzhiyun case DA9055_REG_EVENT_C:
35*4882a593Smuzhiyun case DA9055_REG_IRQ_MASK_A:
36*4882a593Smuzhiyun case DA9055_REG_IRQ_MASK_B:
37*4882a593Smuzhiyun case DA9055_REG_IRQ_MASK_C:
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun case DA9055_REG_CONTROL_A:
40*4882a593Smuzhiyun case DA9055_REG_CONTROL_B:
41*4882a593Smuzhiyun case DA9055_REG_CONTROL_C:
42*4882a593Smuzhiyun case DA9055_REG_CONTROL_D:
43*4882a593Smuzhiyun case DA9055_REG_CONTROL_E:
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun case DA9055_REG_ADC_MAN:
46*4882a593Smuzhiyun case DA9055_REG_ADC_CONT:
47*4882a593Smuzhiyun case DA9055_REG_VSYS_MON:
48*4882a593Smuzhiyun case DA9055_REG_ADC_RES_L:
49*4882a593Smuzhiyun case DA9055_REG_ADC_RES_H:
50*4882a593Smuzhiyun case DA9055_REG_VSYS_RES:
51*4882a593Smuzhiyun case DA9055_REG_ADCIN1_RES:
52*4882a593Smuzhiyun case DA9055_REG_ADCIN2_RES:
53*4882a593Smuzhiyun case DA9055_REG_ADCIN3_RES:
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun case DA9055_REG_COUNT_S:
56*4882a593Smuzhiyun case DA9055_REG_COUNT_MI:
57*4882a593Smuzhiyun case DA9055_REG_COUNT_H:
58*4882a593Smuzhiyun case DA9055_REG_COUNT_D:
59*4882a593Smuzhiyun case DA9055_REG_COUNT_MO:
60*4882a593Smuzhiyun case DA9055_REG_COUNT_Y:
61*4882a593Smuzhiyun case DA9055_REG_ALARM_H:
62*4882a593Smuzhiyun case DA9055_REG_ALARM_D:
63*4882a593Smuzhiyun case DA9055_REG_ALARM_MI:
64*4882a593Smuzhiyun case DA9055_REG_ALARM_MO:
65*4882a593Smuzhiyun case DA9055_REG_ALARM_Y:
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun case DA9055_REG_GPIO0_1:
68*4882a593Smuzhiyun case DA9055_REG_GPIO2:
69*4882a593Smuzhiyun case DA9055_REG_GPIO_MODE0_2:
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun case DA9055_REG_BCORE_CONT:
72*4882a593Smuzhiyun case DA9055_REG_BMEM_CONT:
73*4882a593Smuzhiyun case DA9055_REG_LDO1_CONT:
74*4882a593Smuzhiyun case DA9055_REG_LDO2_CONT:
75*4882a593Smuzhiyun case DA9055_REG_LDO3_CONT:
76*4882a593Smuzhiyun case DA9055_REG_LDO4_CONT:
77*4882a593Smuzhiyun case DA9055_REG_LDO5_CONT:
78*4882a593Smuzhiyun case DA9055_REG_LDO6_CONT:
79*4882a593Smuzhiyun case DA9055_REG_BUCK_LIM:
80*4882a593Smuzhiyun case DA9055_REG_BCORE_MODE:
81*4882a593Smuzhiyun case DA9055_REG_VBCORE_A:
82*4882a593Smuzhiyun case DA9055_REG_VBMEM_A:
83*4882a593Smuzhiyun case DA9055_REG_VLDO1_A:
84*4882a593Smuzhiyun case DA9055_REG_VLDO2_A:
85*4882a593Smuzhiyun case DA9055_REG_VLDO3_A:
86*4882a593Smuzhiyun case DA9055_REG_VLDO4_A:
87*4882a593Smuzhiyun case DA9055_REG_VLDO5_A:
88*4882a593Smuzhiyun case DA9055_REG_VLDO6_A:
89*4882a593Smuzhiyun case DA9055_REG_VBCORE_B:
90*4882a593Smuzhiyun case DA9055_REG_VBMEM_B:
91*4882a593Smuzhiyun case DA9055_REG_VLDO1_B:
92*4882a593Smuzhiyun case DA9055_REG_VLDO2_B:
93*4882a593Smuzhiyun case DA9055_REG_VLDO3_B:
94*4882a593Smuzhiyun case DA9055_REG_VLDO4_B:
95*4882a593Smuzhiyun case DA9055_REG_VLDO5_B:
96*4882a593Smuzhiyun case DA9055_REG_VLDO6_B:
97*4882a593Smuzhiyun return true;
98*4882a593Smuzhiyun default:
99*4882a593Smuzhiyun return false;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
da9055_register_writeable(struct device * dev,unsigned int reg)103*4882a593Smuzhiyun static bool da9055_register_writeable(struct device *dev, unsigned int reg)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun switch (reg) {
106*4882a593Smuzhiyun case DA9055_REG_STATUS_A:
107*4882a593Smuzhiyun case DA9055_REG_STATUS_B:
108*4882a593Smuzhiyun case DA9055_REG_EVENT_A:
109*4882a593Smuzhiyun case DA9055_REG_EVENT_B:
110*4882a593Smuzhiyun case DA9055_REG_EVENT_C:
111*4882a593Smuzhiyun case DA9055_REG_IRQ_MASK_A:
112*4882a593Smuzhiyun case DA9055_REG_IRQ_MASK_B:
113*4882a593Smuzhiyun case DA9055_REG_IRQ_MASK_C:
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun case DA9055_REG_CONTROL_A:
116*4882a593Smuzhiyun case DA9055_REG_CONTROL_B:
117*4882a593Smuzhiyun case DA9055_REG_CONTROL_C:
118*4882a593Smuzhiyun case DA9055_REG_CONTROL_D:
119*4882a593Smuzhiyun case DA9055_REG_CONTROL_E:
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun case DA9055_REG_ADC_MAN:
122*4882a593Smuzhiyun case DA9055_REG_ADC_CONT:
123*4882a593Smuzhiyun case DA9055_REG_VSYS_MON:
124*4882a593Smuzhiyun case DA9055_REG_ADC_RES_L:
125*4882a593Smuzhiyun case DA9055_REG_ADC_RES_H:
126*4882a593Smuzhiyun case DA9055_REG_VSYS_RES:
127*4882a593Smuzhiyun case DA9055_REG_ADCIN1_RES:
128*4882a593Smuzhiyun case DA9055_REG_ADCIN2_RES:
129*4882a593Smuzhiyun case DA9055_REG_ADCIN3_RES:
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun case DA9055_REG_COUNT_S:
132*4882a593Smuzhiyun case DA9055_REG_COUNT_MI:
133*4882a593Smuzhiyun case DA9055_REG_COUNT_H:
134*4882a593Smuzhiyun case DA9055_REG_COUNT_D:
135*4882a593Smuzhiyun case DA9055_REG_COUNT_MO:
136*4882a593Smuzhiyun case DA9055_REG_COUNT_Y:
137*4882a593Smuzhiyun case DA9055_REG_ALARM_H:
138*4882a593Smuzhiyun case DA9055_REG_ALARM_D:
139*4882a593Smuzhiyun case DA9055_REG_ALARM_MI:
140*4882a593Smuzhiyun case DA9055_REG_ALARM_MO:
141*4882a593Smuzhiyun case DA9055_REG_ALARM_Y:
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun case DA9055_REG_GPIO0_1:
144*4882a593Smuzhiyun case DA9055_REG_GPIO2:
145*4882a593Smuzhiyun case DA9055_REG_GPIO_MODE0_2:
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun case DA9055_REG_BCORE_CONT:
148*4882a593Smuzhiyun case DA9055_REG_BMEM_CONT:
149*4882a593Smuzhiyun case DA9055_REG_LDO1_CONT:
150*4882a593Smuzhiyun case DA9055_REG_LDO2_CONT:
151*4882a593Smuzhiyun case DA9055_REG_LDO3_CONT:
152*4882a593Smuzhiyun case DA9055_REG_LDO4_CONT:
153*4882a593Smuzhiyun case DA9055_REG_LDO5_CONT:
154*4882a593Smuzhiyun case DA9055_REG_LDO6_CONT:
155*4882a593Smuzhiyun case DA9055_REG_BUCK_LIM:
156*4882a593Smuzhiyun case DA9055_REG_BCORE_MODE:
157*4882a593Smuzhiyun case DA9055_REG_VBCORE_A:
158*4882a593Smuzhiyun case DA9055_REG_VBMEM_A:
159*4882a593Smuzhiyun case DA9055_REG_VLDO1_A:
160*4882a593Smuzhiyun case DA9055_REG_VLDO2_A:
161*4882a593Smuzhiyun case DA9055_REG_VLDO3_A:
162*4882a593Smuzhiyun case DA9055_REG_VLDO4_A:
163*4882a593Smuzhiyun case DA9055_REG_VLDO5_A:
164*4882a593Smuzhiyun case DA9055_REG_VLDO6_A:
165*4882a593Smuzhiyun case DA9055_REG_VBCORE_B:
166*4882a593Smuzhiyun case DA9055_REG_VBMEM_B:
167*4882a593Smuzhiyun case DA9055_REG_VLDO1_B:
168*4882a593Smuzhiyun case DA9055_REG_VLDO2_B:
169*4882a593Smuzhiyun case DA9055_REG_VLDO3_B:
170*4882a593Smuzhiyun case DA9055_REG_VLDO4_B:
171*4882a593Smuzhiyun case DA9055_REG_VLDO5_B:
172*4882a593Smuzhiyun case DA9055_REG_VLDO6_B:
173*4882a593Smuzhiyun return true;
174*4882a593Smuzhiyun default:
175*4882a593Smuzhiyun return false;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
da9055_register_volatile(struct device * dev,unsigned int reg)179*4882a593Smuzhiyun static bool da9055_register_volatile(struct device *dev, unsigned int reg)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun switch (reg) {
182*4882a593Smuzhiyun case DA9055_REG_STATUS_A:
183*4882a593Smuzhiyun case DA9055_REG_STATUS_B:
184*4882a593Smuzhiyun case DA9055_REG_EVENT_A:
185*4882a593Smuzhiyun case DA9055_REG_EVENT_B:
186*4882a593Smuzhiyun case DA9055_REG_EVENT_C:
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun case DA9055_REG_CONTROL_A:
189*4882a593Smuzhiyun case DA9055_REG_CONTROL_E:
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun case DA9055_REG_ADC_MAN:
192*4882a593Smuzhiyun case DA9055_REG_ADC_RES_L:
193*4882a593Smuzhiyun case DA9055_REG_ADC_RES_H:
194*4882a593Smuzhiyun case DA9055_REG_VSYS_RES:
195*4882a593Smuzhiyun case DA9055_REG_ADCIN1_RES:
196*4882a593Smuzhiyun case DA9055_REG_ADCIN2_RES:
197*4882a593Smuzhiyun case DA9055_REG_ADCIN3_RES:
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun case DA9055_REG_COUNT_S:
200*4882a593Smuzhiyun case DA9055_REG_COUNT_MI:
201*4882a593Smuzhiyun case DA9055_REG_COUNT_H:
202*4882a593Smuzhiyun case DA9055_REG_COUNT_D:
203*4882a593Smuzhiyun case DA9055_REG_COUNT_MO:
204*4882a593Smuzhiyun case DA9055_REG_COUNT_Y:
205*4882a593Smuzhiyun case DA9055_REG_ALARM_MI:
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun case DA9055_REG_BCORE_CONT:
208*4882a593Smuzhiyun case DA9055_REG_BMEM_CONT:
209*4882a593Smuzhiyun case DA9055_REG_LDO1_CONT:
210*4882a593Smuzhiyun case DA9055_REG_LDO2_CONT:
211*4882a593Smuzhiyun case DA9055_REG_LDO3_CONT:
212*4882a593Smuzhiyun case DA9055_REG_LDO4_CONT:
213*4882a593Smuzhiyun case DA9055_REG_LDO5_CONT:
214*4882a593Smuzhiyun case DA9055_REG_LDO6_CONT:
215*4882a593Smuzhiyun return true;
216*4882a593Smuzhiyun default:
217*4882a593Smuzhiyun return false;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const struct regmap_irq da9055_irqs[] = {
222*4882a593Smuzhiyun [DA9055_IRQ_NONKEY] = {
223*4882a593Smuzhiyun .reg_offset = 0,
224*4882a593Smuzhiyun .mask = DA9055_IRQ_NONKEY_MASK,
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun [DA9055_IRQ_ALARM] = {
227*4882a593Smuzhiyun .reg_offset = 0,
228*4882a593Smuzhiyun .mask = DA9055_IRQ_ALM_MASK,
229*4882a593Smuzhiyun },
230*4882a593Smuzhiyun [DA9055_IRQ_TICK] = {
231*4882a593Smuzhiyun .reg_offset = 0,
232*4882a593Smuzhiyun .mask = DA9055_IRQ_TICK_MASK,
233*4882a593Smuzhiyun },
234*4882a593Smuzhiyun [DA9055_IRQ_HWMON] = {
235*4882a593Smuzhiyun .reg_offset = 0,
236*4882a593Smuzhiyun .mask = DA9055_IRQ_ADC_MASK,
237*4882a593Smuzhiyun },
238*4882a593Smuzhiyun [DA9055_IRQ_REGULATOR] = {
239*4882a593Smuzhiyun .reg_offset = 1,
240*4882a593Smuzhiyun .mask = DA9055_IRQ_BUCK_ILIM_MASK,
241*4882a593Smuzhiyun },
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun const struct regmap_config da9055_regmap_config = {
245*4882a593Smuzhiyun .reg_bits = 8,
246*4882a593Smuzhiyun .val_bits = 8,
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun .max_register = DA9055_MAX_REGISTER_CNT,
251*4882a593Smuzhiyun .readable_reg = da9055_register_readable,
252*4882a593Smuzhiyun .writeable_reg = da9055_register_writeable,
253*4882a593Smuzhiyun .volatile_reg = da9055_register_volatile,
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(da9055_regmap_config);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static struct resource da9055_onkey_resource = {
258*4882a593Smuzhiyun .name = "ONKEY",
259*4882a593Smuzhiyun .start = DA9055_IRQ_NONKEY,
260*4882a593Smuzhiyun .end = DA9055_IRQ_NONKEY,
261*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static struct resource da9055_rtc_resource[] = {
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun .name = "ALM",
267*4882a593Smuzhiyun .start = DA9055_IRQ_ALARM,
268*4882a593Smuzhiyun .end = DA9055_IRQ_ALARM,
269*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
270*4882a593Smuzhiyun },
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun .name = "TICK",
273*4882a593Smuzhiyun .start = DA9055_IRQ_TICK,
274*4882a593Smuzhiyun .end = DA9055_IRQ_TICK,
275*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
276*4882a593Smuzhiyun },
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun static struct resource da9055_hwmon_resource = {
280*4882a593Smuzhiyun .name = "HWMON",
281*4882a593Smuzhiyun .start = DA9055_IRQ_HWMON,
282*4882a593Smuzhiyun .end = DA9055_IRQ_HWMON,
283*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun static struct resource da9055_ld05_6_resource = {
287*4882a593Smuzhiyun .name = "REGULATOR",
288*4882a593Smuzhiyun .start = DA9055_IRQ_REGULATOR,
289*4882a593Smuzhiyun .end = DA9055_IRQ_REGULATOR,
290*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static const struct mfd_cell da9055_devs[] = {
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun .of_compatible = "dlg,da9055-gpio",
296*4882a593Smuzhiyun .name = "da9055-gpio",
297*4882a593Smuzhiyun },
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun .of_compatible = "dlg,da9055-regulator",
300*4882a593Smuzhiyun .name = "da9055-regulator",
301*4882a593Smuzhiyun .id = 1,
302*4882a593Smuzhiyun },
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun .of_compatible = "dlg,da9055-regulator",
305*4882a593Smuzhiyun .name = "da9055-regulator",
306*4882a593Smuzhiyun .id = 2,
307*4882a593Smuzhiyun },
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun .of_compatible = "dlg,da9055-regulator",
310*4882a593Smuzhiyun .name = "da9055-regulator",
311*4882a593Smuzhiyun .id = 3,
312*4882a593Smuzhiyun },
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun .of_compatible = "dlg,da9055-regulator",
315*4882a593Smuzhiyun .name = "da9055-regulator",
316*4882a593Smuzhiyun .id = 4,
317*4882a593Smuzhiyun },
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun .of_compatible = "dlg,da9055-regulator",
320*4882a593Smuzhiyun .name = "da9055-regulator",
321*4882a593Smuzhiyun .id = 5,
322*4882a593Smuzhiyun },
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun .of_compatible = "dlg,da9055-regulator",
325*4882a593Smuzhiyun .name = "da9055-regulator",
326*4882a593Smuzhiyun .id = 6,
327*4882a593Smuzhiyun },
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun .of_compatible = "dlg,da9055-regulator",
330*4882a593Smuzhiyun .name = "da9055-regulator",
331*4882a593Smuzhiyun .id = 7,
332*4882a593Smuzhiyun .resources = &da9055_ld05_6_resource,
333*4882a593Smuzhiyun .num_resources = 1,
334*4882a593Smuzhiyun },
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun .of_compatible = "dlg,da9055-regulator",
337*4882a593Smuzhiyun .name = "da9055-regulator",
338*4882a593Smuzhiyun .resources = &da9055_ld05_6_resource,
339*4882a593Smuzhiyun .num_resources = 1,
340*4882a593Smuzhiyun .id = 8,
341*4882a593Smuzhiyun },
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun .of_compatible = "dlg,da9055-onkey",
344*4882a593Smuzhiyun .name = "da9055-onkey",
345*4882a593Smuzhiyun .resources = &da9055_onkey_resource,
346*4882a593Smuzhiyun .num_resources = 1,
347*4882a593Smuzhiyun },
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun .of_compatible = "dlg,da9055-rtc",
350*4882a593Smuzhiyun .name = "da9055-rtc",
351*4882a593Smuzhiyun .resources = da9055_rtc_resource,
352*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(da9055_rtc_resource),
353*4882a593Smuzhiyun },
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun .of_compatible = "dlg,da9055-hwmon",
356*4882a593Smuzhiyun .name = "da9055-hwmon",
357*4882a593Smuzhiyun .resources = &da9055_hwmon_resource,
358*4882a593Smuzhiyun .num_resources = 1,
359*4882a593Smuzhiyun },
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun .of_compatible = "dlg,da9055-watchdog",
362*4882a593Smuzhiyun .name = "da9055-watchdog",
363*4882a593Smuzhiyun },
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun static const struct regmap_irq_chip da9055_regmap_irq_chip = {
367*4882a593Smuzhiyun .name = "da9055_irq",
368*4882a593Smuzhiyun .status_base = DA9055_REG_EVENT_A,
369*4882a593Smuzhiyun .mask_base = DA9055_REG_IRQ_MASK_A,
370*4882a593Smuzhiyun .ack_base = DA9055_REG_EVENT_A,
371*4882a593Smuzhiyun .num_regs = 3,
372*4882a593Smuzhiyun .irqs = da9055_irqs,
373*4882a593Smuzhiyun .num_irqs = ARRAY_SIZE(da9055_irqs),
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun
da9055_device_init(struct da9055 * da9055)376*4882a593Smuzhiyun int da9055_device_init(struct da9055 *da9055)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun struct da9055_pdata *pdata = dev_get_platdata(da9055->dev);
379*4882a593Smuzhiyun int ret;
380*4882a593Smuzhiyun uint8_t clear_events[3] = {0xFF, 0xFF, 0xFF};
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (pdata && pdata->init != NULL)
383*4882a593Smuzhiyun pdata->init(da9055);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (!pdata || !pdata->irq_base)
386*4882a593Smuzhiyun da9055->irq_base = -1;
387*4882a593Smuzhiyun else
388*4882a593Smuzhiyun da9055->irq_base = pdata->irq_base;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun ret = da9055_group_write(da9055, DA9055_REG_EVENT_A, 3, clear_events);
391*4882a593Smuzhiyun if (ret < 0)
392*4882a593Smuzhiyun return ret;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun ret = regmap_add_irq_chip(da9055->regmap, da9055->chip_irq,
395*4882a593Smuzhiyun IRQF_TRIGGER_LOW | IRQF_ONESHOT,
396*4882a593Smuzhiyun da9055->irq_base, &da9055_regmap_irq_chip,
397*4882a593Smuzhiyun &da9055->irq_data);
398*4882a593Smuzhiyun if (ret < 0)
399*4882a593Smuzhiyun return ret;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun da9055->irq_base = regmap_irq_chip_get_base(da9055->irq_data);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun ret = mfd_add_devices(da9055->dev, -1,
404*4882a593Smuzhiyun da9055_devs, ARRAY_SIZE(da9055_devs),
405*4882a593Smuzhiyun NULL, da9055->irq_base, NULL);
406*4882a593Smuzhiyun if (ret)
407*4882a593Smuzhiyun goto err;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return 0;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun err:
412*4882a593Smuzhiyun mfd_remove_devices(da9055->dev);
413*4882a593Smuzhiyun return ret;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
da9055_device_exit(struct da9055 * da9055)416*4882a593Smuzhiyun void da9055_device_exit(struct da9055 *da9055)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun regmap_del_irq_chip(da9055->chip_irq, da9055->irq_data);
419*4882a593Smuzhiyun mfd_remove_devices(da9055->dev);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun MODULE_DESCRIPTION("Core support for the DA9055 PMIC");
423*4882a593Smuzhiyun MODULE_LICENSE("GPL");
424*4882a593Smuzhiyun MODULE_AUTHOR("David Dajun Chen <dchen@diasemi.com>");
425