1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * DA9052 interrupt support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Fabio Estevam <fabio.estevam@freescale.com>
6*4882a593Smuzhiyun * Based on arizona-irq.c, which is:
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright 2012 Wolfson Microelectronics plc
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/input.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/irqdomain.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <linux/mfd/da9052/da9052.h>
23*4882a593Smuzhiyun #include <linux/mfd/da9052/reg.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define DA9052_NUM_IRQ_REGS 4
26*4882a593Smuzhiyun #define DA9052_IRQ_MASK_POS_1 0x01
27*4882a593Smuzhiyun #define DA9052_IRQ_MASK_POS_2 0x02
28*4882a593Smuzhiyun #define DA9052_IRQ_MASK_POS_3 0x04
29*4882a593Smuzhiyun #define DA9052_IRQ_MASK_POS_4 0x08
30*4882a593Smuzhiyun #define DA9052_IRQ_MASK_POS_5 0x10
31*4882a593Smuzhiyun #define DA9052_IRQ_MASK_POS_6 0x20
32*4882a593Smuzhiyun #define DA9052_IRQ_MASK_POS_7 0x40
33*4882a593Smuzhiyun #define DA9052_IRQ_MASK_POS_8 0x80
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const struct regmap_irq da9052_irqs[] = {
36*4882a593Smuzhiyun [DA9052_IRQ_DCIN] = {
37*4882a593Smuzhiyun .reg_offset = 0,
38*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_1,
39*4882a593Smuzhiyun },
40*4882a593Smuzhiyun [DA9052_IRQ_VBUS] = {
41*4882a593Smuzhiyun .reg_offset = 0,
42*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_2,
43*4882a593Smuzhiyun },
44*4882a593Smuzhiyun [DA9052_IRQ_DCINREM] = {
45*4882a593Smuzhiyun .reg_offset = 0,
46*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_3,
47*4882a593Smuzhiyun },
48*4882a593Smuzhiyun [DA9052_IRQ_VBUSREM] = {
49*4882a593Smuzhiyun .reg_offset = 0,
50*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_4,
51*4882a593Smuzhiyun },
52*4882a593Smuzhiyun [DA9052_IRQ_VDDLOW] = {
53*4882a593Smuzhiyun .reg_offset = 0,
54*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_5,
55*4882a593Smuzhiyun },
56*4882a593Smuzhiyun [DA9052_IRQ_ALARM] = {
57*4882a593Smuzhiyun .reg_offset = 0,
58*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_6,
59*4882a593Smuzhiyun },
60*4882a593Smuzhiyun [DA9052_IRQ_SEQRDY] = {
61*4882a593Smuzhiyun .reg_offset = 0,
62*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_7,
63*4882a593Smuzhiyun },
64*4882a593Smuzhiyun [DA9052_IRQ_COMP1V2] = {
65*4882a593Smuzhiyun .reg_offset = 0,
66*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_8,
67*4882a593Smuzhiyun },
68*4882a593Smuzhiyun [DA9052_IRQ_NONKEY] = {
69*4882a593Smuzhiyun .reg_offset = 1,
70*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_1,
71*4882a593Smuzhiyun },
72*4882a593Smuzhiyun [DA9052_IRQ_IDFLOAT] = {
73*4882a593Smuzhiyun .reg_offset = 1,
74*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_2,
75*4882a593Smuzhiyun },
76*4882a593Smuzhiyun [DA9052_IRQ_IDGND] = {
77*4882a593Smuzhiyun .reg_offset = 1,
78*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_3,
79*4882a593Smuzhiyun },
80*4882a593Smuzhiyun [DA9052_IRQ_CHGEND] = {
81*4882a593Smuzhiyun .reg_offset = 1,
82*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_4,
83*4882a593Smuzhiyun },
84*4882a593Smuzhiyun [DA9052_IRQ_TBAT] = {
85*4882a593Smuzhiyun .reg_offset = 1,
86*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_5,
87*4882a593Smuzhiyun },
88*4882a593Smuzhiyun [DA9052_IRQ_ADC_EOM] = {
89*4882a593Smuzhiyun .reg_offset = 1,
90*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_6,
91*4882a593Smuzhiyun },
92*4882a593Smuzhiyun [DA9052_IRQ_PENDOWN] = {
93*4882a593Smuzhiyun .reg_offset = 1,
94*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_7,
95*4882a593Smuzhiyun },
96*4882a593Smuzhiyun [DA9052_IRQ_TSIREADY] = {
97*4882a593Smuzhiyun .reg_offset = 1,
98*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_8,
99*4882a593Smuzhiyun },
100*4882a593Smuzhiyun [DA9052_IRQ_GPI0] = {
101*4882a593Smuzhiyun .reg_offset = 2,
102*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_1,
103*4882a593Smuzhiyun },
104*4882a593Smuzhiyun [DA9052_IRQ_GPI1] = {
105*4882a593Smuzhiyun .reg_offset = 2,
106*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_2,
107*4882a593Smuzhiyun },
108*4882a593Smuzhiyun [DA9052_IRQ_GPI2] = {
109*4882a593Smuzhiyun .reg_offset = 2,
110*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_3,
111*4882a593Smuzhiyun },
112*4882a593Smuzhiyun [DA9052_IRQ_GPI3] = {
113*4882a593Smuzhiyun .reg_offset = 2,
114*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_4,
115*4882a593Smuzhiyun },
116*4882a593Smuzhiyun [DA9052_IRQ_GPI4] = {
117*4882a593Smuzhiyun .reg_offset = 2,
118*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_5,
119*4882a593Smuzhiyun },
120*4882a593Smuzhiyun [DA9052_IRQ_GPI5] = {
121*4882a593Smuzhiyun .reg_offset = 2,
122*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_6,
123*4882a593Smuzhiyun },
124*4882a593Smuzhiyun [DA9052_IRQ_GPI6] = {
125*4882a593Smuzhiyun .reg_offset = 2,
126*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_7,
127*4882a593Smuzhiyun },
128*4882a593Smuzhiyun [DA9052_IRQ_GPI7] = {
129*4882a593Smuzhiyun .reg_offset = 2,
130*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_8,
131*4882a593Smuzhiyun },
132*4882a593Smuzhiyun [DA9052_IRQ_GPI8] = {
133*4882a593Smuzhiyun .reg_offset = 3,
134*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_1,
135*4882a593Smuzhiyun },
136*4882a593Smuzhiyun [DA9052_IRQ_GPI9] = {
137*4882a593Smuzhiyun .reg_offset = 3,
138*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_2,
139*4882a593Smuzhiyun },
140*4882a593Smuzhiyun [DA9052_IRQ_GPI10] = {
141*4882a593Smuzhiyun .reg_offset = 3,
142*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_3,
143*4882a593Smuzhiyun },
144*4882a593Smuzhiyun [DA9052_IRQ_GPI11] = {
145*4882a593Smuzhiyun .reg_offset = 3,
146*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_4,
147*4882a593Smuzhiyun },
148*4882a593Smuzhiyun [DA9052_IRQ_GPI12] = {
149*4882a593Smuzhiyun .reg_offset = 3,
150*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_5,
151*4882a593Smuzhiyun },
152*4882a593Smuzhiyun [DA9052_IRQ_GPI13] = {
153*4882a593Smuzhiyun .reg_offset = 3,
154*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_6,
155*4882a593Smuzhiyun },
156*4882a593Smuzhiyun [DA9052_IRQ_GPI14] = {
157*4882a593Smuzhiyun .reg_offset = 3,
158*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_7,
159*4882a593Smuzhiyun },
160*4882a593Smuzhiyun [DA9052_IRQ_GPI15] = {
161*4882a593Smuzhiyun .reg_offset = 3,
162*4882a593Smuzhiyun .mask = DA9052_IRQ_MASK_POS_8,
163*4882a593Smuzhiyun },
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static const struct regmap_irq_chip da9052_regmap_irq_chip = {
167*4882a593Smuzhiyun .name = "da9052_irq",
168*4882a593Smuzhiyun .status_base = DA9052_EVENT_A_REG,
169*4882a593Smuzhiyun .mask_base = DA9052_IRQ_MASK_A_REG,
170*4882a593Smuzhiyun .ack_base = DA9052_EVENT_A_REG,
171*4882a593Smuzhiyun .num_regs = DA9052_NUM_IRQ_REGS,
172*4882a593Smuzhiyun .irqs = da9052_irqs,
173*4882a593Smuzhiyun .num_irqs = ARRAY_SIZE(da9052_irqs),
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
da9052_map_irq(struct da9052 * da9052,int irq)176*4882a593Smuzhiyun static int da9052_map_irq(struct da9052 *da9052, int irq)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun return regmap_irq_get_virq(da9052->irq_data, irq);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
da9052_enable_irq(struct da9052 * da9052,int irq)181*4882a593Smuzhiyun int da9052_enable_irq(struct da9052 *da9052, int irq)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun irq = da9052_map_irq(da9052, irq);
184*4882a593Smuzhiyun if (irq < 0)
185*4882a593Smuzhiyun return irq;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun enable_irq(irq);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(da9052_enable_irq);
192*4882a593Smuzhiyun
da9052_disable_irq(struct da9052 * da9052,int irq)193*4882a593Smuzhiyun int da9052_disable_irq(struct da9052 *da9052, int irq)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun irq = da9052_map_irq(da9052, irq);
196*4882a593Smuzhiyun if (irq < 0)
197*4882a593Smuzhiyun return irq;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun disable_irq(irq);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(da9052_disable_irq);
204*4882a593Smuzhiyun
da9052_disable_irq_nosync(struct da9052 * da9052,int irq)205*4882a593Smuzhiyun int da9052_disable_irq_nosync(struct da9052 *da9052, int irq)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun irq = da9052_map_irq(da9052, irq);
208*4882a593Smuzhiyun if (irq < 0)
209*4882a593Smuzhiyun return irq;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun disable_irq_nosync(irq);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(da9052_disable_irq_nosync);
216*4882a593Smuzhiyun
da9052_request_irq(struct da9052 * da9052,int irq,char * name,irq_handler_t handler,void * data)217*4882a593Smuzhiyun int da9052_request_irq(struct da9052 *da9052, int irq, char *name,
218*4882a593Smuzhiyun irq_handler_t handler, void *data)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun irq = da9052_map_irq(da9052, irq);
221*4882a593Smuzhiyun if (irq < 0)
222*4882a593Smuzhiyun return irq;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return request_threaded_irq(irq, NULL, handler,
225*4882a593Smuzhiyun IRQF_TRIGGER_LOW | IRQF_ONESHOT,
226*4882a593Smuzhiyun name, data);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(da9052_request_irq);
229*4882a593Smuzhiyun
da9052_free_irq(struct da9052 * da9052,int irq,void * data)230*4882a593Smuzhiyun void da9052_free_irq(struct da9052 *da9052, int irq, void *data)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun irq = da9052_map_irq(da9052, irq);
233*4882a593Smuzhiyun if (irq < 0)
234*4882a593Smuzhiyun return;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun free_irq(irq, data);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(da9052_free_irq);
239*4882a593Smuzhiyun
da9052_auxadc_irq(int irq,void * irq_data)240*4882a593Smuzhiyun static irqreturn_t da9052_auxadc_irq(int irq, void *irq_data)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct da9052 *da9052 = irq_data;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun complete(&da9052->done);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun return IRQ_HANDLED;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
da9052_irq_init(struct da9052 * da9052)249*4882a593Smuzhiyun int da9052_irq_init(struct da9052 *da9052)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun int ret;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun ret = regmap_add_irq_chip(da9052->regmap, da9052->chip_irq,
254*4882a593Smuzhiyun IRQF_TRIGGER_LOW | IRQF_ONESHOT,
255*4882a593Smuzhiyun -1, &da9052_regmap_irq_chip,
256*4882a593Smuzhiyun &da9052->irq_data);
257*4882a593Smuzhiyun if (ret < 0) {
258*4882a593Smuzhiyun dev_err(da9052->dev, "regmap_add_irq_chip failed: %d\n", ret);
259*4882a593Smuzhiyun goto regmap_err;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun enable_irq_wake(da9052->chip_irq);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun ret = da9052_request_irq(da9052, DA9052_IRQ_ADC_EOM, "adc-irq",
265*4882a593Smuzhiyun da9052_auxadc_irq, da9052);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (ret != 0) {
268*4882a593Smuzhiyun dev_err(da9052->dev, "DA9052_IRQ_ADC_EOM failed: %d\n", ret);
269*4882a593Smuzhiyun goto request_irq_err;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun request_irq_err:
275*4882a593Smuzhiyun regmap_del_irq_chip(da9052->chip_irq, da9052->irq_data);
276*4882a593Smuzhiyun regmap_err:
277*4882a593Smuzhiyun return ret;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
da9052_irq_exit(struct da9052 * da9052)281*4882a593Smuzhiyun int da9052_irq_exit(struct da9052 *da9052)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun da9052_free_irq(da9052, DA9052_IRQ_ADC_EOM, da9052);
284*4882a593Smuzhiyun regmap_del_irq_chip(da9052->chip_irq, da9052->irq_data);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return 0;
287*4882a593Smuzhiyun }
288