1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * linux/drivers/message/fusion/mptbase.c
3*4882a593Smuzhiyun * This is the Fusion MPT base driver which supports multiple
4*4882a593Smuzhiyun * (SCSI + LAN) specialized protocol drivers.
5*4882a593Smuzhiyun * For use with LSI PCI chip/adapter(s)
6*4882a593Smuzhiyun * running LSI Fusion MPT (Message Passing Technology) firmware.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (c) 1999-2008 LSI Corporation
9*4882a593Smuzhiyun * (mailto:DL-MPTFusionLinux@lsi.com)
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun This program is free software; you can redistribute it and/or modify
15*4882a593Smuzhiyun it under the terms of the GNU General Public License as published by
16*4882a593Smuzhiyun the Free Software Foundation; version 2 of the License.
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun This program is distributed in the hope that it will be useful,
19*4882a593Smuzhiyun but WITHOUT ANY WARRANTY; without even the implied warranty of
20*4882a593Smuzhiyun MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21*4882a593Smuzhiyun GNU General Public License for more details.
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun NO WARRANTY
24*4882a593Smuzhiyun THE PROGRAM IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR
25*4882a593Smuzhiyun CONDITIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED INCLUDING, WITHOUT
26*4882a593Smuzhiyun LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT,
27*4882a593Smuzhiyun MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Each Recipient is
28*4882a593Smuzhiyun solely responsible for determining the appropriateness of using and
29*4882a593Smuzhiyun distributing the Program and assumes all risks associated with its
30*4882a593Smuzhiyun exercise of rights under this Agreement, including but not limited to
31*4882a593Smuzhiyun the risks and costs of program errors, damage to or loss of data,
32*4882a593Smuzhiyun programs or equipment, and unavailability or interruption of operations.
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun DISCLAIMER OF LIABILITY
35*4882a593Smuzhiyun NEITHER RECIPIENT NOR ANY CONTRIBUTORS SHALL HAVE ANY LIABILITY FOR ANY
36*4882a593Smuzhiyun DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
37*4882a593Smuzhiyun DAMAGES (INCLUDING WITHOUT LIMITATION LOST PROFITS), HOWEVER CAUSED AND
38*4882a593Smuzhiyun ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
39*4882a593Smuzhiyun TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
40*4882a593Smuzhiyun USE OR DISTRIBUTION OF THE PROGRAM OR THE EXERCISE OF ANY RIGHTS GRANTED
41*4882a593Smuzhiyun HEREUNDER, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun You should have received a copy of the GNU General Public License
44*4882a593Smuzhiyun along with this program; if not, write to the Free Software
45*4882a593Smuzhiyun Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #include <linux/kernel.h>
50*4882a593Smuzhiyun #include <linux/module.h>
51*4882a593Smuzhiyun #include <linux/errno.h>
52*4882a593Smuzhiyun #include <linux/init.h>
53*4882a593Smuzhiyun #include <linux/seq_file.h>
54*4882a593Smuzhiyun #include <linux/slab.h>
55*4882a593Smuzhiyun #include <linux/types.h>
56*4882a593Smuzhiyun #include <linux/pci.h>
57*4882a593Smuzhiyun #include <linux/kdev_t.h>
58*4882a593Smuzhiyun #include <linux/blkdev.h>
59*4882a593Smuzhiyun #include <linux/delay.h>
60*4882a593Smuzhiyun #include <linux/interrupt.h> /* needed for in_interrupt() proto */
61*4882a593Smuzhiyun #include <linux/dma-mapping.h>
62*4882a593Smuzhiyun #include <linux/kthread.h>
63*4882a593Smuzhiyun #include <scsi/scsi_host.h>
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #include "mptbase.h"
66*4882a593Smuzhiyun #include "lsi/mpi_log_fc.h"
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
69*4882a593Smuzhiyun #define my_NAME "Fusion MPT base driver"
70*4882a593Smuzhiyun #define my_VERSION MPT_LINUX_VERSION_COMMON
71*4882a593Smuzhiyun #define MYNAM "mptbase"
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun MODULE_AUTHOR(MODULEAUTHOR);
74*4882a593Smuzhiyun MODULE_DESCRIPTION(my_NAME);
75*4882a593Smuzhiyun MODULE_LICENSE("GPL");
76*4882a593Smuzhiyun MODULE_VERSION(my_VERSION);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * cmd line parameters
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static int mpt_msi_enable_spi;
83*4882a593Smuzhiyun module_param(mpt_msi_enable_spi, int, 0);
84*4882a593Smuzhiyun MODULE_PARM_DESC(mpt_msi_enable_spi,
85*4882a593Smuzhiyun " Enable MSI Support for SPI controllers (default=0)");
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static int mpt_msi_enable_fc;
88*4882a593Smuzhiyun module_param(mpt_msi_enable_fc, int, 0);
89*4882a593Smuzhiyun MODULE_PARM_DESC(mpt_msi_enable_fc,
90*4882a593Smuzhiyun " Enable MSI Support for FC controllers (default=0)");
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static int mpt_msi_enable_sas;
93*4882a593Smuzhiyun module_param(mpt_msi_enable_sas, int, 0);
94*4882a593Smuzhiyun MODULE_PARM_DESC(mpt_msi_enable_sas,
95*4882a593Smuzhiyun " Enable MSI Support for SAS controllers (default=0)");
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static int mpt_channel_mapping;
98*4882a593Smuzhiyun module_param(mpt_channel_mapping, int, 0);
99*4882a593Smuzhiyun MODULE_PARM_DESC(mpt_channel_mapping, " Mapping id's to channels (default=0)");
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static int mpt_debug_level;
102*4882a593Smuzhiyun static int mpt_set_debug_level(const char *val, const struct kernel_param *kp);
103*4882a593Smuzhiyun module_param_call(mpt_debug_level, mpt_set_debug_level, param_get_int,
104*4882a593Smuzhiyun &mpt_debug_level, 0600);
105*4882a593Smuzhiyun MODULE_PARM_DESC(mpt_debug_level,
106*4882a593Smuzhiyun " debug level - refer to mptdebug.h - (default=0)");
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun int mpt_fwfault_debug;
109*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_fwfault_debug);
110*4882a593Smuzhiyun module_param(mpt_fwfault_debug, int, 0600);
111*4882a593Smuzhiyun MODULE_PARM_DESC(mpt_fwfault_debug,
112*4882a593Smuzhiyun "Enable detection of Firmware fault and halt Firmware on fault - (default=0)");
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static char MptCallbacksName[MPT_MAX_PROTOCOL_DRIVERS]
115*4882a593Smuzhiyun [MPT_MAX_CALLBACKNAME_LEN+1];
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #ifdef MFCNT
118*4882a593Smuzhiyun static int mfcounter = 0;
119*4882a593Smuzhiyun #define PRINT_MF_COUNT 20000
120*4882a593Smuzhiyun #endif
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * Public data...
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define WHOINIT_UNKNOWN 0xAA
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * Private data...
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun /* Adapter link list */
134*4882a593Smuzhiyun LIST_HEAD(ioc_list);
135*4882a593Smuzhiyun /* Callback lookup table */
136*4882a593Smuzhiyun static MPT_CALLBACK MptCallbacks[MPT_MAX_PROTOCOL_DRIVERS];
137*4882a593Smuzhiyun /* Protocol driver class lookup table */
138*4882a593Smuzhiyun static int MptDriverClass[MPT_MAX_PROTOCOL_DRIVERS];
139*4882a593Smuzhiyun /* Event handler lookup table */
140*4882a593Smuzhiyun static MPT_EVHANDLER MptEvHandlers[MPT_MAX_PROTOCOL_DRIVERS];
141*4882a593Smuzhiyun /* Reset handler lookup table */
142*4882a593Smuzhiyun static MPT_RESETHANDLER MptResetHandlers[MPT_MAX_PROTOCOL_DRIVERS];
143*4882a593Smuzhiyun static struct mpt_pci_driver *MptDeviceDriverHandlers[MPT_MAX_PROTOCOL_DRIVERS];
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #ifdef CONFIG_PROC_FS
146*4882a593Smuzhiyun static struct proc_dir_entry *mpt_proc_root_dir;
147*4882a593Smuzhiyun #endif
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * Driver Callback Index's
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun static u8 mpt_base_index = MPT_MAX_PROTOCOL_DRIVERS;
153*4882a593Smuzhiyun static u8 last_drv_idx;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun * Forward protos...
158*4882a593Smuzhiyun */
159*4882a593Smuzhiyun static irqreturn_t mpt_interrupt(int irq, void *bus_id);
160*4882a593Smuzhiyun static int mptbase_reply(MPT_ADAPTER *ioc, MPT_FRAME_HDR *req,
161*4882a593Smuzhiyun MPT_FRAME_HDR *reply);
162*4882a593Smuzhiyun static int mpt_handshake_req_reply_wait(MPT_ADAPTER *ioc, int reqBytes,
163*4882a593Smuzhiyun u32 *req, int replyBytes, u16 *u16reply, int maxwait,
164*4882a593Smuzhiyun int sleepFlag);
165*4882a593Smuzhiyun static int mpt_do_ioc_recovery(MPT_ADAPTER *ioc, u32 reason, int sleepFlag);
166*4882a593Smuzhiyun static void mpt_detect_bound_ports(MPT_ADAPTER *ioc, struct pci_dev *pdev);
167*4882a593Smuzhiyun static void mpt_adapter_disable(MPT_ADAPTER *ioc);
168*4882a593Smuzhiyun static void mpt_adapter_dispose(MPT_ADAPTER *ioc);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static void MptDisplayIocCapabilities(MPT_ADAPTER *ioc);
171*4882a593Smuzhiyun static int MakeIocReady(MPT_ADAPTER *ioc, int force, int sleepFlag);
172*4882a593Smuzhiyun static int GetIocFacts(MPT_ADAPTER *ioc, int sleepFlag, int reason);
173*4882a593Smuzhiyun static int GetPortFacts(MPT_ADAPTER *ioc, int portnum, int sleepFlag);
174*4882a593Smuzhiyun static int SendIocInit(MPT_ADAPTER *ioc, int sleepFlag);
175*4882a593Smuzhiyun static int SendPortEnable(MPT_ADAPTER *ioc, int portnum, int sleepFlag);
176*4882a593Smuzhiyun static int mpt_do_upload(MPT_ADAPTER *ioc, int sleepFlag);
177*4882a593Smuzhiyun static int mpt_downloadboot(MPT_ADAPTER *ioc, MpiFwHeader_t *pFwHeader, int sleepFlag);
178*4882a593Smuzhiyun static int mpt_diag_reset(MPT_ADAPTER *ioc, int ignore, int sleepFlag);
179*4882a593Smuzhiyun static int KickStart(MPT_ADAPTER *ioc, int ignore, int sleepFlag);
180*4882a593Smuzhiyun static int SendIocReset(MPT_ADAPTER *ioc, u8 reset_type, int sleepFlag);
181*4882a593Smuzhiyun static int PrimeIocFifos(MPT_ADAPTER *ioc);
182*4882a593Smuzhiyun static int WaitForDoorbellAck(MPT_ADAPTER *ioc, int howlong, int sleepFlag);
183*4882a593Smuzhiyun static int WaitForDoorbellInt(MPT_ADAPTER *ioc, int howlong, int sleepFlag);
184*4882a593Smuzhiyun static int WaitForDoorbellReply(MPT_ADAPTER *ioc, int howlong, int sleepFlag);
185*4882a593Smuzhiyun static int GetLanConfigPages(MPT_ADAPTER *ioc);
186*4882a593Smuzhiyun static int GetIoUnitPage2(MPT_ADAPTER *ioc);
187*4882a593Smuzhiyun int mptbase_sas_persist_operation(MPT_ADAPTER *ioc, u8 persist_opcode);
188*4882a593Smuzhiyun static int mpt_GetScsiPortSettings(MPT_ADAPTER *ioc, int portnum);
189*4882a593Smuzhiyun static int mpt_readScsiDevicePageHeaders(MPT_ADAPTER *ioc, int portnum);
190*4882a593Smuzhiyun static void mpt_read_ioc_pg_1(MPT_ADAPTER *ioc);
191*4882a593Smuzhiyun static void mpt_read_ioc_pg_4(MPT_ADAPTER *ioc);
192*4882a593Smuzhiyun static void mpt_get_manufacturing_pg_0(MPT_ADAPTER *ioc);
193*4882a593Smuzhiyun static int SendEventNotification(MPT_ADAPTER *ioc, u8 EvSwitch,
194*4882a593Smuzhiyun int sleepFlag);
195*4882a593Smuzhiyun static int SendEventAck(MPT_ADAPTER *ioc, EventNotificationReply_t *evnp);
196*4882a593Smuzhiyun static int mpt_host_page_access_control(MPT_ADAPTER *ioc, u8 access_control_value, int sleepFlag);
197*4882a593Smuzhiyun static int mpt_host_page_alloc(MPT_ADAPTER *ioc, pIOCInit_t ioc_init);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #ifdef CONFIG_PROC_FS
200*4882a593Smuzhiyun static int mpt_summary_proc_show(struct seq_file *m, void *v);
201*4882a593Smuzhiyun static int mpt_version_proc_show(struct seq_file *m, void *v);
202*4882a593Smuzhiyun static int mpt_iocinfo_proc_show(struct seq_file *m, void *v);
203*4882a593Smuzhiyun #endif
204*4882a593Smuzhiyun static void mpt_get_fw_exp_ver(char *buf, MPT_ADAPTER *ioc);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static int ProcessEventNotification(MPT_ADAPTER *ioc,
207*4882a593Smuzhiyun EventNotificationReply_t *evReply, int *evHandlers);
208*4882a593Smuzhiyun static void mpt_iocstatus_info(MPT_ADAPTER *ioc, u32 ioc_status, MPT_FRAME_HDR *mf);
209*4882a593Smuzhiyun static void mpt_fc_log_info(MPT_ADAPTER *ioc, u32 log_info);
210*4882a593Smuzhiyun static void mpt_spi_log_info(MPT_ADAPTER *ioc, u32 log_info);
211*4882a593Smuzhiyun static void mpt_sas_log_info(MPT_ADAPTER *ioc, u32 log_info , u8 cb_idx);
212*4882a593Smuzhiyun static int mpt_read_ioc_pg_3(MPT_ADAPTER *ioc);
213*4882a593Smuzhiyun static void mpt_inactive_raid_list_free(MPT_ADAPTER *ioc);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* module entry point */
216*4882a593Smuzhiyun static int __init fusion_init (void);
217*4882a593Smuzhiyun static void __exit fusion_exit (void);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define CHIPREG_READ32(addr) readl_relaxed(addr)
220*4882a593Smuzhiyun #define CHIPREG_READ32_dmasync(addr) readl(addr)
221*4882a593Smuzhiyun #define CHIPREG_WRITE32(addr,val) writel(val, addr)
222*4882a593Smuzhiyun #define CHIPREG_PIO_WRITE32(addr,val) outl(val, (unsigned long)addr)
223*4882a593Smuzhiyun #define CHIPREG_PIO_READ32(addr) inl((unsigned long)addr)
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static void
pci_disable_io_access(struct pci_dev * pdev)226*4882a593Smuzhiyun pci_disable_io_access(struct pci_dev *pdev)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun u16 command_reg;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_COMMAND, &command_reg);
231*4882a593Smuzhiyun command_reg &= ~1;
232*4882a593Smuzhiyun pci_write_config_word(pdev, PCI_COMMAND, command_reg);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static void
pci_enable_io_access(struct pci_dev * pdev)236*4882a593Smuzhiyun pci_enable_io_access(struct pci_dev *pdev)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun u16 command_reg;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_COMMAND, &command_reg);
241*4882a593Smuzhiyun command_reg |= 1;
242*4882a593Smuzhiyun pci_write_config_word(pdev, PCI_COMMAND, command_reg);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
mpt_set_debug_level(const char * val,const struct kernel_param * kp)245*4882a593Smuzhiyun static int mpt_set_debug_level(const char *val, const struct kernel_param *kp)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun int ret = param_set_int(val, kp);
248*4882a593Smuzhiyun MPT_ADAPTER *ioc;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (ret)
251*4882a593Smuzhiyun return ret;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun list_for_each_entry(ioc, &ioc_list, list)
254*4882a593Smuzhiyun ioc->debug_level = mpt_debug_level;
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /**
259*4882a593Smuzhiyun * mpt_get_cb_idx - obtain cb_idx for registered driver
260*4882a593Smuzhiyun * @dclass: class driver enum
261*4882a593Smuzhiyun *
262*4882a593Smuzhiyun * Returns cb_idx, or zero means it wasn't found
263*4882a593Smuzhiyun **/
264*4882a593Smuzhiyun static u8
mpt_get_cb_idx(MPT_DRIVER_CLASS dclass)265*4882a593Smuzhiyun mpt_get_cb_idx(MPT_DRIVER_CLASS dclass)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun u8 cb_idx;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun for (cb_idx = MPT_MAX_PROTOCOL_DRIVERS-1; cb_idx; cb_idx--)
270*4882a593Smuzhiyun if (MptDriverClass[cb_idx] == dclass)
271*4882a593Smuzhiyun return cb_idx;
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /**
276*4882a593Smuzhiyun * mpt_is_discovery_complete - determine if discovery has completed
277*4882a593Smuzhiyun * @ioc: per adatper instance
278*4882a593Smuzhiyun *
279*4882a593Smuzhiyun * Returns 1 when discovery completed, else zero.
280*4882a593Smuzhiyun */
281*4882a593Smuzhiyun static int
mpt_is_discovery_complete(MPT_ADAPTER * ioc)282*4882a593Smuzhiyun mpt_is_discovery_complete(MPT_ADAPTER *ioc)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun ConfigExtendedPageHeader_t hdr;
285*4882a593Smuzhiyun CONFIGPARMS cfg;
286*4882a593Smuzhiyun SasIOUnitPage0_t *buffer;
287*4882a593Smuzhiyun dma_addr_t dma_handle;
288*4882a593Smuzhiyun int rc = 0;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun memset(&hdr, 0, sizeof(ConfigExtendedPageHeader_t));
291*4882a593Smuzhiyun memset(&cfg, 0, sizeof(CONFIGPARMS));
292*4882a593Smuzhiyun hdr.PageVersion = MPI_SASIOUNITPAGE0_PAGEVERSION;
293*4882a593Smuzhiyun hdr.PageType = MPI_CONFIG_PAGETYPE_EXTENDED;
294*4882a593Smuzhiyun hdr.ExtPageType = MPI_CONFIG_EXTPAGETYPE_SAS_IO_UNIT;
295*4882a593Smuzhiyun cfg.cfghdr.ehdr = &hdr;
296*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if ((mpt_config(ioc, &cfg)))
299*4882a593Smuzhiyun goto out;
300*4882a593Smuzhiyun if (!hdr.ExtPageLength)
301*4882a593Smuzhiyun goto out;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun buffer = pci_alloc_consistent(ioc->pcidev, hdr.ExtPageLength * 4,
304*4882a593Smuzhiyun &dma_handle);
305*4882a593Smuzhiyun if (!buffer)
306*4882a593Smuzhiyun goto out;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun cfg.physAddr = dma_handle;
309*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if ((mpt_config(ioc, &cfg)))
312*4882a593Smuzhiyun goto out_free_consistent;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (!(buffer->PhyData[0].PortFlags &
315*4882a593Smuzhiyun MPI_SAS_IOUNIT0_PORT_FLAGS_DISCOVERY_IN_PROGRESS))
316*4882a593Smuzhiyun rc = 1;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun out_free_consistent:
319*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, hdr.ExtPageLength * 4,
320*4882a593Smuzhiyun buffer, dma_handle);
321*4882a593Smuzhiyun out:
322*4882a593Smuzhiyun return rc;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /**
327*4882a593Smuzhiyun * mpt_remove_dead_ioc_func - kthread context to remove dead ioc
328*4882a593Smuzhiyun * @arg: input argument, used to derive ioc
329*4882a593Smuzhiyun *
330*4882a593Smuzhiyun * Return 0 if controller is removed from pci subsystem.
331*4882a593Smuzhiyun * Return -1 for other case.
332*4882a593Smuzhiyun */
mpt_remove_dead_ioc_func(void * arg)333*4882a593Smuzhiyun static int mpt_remove_dead_ioc_func(void *arg)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun MPT_ADAPTER *ioc = (MPT_ADAPTER *)arg;
336*4882a593Smuzhiyun struct pci_dev *pdev;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (!ioc)
339*4882a593Smuzhiyun return -1;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun pdev = ioc->pcidev;
342*4882a593Smuzhiyun if (!pdev)
343*4882a593Smuzhiyun return -1;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun pci_stop_and_remove_bus_device_locked(pdev);
346*4882a593Smuzhiyun return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /**
352*4882a593Smuzhiyun * mpt_fault_reset_work - work performed on workq after ioc fault
353*4882a593Smuzhiyun * @work: input argument, used to derive ioc
354*4882a593Smuzhiyun *
355*4882a593Smuzhiyun **/
356*4882a593Smuzhiyun static void
mpt_fault_reset_work(struct work_struct * work)357*4882a593Smuzhiyun mpt_fault_reset_work(struct work_struct *work)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun MPT_ADAPTER *ioc =
360*4882a593Smuzhiyun container_of(work, MPT_ADAPTER, fault_reset_work.work);
361*4882a593Smuzhiyun u32 ioc_raw_state;
362*4882a593Smuzhiyun int rc;
363*4882a593Smuzhiyun unsigned long flags;
364*4882a593Smuzhiyun MPT_SCSI_HOST *hd;
365*4882a593Smuzhiyun struct task_struct *p;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (ioc->ioc_reset_in_progress || !ioc->active)
368*4882a593Smuzhiyun goto out;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun ioc_raw_state = mpt_GetIocState(ioc, 0);
372*4882a593Smuzhiyun if ((ioc_raw_state & MPI_IOC_STATE_MASK) == MPI_IOC_STATE_MASK) {
373*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "%s: IOC is non-operational !!!!\n",
374*4882a593Smuzhiyun ioc->name, __func__);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /*
377*4882a593Smuzhiyun * Call mptscsih_flush_pending_cmds callback so that we
378*4882a593Smuzhiyun * flush all pending commands back to OS.
379*4882a593Smuzhiyun * This call is required to aovid deadlock at block layer.
380*4882a593Smuzhiyun * Dead IOC will fail to do diag reset,and this call is safe
381*4882a593Smuzhiyun * since dead ioc will never return any command back from HW.
382*4882a593Smuzhiyun */
383*4882a593Smuzhiyun hd = shost_priv(ioc->sh);
384*4882a593Smuzhiyun ioc->schedule_dead_ioc_flush_running_cmds(hd);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /*Remove the Dead Host */
387*4882a593Smuzhiyun p = kthread_run(mpt_remove_dead_ioc_func, ioc,
388*4882a593Smuzhiyun "mpt_dead_ioc_%d", ioc->id);
389*4882a593Smuzhiyun if (IS_ERR(p)) {
390*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT
391*4882a593Smuzhiyun "%s: Running mpt_dead_ioc thread failed !\n",
392*4882a593Smuzhiyun ioc->name, __func__);
393*4882a593Smuzhiyun } else {
394*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT
395*4882a593Smuzhiyun "%s: Running mpt_dead_ioc thread success !\n",
396*4882a593Smuzhiyun ioc->name, __func__);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun return; /* don't rearm timer */
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if ((ioc_raw_state & MPI_IOC_STATE_MASK)
402*4882a593Smuzhiyun == MPI_IOC_STATE_FAULT) {
403*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "IOC is in FAULT state (%04xh)!!!\n",
404*4882a593Smuzhiyun ioc->name, ioc_raw_state & MPI_DOORBELL_DATA_MASK);
405*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "Issuing HardReset from %s!!\n",
406*4882a593Smuzhiyun ioc->name, __func__);
407*4882a593Smuzhiyun rc = mpt_HardResetHandler(ioc, CAN_SLEEP);
408*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "%s: HardReset: %s\n", ioc->name,
409*4882a593Smuzhiyun __func__, (rc == 0) ? "success" : "failed");
410*4882a593Smuzhiyun ioc_raw_state = mpt_GetIocState(ioc, 0);
411*4882a593Smuzhiyun if ((ioc_raw_state & MPI_IOC_STATE_MASK) == MPI_IOC_STATE_FAULT)
412*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "IOC is in FAULT state after "
413*4882a593Smuzhiyun "reset (%04xh)\n", ioc->name, ioc_raw_state &
414*4882a593Smuzhiyun MPI_DOORBELL_DATA_MASK);
415*4882a593Smuzhiyun } else if (ioc->bus_type == SAS && ioc->sas_discovery_quiesce_io) {
416*4882a593Smuzhiyun if ((mpt_is_discovery_complete(ioc))) {
417*4882a593Smuzhiyun devtprintk(ioc, printk(MYIOC_s_DEBUG_FMT "clearing "
418*4882a593Smuzhiyun "discovery_quiesce_io flag\n", ioc->name));
419*4882a593Smuzhiyun ioc->sas_discovery_quiesce_io = 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun out:
424*4882a593Smuzhiyun /*
425*4882a593Smuzhiyun * Take turns polling alternate controller
426*4882a593Smuzhiyun */
427*4882a593Smuzhiyun if (ioc->alt_ioc)
428*4882a593Smuzhiyun ioc = ioc->alt_ioc;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* rearm the timer */
431*4882a593Smuzhiyun spin_lock_irqsave(&ioc->taskmgmt_lock, flags);
432*4882a593Smuzhiyun if (ioc->reset_work_q)
433*4882a593Smuzhiyun queue_delayed_work(ioc->reset_work_q, &ioc->fault_reset_work,
434*4882a593Smuzhiyun msecs_to_jiffies(MPT_POLLING_INTERVAL));
435*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun * Process turbo (context) reply...
441*4882a593Smuzhiyun */
442*4882a593Smuzhiyun static void
mpt_turbo_reply(MPT_ADAPTER * ioc,u32 pa)443*4882a593Smuzhiyun mpt_turbo_reply(MPT_ADAPTER *ioc, u32 pa)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun MPT_FRAME_HDR *mf = NULL;
446*4882a593Smuzhiyun MPT_FRAME_HDR *mr = NULL;
447*4882a593Smuzhiyun u16 req_idx = 0;
448*4882a593Smuzhiyun u8 cb_idx;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun dmfprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Got TURBO reply req_idx=%08x\n",
451*4882a593Smuzhiyun ioc->name, pa));
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun switch (pa >> MPI_CONTEXT_REPLY_TYPE_SHIFT) {
454*4882a593Smuzhiyun case MPI_CONTEXT_REPLY_TYPE_SCSI_INIT:
455*4882a593Smuzhiyun req_idx = pa & 0x0000FFFF;
456*4882a593Smuzhiyun cb_idx = (pa & 0x00FF0000) >> 16;
457*4882a593Smuzhiyun mf = MPT_INDEX_2_MFPTR(ioc, req_idx);
458*4882a593Smuzhiyun break;
459*4882a593Smuzhiyun case MPI_CONTEXT_REPLY_TYPE_LAN:
460*4882a593Smuzhiyun cb_idx = mpt_get_cb_idx(MPTLAN_DRIVER);
461*4882a593Smuzhiyun /*
462*4882a593Smuzhiyun * Blind set of mf to NULL here was fatal
463*4882a593Smuzhiyun * after lan_reply says "freeme"
464*4882a593Smuzhiyun * Fix sort of combined with an optimization here;
465*4882a593Smuzhiyun * added explicit check for case where lan_reply
466*4882a593Smuzhiyun * was just returning 1 and doing nothing else.
467*4882a593Smuzhiyun * For this case skip the callback, but set up
468*4882a593Smuzhiyun * proper mf value first here:-)
469*4882a593Smuzhiyun */
470*4882a593Smuzhiyun if ((pa & 0x58000000) == 0x58000000) {
471*4882a593Smuzhiyun req_idx = pa & 0x0000FFFF;
472*4882a593Smuzhiyun mf = MPT_INDEX_2_MFPTR(ioc, req_idx);
473*4882a593Smuzhiyun mpt_free_msg_frame(ioc, mf);
474*4882a593Smuzhiyun mb();
475*4882a593Smuzhiyun return;
476*4882a593Smuzhiyun break;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun mr = (MPT_FRAME_HDR *) CAST_U32_TO_PTR(pa);
479*4882a593Smuzhiyun break;
480*4882a593Smuzhiyun case MPI_CONTEXT_REPLY_TYPE_SCSI_TARGET:
481*4882a593Smuzhiyun cb_idx = mpt_get_cb_idx(MPTSTM_DRIVER);
482*4882a593Smuzhiyun mr = (MPT_FRAME_HDR *) CAST_U32_TO_PTR(pa);
483*4882a593Smuzhiyun break;
484*4882a593Smuzhiyun default:
485*4882a593Smuzhiyun cb_idx = 0;
486*4882a593Smuzhiyun BUG();
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* Check for (valid) IO callback! */
490*4882a593Smuzhiyun if (!cb_idx || cb_idx >= MPT_MAX_PROTOCOL_DRIVERS ||
491*4882a593Smuzhiyun MptCallbacks[cb_idx] == NULL) {
492*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "%s: Invalid cb_idx (%d)!\n",
493*4882a593Smuzhiyun __func__, ioc->name, cb_idx);
494*4882a593Smuzhiyun goto out;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (MptCallbacks[cb_idx](ioc, mf, mr))
498*4882a593Smuzhiyun mpt_free_msg_frame(ioc, mf);
499*4882a593Smuzhiyun out:
500*4882a593Smuzhiyun mb();
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun static void
mpt_reply(MPT_ADAPTER * ioc,u32 pa)504*4882a593Smuzhiyun mpt_reply(MPT_ADAPTER *ioc, u32 pa)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun MPT_FRAME_HDR *mf;
507*4882a593Smuzhiyun MPT_FRAME_HDR *mr;
508*4882a593Smuzhiyun u16 req_idx;
509*4882a593Smuzhiyun u8 cb_idx;
510*4882a593Smuzhiyun int freeme;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun u32 reply_dma_low;
513*4882a593Smuzhiyun u16 ioc_stat;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* non-TURBO reply! Hmmm, something may be up...
516*4882a593Smuzhiyun * Newest turbo reply mechanism; get address
517*4882a593Smuzhiyun * via left shift 1 (get rid of MPI_ADDRESS_REPLY_A_BIT)!
518*4882a593Smuzhiyun */
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* Map DMA address of reply header to cpu address.
521*4882a593Smuzhiyun * pa is 32 bits - but the dma address may be 32 or 64 bits
522*4882a593Smuzhiyun * get offset based only only the low addresses
523*4882a593Smuzhiyun */
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun reply_dma_low = (pa <<= 1);
526*4882a593Smuzhiyun mr = (MPT_FRAME_HDR *)((u8 *)ioc->reply_frames +
527*4882a593Smuzhiyun (reply_dma_low - ioc->reply_frames_low_dma));
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun req_idx = le16_to_cpu(mr->u.frame.hwhdr.msgctxu.fld.req_idx);
530*4882a593Smuzhiyun cb_idx = mr->u.frame.hwhdr.msgctxu.fld.cb_idx;
531*4882a593Smuzhiyun mf = MPT_INDEX_2_MFPTR(ioc, req_idx);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun dmfprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Got non-TURBO reply=%p req_idx=%x cb_idx=%x Function=%x\n",
534*4882a593Smuzhiyun ioc->name, mr, req_idx, cb_idx, mr->u.hdr.Function));
535*4882a593Smuzhiyun DBG_DUMP_REPLY_FRAME(ioc, (u32 *)mr);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* Check/log IOC log info
538*4882a593Smuzhiyun */
539*4882a593Smuzhiyun ioc_stat = le16_to_cpu(mr->u.reply.IOCStatus);
540*4882a593Smuzhiyun if (ioc_stat & MPI_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE) {
541*4882a593Smuzhiyun u32 log_info = le32_to_cpu(mr->u.reply.IOCLogInfo);
542*4882a593Smuzhiyun if (ioc->bus_type == FC)
543*4882a593Smuzhiyun mpt_fc_log_info(ioc, log_info);
544*4882a593Smuzhiyun else if (ioc->bus_type == SPI)
545*4882a593Smuzhiyun mpt_spi_log_info(ioc, log_info);
546*4882a593Smuzhiyun else if (ioc->bus_type == SAS)
547*4882a593Smuzhiyun mpt_sas_log_info(ioc, log_info, cb_idx);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (ioc_stat & MPI_IOCSTATUS_MASK)
551*4882a593Smuzhiyun mpt_iocstatus_info(ioc, (u32)ioc_stat, mf);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* Check for (valid) IO callback! */
554*4882a593Smuzhiyun if (!cb_idx || cb_idx >= MPT_MAX_PROTOCOL_DRIVERS ||
555*4882a593Smuzhiyun MptCallbacks[cb_idx] == NULL) {
556*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "%s: Invalid cb_idx (%d)!\n",
557*4882a593Smuzhiyun __func__, ioc->name, cb_idx);
558*4882a593Smuzhiyun freeme = 0;
559*4882a593Smuzhiyun goto out;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun freeme = MptCallbacks[cb_idx](ioc, mf, mr);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun out:
565*4882a593Smuzhiyun /* Flush (non-TURBO) reply with a WRITE! */
566*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->ReplyFifo, pa);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if (freeme)
569*4882a593Smuzhiyun mpt_free_msg_frame(ioc, mf);
570*4882a593Smuzhiyun mb();
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
574*4882a593Smuzhiyun /**
575*4882a593Smuzhiyun * mpt_interrupt - MPT adapter (IOC) specific interrupt handler.
576*4882a593Smuzhiyun * @irq: irq number (not used)
577*4882a593Smuzhiyun * @bus_id: bus identifier cookie == pointer to MPT_ADAPTER structure
578*4882a593Smuzhiyun *
579*4882a593Smuzhiyun * This routine is registered via the request_irq() kernel API call,
580*4882a593Smuzhiyun * and handles all interrupts generated from a specific MPT adapter
581*4882a593Smuzhiyun * (also referred to as a IO Controller or IOC).
582*4882a593Smuzhiyun * This routine must clear the interrupt from the adapter and does
583*4882a593Smuzhiyun * so by reading the reply FIFO. Multiple replies may be processed
584*4882a593Smuzhiyun * per single call to this routine.
585*4882a593Smuzhiyun *
586*4882a593Smuzhiyun * This routine handles register-level access of the adapter but
587*4882a593Smuzhiyun * dispatches (calls) a protocol-specific callback routine to handle
588*4882a593Smuzhiyun * the protocol-specific details of the MPT request completion.
589*4882a593Smuzhiyun */
590*4882a593Smuzhiyun static irqreturn_t
mpt_interrupt(int irq,void * bus_id)591*4882a593Smuzhiyun mpt_interrupt(int irq, void *bus_id)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun MPT_ADAPTER *ioc = bus_id;
594*4882a593Smuzhiyun u32 pa = CHIPREG_READ32_dmasync(&ioc->chip->ReplyFifo);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (pa == 0xFFFFFFFF)
597*4882a593Smuzhiyun return IRQ_NONE;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /*
600*4882a593Smuzhiyun * Drain the reply FIFO!
601*4882a593Smuzhiyun */
602*4882a593Smuzhiyun do {
603*4882a593Smuzhiyun if (pa & MPI_ADDRESS_REPLY_A_BIT)
604*4882a593Smuzhiyun mpt_reply(ioc, pa);
605*4882a593Smuzhiyun else
606*4882a593Smuzhiyun mpt_turbo_reply(ioc, pa);
607*4882a593Smuzhiyun pa = CHIPREG_READ32_dmasync(&ioc->chip->ReplyFifo);
608*4882a593Smuzhiyun } while (pa != 0xFFFFFFFF);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return IRQ_HANDLED;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
614*4882a593Smuzhiyun /**
615*4882a593Smuzhiyun * mptbase_reply - MPT base driver's callback routine
616*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
617*4882a593Smuzhiyun * @req: Pointer to original MPT request frame
618*4882a593Smuzhiyun * @reply: Pointer to MPT reply frame (NULL if TurboReply)
619*4882a593Smuzhiyun *
620*4882a593Smuzhiyun * MPT base driver's callback routine; all base driver
621*4882a593Smuzhiyun * "internal" request/reply processing is routed here.
622*4882a593Smuzhiyun * Currently used for EventNotification and EventAck handling.
623*4882a593Smuzhiyun *
624*4882a593Smuzhiyun * Returns 1 indicating original alloc'd request frame ptr
625*4882a593Smuzhiyun * should be freed, or 0 if it shouldn't.
626*4882a593Smuzhiyun */
627*4882a593Smuzhiyun static int
mptbase_reply(MPT_ADAPTER * ioc,MPT_FRAME_HDR * req,MPT_FRAME_HDR * reply)628*4882a593Smuzhiyun mptbase_reply(MPT_ADAPTER *ioc, MPT_FRAME_HDR *req, MPT_FRAME_HDR *reply)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun EventNotificationReply_t *pEventReply;
631*4882a593Smuzhiyun u8 event;
632*4882a593Smuzhiyun int evHandlers;
633*4882a593Smuzhiyun int freereq = 1;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun switch (reply->u.hdr.Function) {
636*4882a593Smuzhiyun case MPI_FUNCTION_EVENT_NOTIFICATION:
637*4882a593Smuzhiyun pEventReply = (EventNotificationReply_t *)reply;
638*4882a593Smuzhiyun evHandlers = 0;
639*4882a593Smuzhiyun ProcessEventNotification(ioc, pEventReply, &evHandlers);
640*4882a593Smuzhiyun event = le32_to_cpu(pEventReply->Event) & 0xFF;
641*4882a593Smuzhiyun if (pEventReply->MsgFlags & MPI_MSGFLAGS_CONTINUATION_REPLY)
642*4882a593Smuzhiyun freereq = 0;
643*4882a593Smuzhiyun if (event != MPI_EVENT_EVENT_CHANGE)
644*4882a593Smuzhiyun break;
645*4882a593Smuzhiyun fallthrough;
646*4882a593Smuzhiyun case MPI_FUNCTION_CONFIG:
647*4882a593Smuzhiyun case MPI_FUNCTION_SAS_IO_UNIT_CONTROL:
648*4882a593Smuzhiyun ioc->mptbase_cmds.status |= MPT_MGMT_STATUS_COMMAND_GOOD;
649*4882a593Smuzhiyun ioc->mptbase_cmds.status |= MPT_MGMT_STATUS_RF_VALID;
650*4882a593Smuzhiyun memcpy(ioc->mptbase_cmds.reply, reply,
651*4882a593Smuzhiyun min(MPT_DEFAULT_FRAME_SIZE,
652*4882a593Smuzhiyun 4 * reply->u.reply.MsgLength));
653*4882a593Smuzhiyun if (ioc->mptbase_cmds.status & MPT_MGMT_STATUS_PENDING) {
654*4882a593Smuzhiyun ioc->mptbase_cmds.status &= ~MPT_MGMT_STATUS_PENDING;
655*4882a593Smuzhiyun complete(&ioc->mptbase_cmds.done);
656*4882a593Smuzhiyun } else
657*4882a593Smuzhiyun freereq = 0;
658*4882a593Smuzhiyun if (ioc->mptbase_cmds.status & MPT_MGMT_STATUS_FREE_MF)
659*4882a593Smuzhiyun freereq = 1;
660*4882a593Smuzhiyun break;
661*4882a593Smuzhiyun case MPI_FUNCTION_EVENT_ACK:
662*4882a593Smuzhiyun devtverboseprintk(ioc, printk(MYIOC_s_DEBUG_FMT
663*4882a593Smuzhiyun "EventAck reply received\n", ioc->name));
664*4882a593Smuzhiyun break;
665*4882a593Smuzhiyun default:
666*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT
667*4882a593Smuzhiyun "Unexpected msg function (=%02Xh) reply received!\n",
668*4882a593Smuzhiyun ioc->name, reply->u.hdr.Function);
669*4882a593Smuzhiyun break;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /*
673*4882a593Smuzhiyun * Conditionally tell caller to free the original
674*4882a593Smuzhiyun * EventNotification/EventAck/unexpected request frame!
675*4882a593Smuzhiyun */
676*4882a593Smuzhiyun return freereq;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
680*4882a593Smuzhiyun /**
681*4882a593Smuzhiyun * mpt_register - Register protocol-specific main callback handler.
682*4882a593Smuzhiyun * @cbfunc: callback function pointer
683*4882a593Smuzhiyun * @dclass: Protocol driver's class (%MPT_DRIVER_CLASS enum value)
684*4882a593Smuzhiyun * @func_name: call function's name
685*4882a593Smuzhiyun *
686*4882a593Smuzhiyun * This routine is called by a protocol-specific driver (SCSI host,
687*4882a593Smuzhiyun * LAN, SCSI target) to register its reply callback routine. Each
688*4882a593Smuzhiyun * protocol-specific driver must do this before it will be able to
689*4882a593Smuzhiyun * use any IOC resources, such as obtaining request frames.
690*4882a593Smuzhiyun *
691*4882a593Smuzhiyun * NOTES: The SCSI protocol driver currently calls this routine thrice
692*4882a593Smuzhiyun * in order to register separate callbacks; one for "normal" SCSI IO;
693*4882a593Smuzhiyun * one for MptScsiTaskMgmt requests; one for Scan/DV requests.
694*4882a593Smuzhiyun *
695*4882a593Smuzhiyun * Returns u8 valued "handle" in the range (and S.O.D. order)
696*4882a593Smuzhiyun * {N,...,7,6,5,...,1} if successful.
697*4882a593Smuzhiyun * A return value of MPT_MAX_PROTOCOL_DRIVERS (including zero!) should be
698*4882a593Smuzhiyun * considered an error by the caller.
699*4882a593Smuzhiyun */
700*4882a593Smuzhiyun u8
mpt_register(MPT_CALLBACK cbfunc,MPT_DRIVER_CLASS dclass,char * func_name)701*4882a593Smuzhiyun mpt_register(MPT_CALLBACK cbfunc, MPT_DRIVER_CLASS dclass, char *func_name)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun u8 cb_idx;
704*4882a593Smuzhiyun last_drv_idx = MPT_MAX_PROTOCOL_DRIVERS;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /*
707*4882a593Smuzhiyun * Search for empty callback slot in this order: {N,...,7,6,5,...,1}
708*4882a593Smuzhiyun * (slot/handle 0 is reserved!)
709*4882a593Smuzhiyun */
710*4882a593Smuzhiyun for (cb_idx = MPT_MAX_PROTOCOL_DRIVERS-1; cb_idx; cb_idx--) {
711*4882a593Smuzhiyun if (MptCallbacks[cb_idx] == NULL) {
712*4882a593Smuzhiyun MptCallbacks[cb_idx] = cbfunc;
713*4882a593Smuzhiyun MptDriverClass[cb_idx] = dclass;
714*4882a593Smuzhiyun MptEvHandlers[cb_idx] = NULL;
715*4882a593Smuzhiyun last_drv_idx = cb_idx;
716*4882a593Smuzhiyun strlcpy(MptCallbacksName[cb_idx], func_name,
717*4882a593Smuzhiyun MPT_MAX_CALLBACKNAME_LEN+1);
718*4882a593Smuzhiyun break;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun return last_drv_idx;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
726*4882a593Smuzhiyun /**
727*4882a593Smuzhiyun * mpt_deregister - Deregister a protocol drivers resources.
728*4882a593Smuzhiyun * @cb_idx: previously registered callback handle
729*4882a593Smuzhiyun *
730*4882a593Smuzhiyun * Each protocol-specific driver should call this routine when its
731*4882a593Smuzhiyun * module is unloaded.
732*4882a593Smuzhiyun */
733*4882a593Smuzhiyun void
mpt_deregister(u8 cb_idx)734*4882a593Smuzhiyun mpt_deregister(u8 cb_idx)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun if (cb_idx && (cb_idx < MPT_MAX_PROTOCOL_DRIVERS)) {
737*4882a593Smuzhiyun MptCallbacks[cb_idx] = NULL;
738*4882a593Smuzhiyun MptDriverClass[cb_idx] = MPTUNKNOWN_DRIVER;
739*4882a593Smuzhiyun MptEvHandlers[cb_idx] = NULL;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun last_drv_idx++;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
746*4882a593Smuzhiyun /**
747*4882a593Smuzhiyun * mpt_event_register - Register protocol-specific event callback handler.
748*4882a593Smuzhiyun * @cb_idx: previously registered (via mpt_register) callback handle
749*4882a593Smuzhiyun * @ev_cbfunc: callback function
750*4882a593Smuzhiyun *
751*4882a593Smuzhiyun * This routine can be called by one or more protocol-specific drivers
752*4882a593Smuzhiyun * if/when they choose to be notified of MPT events.
753*4882a593Smuzhiyun *
754*4882a593Smuzhiyun * Returns 0 for success.
755*4882a593Smuzhiyun */
756*4882a593Smuzhiyun int
mpt_event_register(u8 cb_idx,MPT_EVHANDLER ev_cbfunc)757*4882a593Smuzhiyun mpt_event_register(u8 cb_idx, MPT_EVHANDLER ev_cbfunc)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun if (!cb_idx || cb_idx >= MPT_MAX_PROTOCOL_DRIVERS)
760*4882a593Smuzhiyun return -1;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun MptEvHandlers[cb_idx] = ev_cbfunc;
763*4882a593Smuzhiyun return 0;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
767*4882a593Smuzhiyun /**
768*4882a593Smuzhiyun * mpt_event_deregister - Deregister protocol-specific event callback handler
769*4882a593Smuzhiyun * @cb_idx: previously registered callback handle
770*4882a593Smuzhiyun *
771*4882a593Smuzhiyun * Each protocol-specific driver should call this routine
772*4882a593Smuzhiyun * when it does not (or can no longer) handle events,
773*4882a593Smuzhiyun * or when its module is unloaded.
774*4882a593Smuzhiyun */
775*4882a593Smuzhiyun void
mpt_event_deregister(u8 cb_idx)776*4882a593Smuzhiyun mpt_event_deregister(u8 cb_idx)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun if (!cb_idx || cb_idx >= MPT_MAX_PROTOCOL_DRIVERS)
779*4882a593Smuzhiyun return;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun MptEvHandlers[cb_idx] = NULL;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
785*4882a593Smuzhiyun /**
786*4882a593Smuzhiyun * mpt_reset_register - Register protocol-specific IOC reset handler.
787*4882a593Smuzhiyun * @cb_idx: previously registered (via mpt_register) callback handle
788*4882a593Smuzhiyun * @reset_func: reset function
789*4882a593Smuzhiyun *
790*4882a593Smuzhiyun * This routine can be called by one or more protocol-specific drivers
791*4882a593Smuzhiyun * if/when they choose to be notified of IOC resets.
792*4882a593Smuzhiyun *
793*4882a593Smuzhiyun * Returns 0 for success.
794*4882a593Smuzhiyun */
795*4882a593Smuzhiyun int
mpt_reset_register(u8 cb_idx,MPT_RESETHANDLER reset_func)796*4882a593Smuzhiyun mpt_reset_register(u8 cb_idx, MPT_RESETHANDLER reset_func)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun if (!cb_idx || cb_idx >= MPT_MAX_PROTOCOL_DRIVERS)
799*4882a593Smuzhiyun return -1;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun MptResetHandlers[cb_idx] = reset_func;
802*4882a593Smuzhiyun return 0;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
806*4882a593Smuzhiyun /**
807*4882a593Smuzhiyun * mpt_reset_deregister - Deregister protocol-specific IOC reset handler.
808*4882a593Smuzhiyun * @cb_idx: previously registered callback handle
809*4882a593Smuzhiyun *
810*4882a593Smuzhiyun * Each protocol-specific driver should call this routine
811*4882a593Smuzhiyun * when it does not (or can no longer) handle IOC reset handling,
812*4882a593Smuzhiyun * or when its module is unloaded.
813*4882a593Smuzhiyun */
814*4882a593Smuzhiyun void
mpt_reset_deregister(u8 cb_idx)815*4882a593Smuzhiyun mpt_reset_deregister(u8 cb_idx)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun if (!cb_idx || cb_idx >= MPT_MAX_PROTOCOL_DRIVERS)
818*4882a593Smuzhiyun return;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun MptResetHandlers[cb_idx] = NULL;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
824*4882a593Smuzhiyun /**
825*4882a593Smuzhiyun * mpt_device_driver_register - Register device driver hooks
826*4882a593Smuzhiyun * @dd_cbfunc: driver callbacks struct
827*4882a593Smuzhiyun * @cb_idx: MPT protocol driver index
828*4882a593Smuzhiyun */
829*4882a593Smuzhiyun int
mpt_device_driver_register(struct mpt_pci_driver * dd_cbfunc,u8 cb_idx)830*4882a593Smuzhiyun mpt_device_driver_register(struct mpt_pci_driver * dd_cbfunc, u8 cb_idx)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun MPT_ADAPTER *ioc;
833*4882a593Smuzhiyun const struct pci_device_id *id;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun if (!cb_idx || cb_idx >= MPT_MAX_PROTOCOL_DRIVERS)
836*4882a593Smuzhiyun return -EINVAL;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun MptDeviceDriverHandlers[cb_idx] = dd_cbfunc;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /* call per pci device probe entry point */
841*4882a593Smuzhiyun list_for_each_entry(ioc, &ioc_list, list) {
842*4882a593Smuzhiyun id = ioc->pcidev->driver ?
843*4882a593Smuzhiyun ioc->pcidev->driver->id_table : NULL;
844*4882a593Smuzhiyun if (dd_cbfunc->probe)
845*4882a593Smuzhiyun dd_cbfunc->probe(ioc->pcidev, id);
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun return 0;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
852*4882a593Smuzhiyun /**
853*4882a593Smuzhiyun * mpt_device_driver_deregister - DeRegister device driver hooks
854*4882a593Smuzhiyun * @cb_idx: MPT protocol driver index
855*4882a593Smuzhiyun */
856*4882a593Smuzhiyun void
mpt_device_driver_deregister(u8 cb_idx)857*4882a593Smuzhiyun mpt_device_driver_deregister(u8 cb_idx)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun struct mpt_pci_driver *dd_cbfunc;
860*4882a593Smuzhiyun MPT_ADAPTER *ioc;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun if (!cb_idx || cb_idx >= MPT_MAX_PROTOCOL_DRIVERS)
863*4882a593Smuzhiyun return;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun dd_cbfunc = MptDeviceDriverHandlers[cb_idx];
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun list_for_each_entry(ioc, &ioc_list, list) {
868*4882a593Smuzhiyun if (dd_cbfunc->remove)
869*4882a593Smuzhiyun dd_cbfunc->remove(ioc->pcidev);
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun MptDeviceDriverHandlers[cb_idx] = NULL;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
877*4882a593Smuzhiyun /**
878*4882a593Smuzhiyun * mpt_get_msg_frame - Obtain an MPT request frame from the pool
879*4882a593Smuzhiyun * @cb_idx: Handle of registered MPT protocol driver
880*4882a593Smuzhiyun * @ioc: Pointer to MPT adapter structure
881*4882a593Smuzhiyun *
882*4882a593Smuzhiyun * Obtain an MPT request frame from the pool (of 1024) that are
883*4882a593Smuzhiyun * allocated per MPT adapter.
884*4882a593Smuzhiyun *
885*4882a593Smuzhiyun * Returns pointer to a MPT request frame or %NULL if none are available
886*4882a593Smuzhiyun * or IOC is not active.
887*4882a593Smuzhiyun */
888*4882a593Smuzhiyun MPT_FRAME_HDR*
mpt_get_msg_frame(u8 cb_idx,MPT_ADAPTER * ioc)889*4882a593Smuzhiyun mpt_get_msg_frame(u8 cb_idx, MPT_ADAPTER *ioc)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun MPT_FRAME_HDR *mf;
892*4882a593Smuzhiyun unsigned long flags;
893*4882a593Smuzhiyun u16 req_idx; /* Request index */
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /* validate handle and ioc identifier */
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun #ifdef MFCNT
898*4882a593Smuzhiyun if (!ioc->active)
899*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "IOC Not Active! mpt_get_msg_frame "
900*4882a593Smuzhiyun "returning NULL!\n", ioc->name);
901*4882a593Smuzhiyun #endif
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun /* If interrupts are not attached, do not return a request frame */
904*4882a593Smuzhiyun if (!ioc->active)
905*4882a593Smuzhiyun return NULL;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun spin_lock_irqsave(&ioc->FreeQlock, flags);
908*4882a593Smuzhiyun if (!list_empty(&ioc->FreeQ)) {
909*4882a593Smuzhiyun int req_offset;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun mf = list_entry(ioc->FreeQ.next, MPT_FRAME_HDR,
912*4882a593Smuzhiyun u.frame.linkage.list);
913*4882a593Smuzhiyun list_del(&mf->u.frame.linkage.list);
914*4882a593Smuzhiyun mf->u.frame.linkage.arg1 = 0;
915*4882a593Smuzhiyun mf->u.frame.hwhdr.msgctxu.fld.cb_idx = cb_idx; /* byte */
916*4882a593Smuzhiyun req_offset = (u8 *)mf - (u8 *)ioc->req_frames;
917*4882a593Smuzhiyun /* u16! */
918*4882a593Smuzhiyun req_idx = req_offset / ioc->req_sz;
919*4882a593Smuzhiyun mf->u.frame.hwhdr.msgctxu.fld.req_idx = cpu_to_le16(req_idx);
920*4882a593Smuzhiyun mf->u.frame.hwhdr.msgctxu.fld.rsvd = 0;
921*4882a593Smuzhiyun /* Default, will be changed if necessary in SG generation */
922*4882a593Smuzhiyun ioc->RequestNB[req_idx] = ioc->NB_for_64_byte_frame;
923*4882a593Smuzhiyun #ifdef MFCNT
924*4882a593Smuzhiyun ioc->mfcnt++;
925*4882a593Smuzhiyun #endif
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun else
928*4882a593Smuzhiyun mf = NULL;
929*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->FreeQlock, flags);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun #ifdef MFCNT
932*4882a593Smuzhiyun if (mf == NULL)
933*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "IOC Active. No free Msg Frames! "
934*4882a593Smuzhiyun "Count 0x%x Max 0x%x\n", ioc->name, ioc->mfcnt,
935*4882a593Smuzhiyun ioc->req_depth);
936*4882a593Smuzhiyun mfcounter++;
937*4882a593Smuzhiyun if (mfcounter == PRINT_MF_COUNT)
938*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "MF Count 0x%x Max 0x%x \n", ioc->name,
939*4882a593Smuzhiyun ioc->mfcnt, ioc->req_depth);
940*4882a593Smuzhiyun #endif
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun dmfprintk(ioc, printk(MYIOC_s_DEBUG_FMT "mpt_get_msg_frame(%d,%d), got mf=%p\n",
943*4882a593Smuzhiyun ioc->name, cb_idx, ioc->id, mf));
944*4882a593Smuzhiyun return mf;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
948*4882a593Smuzhiyun /**
949*4882a593Smuzhiyun * mpt_put_msg_frame - Send a protocol-specific MPT request frame to an IOC
950*4882a593Smuzhiyun * @cb_idx: Handle of registered MPT protocol driver
951*4882a593Smuzhiyun * @ioc: Pointer to MPT adapter structure
952*4882a593Smuzhiyun * @mf: Pointer to MPT request frame
953*4882a593Smuzhiyun *
954*4882a593Smuzhiyun * This routine posts an MPT request frame to the request post FIFO of a
955*4882a593Smuzhiyun * specific MPT adapter.
956*4882a593Smuzhiyun */
957*4882a593Smuzhiyun void
mpt_put_msg_frame(u8 cb_idx,MPT_ADAPTER * ioc,MPT_FRAME_HDR * mf)958*4882a593Smuzhiyun mpt_put_msg_frame(u8 cb_idx, MPT_ADAPTER *ioc, MPT_FRAME_HDR *mf)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun u32 mf_dma_addr;
961*4882a593Smuzhiyun int req_offset;
962*4882a593Smuzhiyun u16 req_idx; /* Request index */
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun /* ensure values are reset properly! */
965*4882a593Smuzhiyun mf->u.frame.hwhdr.msgctxu.fld.cb_idx = cb_idx; /* byte */
966*4882a593Smuzhiyun req_offset = (u8 *)mf - (u8 *)ioc->req_frames;
967*4882a593Smuzhiyun /* u16! */
968*4882a593Smuzhiyun req_idx = req_offset / ioc->req_sz;
969*4882a593Smuzhiyun mf->u.frame.hwhdr.msgctxu.fld.req_idx = cpu_to_le16(req_idx);
970*4882a593Smuzhiyun mf->u.frame.hwhdr.msgctxu.fld.rsvd = 0;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun DBG_DUMP_PUT_MSG_FRAME(ioc, (u32 *)mf);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun mf_dma_addr = (ioc->req_frames_low_dma + req_offset) | ioc->RequestNB[req_idx];
975*4882a593Smuzhiyun dsgprintk(ioc, printk(MYIOC_s_DEBUG_FMT "mf_dma_addr=%x req_idx=%d "
976*4882a593Smuzhiyun "RequestNB=%x\n", ioc->name, mf_dma_addr, req_idx,
977*4882a593Smuzhiyun ioc->RequestNB[req_idx]));
978*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->RequestFifo, mf_dma_addr);
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /**
982*4882a593Smuzhiyun * mpt_put_msg_frame_hi_pri - Send a hi-pri protocol-specific MPT request frame
983*4882a593Smuzhiyun * @cb_idx: Handle of registered MPT protocol driver
984*4882a593Smuzhiyun * @ioc: Pointer to MPT adapter structure
985*4882a593Smuzhiyun * @mf: Pointer to MPT request frame
986*4882a593Smuzhiyun *
987*4882a593Smuzhiyun * Send a protocol-specific MPT request frame to an IOC using
988*4882a593Smuzhiyun * hi-priority request queue.
989*4882a593Smuzhiyun *
990*4882a593Smuzhiyun * This routine posts an MPT request frame to the request post FIFO of a
991*4882a593Smuzhiyun * specific MPT adapter.
992*4882a593Smuzhiyun **/
993*4882a593Smuzhiyun void
mpt_put_msg_frame_hi_pri(u8 cb_idx,MPT_ADAPTER * ioc,MPT_FRAME_HDR * mf)994*4882a593Smuzhiyun mpt_put_msg_frame_hi_pri(u8 cb_idx, MPT_ADAPTER *ioc, MPT_FRAME_HDR *mf)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun u32 mf_dma_addr;
997*4882a593Smuzhiyun int req_offset;
998*4882a593Smuzhiyun u16 req_idx; /* Request index */
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* ensure values are reset properly! */
1001*4882a593Smuzhiyun mf->u.frame.hwhdr.msgctxu.fld.cb_idx = cb_idx;
1002*4882a593Smuzhiyun req_offset = (u8 *)mf - (u8 *)ioc->req_frames;
1003*4882a593Smuzhiyun req_idx = req_offset / ioc->req_sz;
1004*4882a593Smuzhiyun mf->u.frame.hwhdr.msgctxu.fld.req_idx = cpu_to_le16(req_idx);
1005*4882a593Smuzhiyun mf->u.frame.hwhdr.msgctxu.fld.rsvd = 0;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun DBG_DUMP_PUT_MSG_FRAME(ioc, (u32 *)mf);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun mf_dma_addr = (ioc->req_frames_low_dma + req_offset);
1010*4882a593Smuzhiyun dsgprintk(ioc, printk(MYIOC_s_DEBUG_FMT "mf_dma_addr=%x req_idx=%d\n",
1011*4882a593Smuzhiyun ioc->name, mf_dma_addr, req_idx));
1012*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->RequestHiPriFifo, mf_dma_addr);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
1016*4882a593Smuzhiyun /**
1017*4882a593Smuzhiyun * mpt_free_msg_frame - Place MPT request frame back on FreeQ.
1018*4882a593Smuzhiyun * @ioc: Pointer to MPT adapter structure
1019*4882a593Smuzhiyun * @mf: Pointer to MPT request frame
1020*4882a593Smuzhiyun *
1021*4882a593Smuzhiyun * This routine places a MPT request frame back on the MPT adapter's
1022*4882a593Smuzhiyun * FreeQ.
1023*4882a593Smuzhiyun */
1024*4882a593Smuzhiyun void
mpt_free_msg_frame(MPT_ADAPTER * ioc,MPT_FRAME_HDR * mf)1025*4882a593Smuzhiyun mpt_free_msg_frame(MPT_ADAPTER *ioc, MPT_FRAME_HDR *mf)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun unsigned long flags;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun /* Put Request back on FreeQ! */
1030*4882a593Smuzhiyun spin_lock_irqsave(&ioc->FreeQlock, flags);
1031*4882a593Smuzhiyun if (cpu_to_le32(mf->u.frame.linkage.arg1) == 0xdeadbeaf)
1032*4882a593Smuzhiyun goto out;
1033*4882a593Smuzhiyun /* signature to know if this mf is freed */
1034*4882a593Smuzhiyun mf->u.frame.linkage.arg1 = cpu_to_le32(0xdeadbeaf);
1035*4882a593Smuzhiyun list_add(&mf->u.frame.linkage.list, &ioc->FreeQ);
1036*4882a593Smuzhiyun #ifdef MFCNT
1037*4882a593Smuzhiyun ioc->mfcnt--;
1038*4882a593Smuzhiyun #endif
1039*4882a593Smuzhiyun out:
1040*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->FreeQlock, flags);
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
1044*4882a593Smuzhiyun /**
1045*4882a593Smuzhiyun * mpt_add_sge - Place a simple 32 bit SGE at address pAddr.
1046*4882a593Smuzhiyun * @pAddr: virtual address for SGE
1047*4882a593Smuzhiyun * @flagslength: SGE flags and data transfer length
1048*4882a593Smuzhiyun * @dma_addr: Physical address
1049*4882a593Smuzhiyun *
1050*4882a593Smuzhiyun * This routine places a MPT request frame back on the MPT adapter's
1051*4882a593Smuzhiyun * FreeQ.
1052*4882a593Smuzhiyun */
1053*4882a593Smuzhiyun static void
mpt_add_sge(void * pAddr,u32 flagslength,dma_addr_t dma_addr)1054*4882a593Smuzhiyun mpt_add_sge(void *pAddr, u32 flagslength, dma_addr_t dma_addr)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun SGESimple32_t *pSge = (SGESimple32_t *) pAddr;
1057*4882a593Smuzhiyun pSge->FlagsLength = cpu_to_le32(flagslength);
1058*4882a593Smuzhiyun pSge->Address = cpu_to_le32(dma_addr);
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /**
1062*4882a593Smuzhiyun * mpt_add_sge_64bit - Place a simple 64 bit SGE at address pAddr.
1063*4882a593Smuzhiyun * @pAddr: virtual address for SGE
1064*4882a593Smuzhiyun * @flagslength: SGE flags and data transfer length
1065*4882a593Smuzhiyun * @dma_addr: Physical address
1066*4882a593Smuzhiyun *
1067*4882a593Smuzhiyun * This routine places a MPT request frame back on the MPT adapter's
1068*4882a593Smuzhiyun * FreeQ.
1069*4882a593Smuzhiyun **/
1070*4882a593Smuzhiyun static void
mpt_add_sge_64bit(void * pAddr,u32 flagslength,dma_addr_t dma_addr)1071*4882a593Smuzhiyun mpt_add_sge_64bit(void *pAddr, u32 flagslength, dma_addr_t dma_addr)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun SGESimple64_t *pSge = (SGESimple64_t *) pAddr;
1074*4882a593Smuzhiyun pSge->Address.Low = cpu_to_le32
1075*4882a593Smuzhiyun (lower_32_bits(dma_addr));
1076*4882a593Smuzhiyun pSge->Address.High = cpu_to_le32
1077*4882a593Smuzhiyun (upper_32_bits(dma_addr));
1078*4882a593Smuzhiyun pSge->FlagsLength = cpu_to_le32
1079*4882a593Smuzhiyun ((flagslength | MPT_SGE_FLAGS_64_BIT_ADDRESSING));
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun /**
1083*4882a593Smuzhiyun * mpt_add_sge_64bit_1078 - Place a simple 64 bit SGE at address pAddr (1078 workaround).
1084*4882a593Smuzhiyun * @pAddr: virtual address for SGE
1085*4882a593Smuzhiyun * @flagslength: SGE flags and data transfer length
1086*4882a593Smuzhiyun * @dma_addr: Physical address
1087*4882a593Smuzhiyun *
1088*4882a593Smuzhiyun * This routine places a MPT request frame back on the MPT adapter's
1089*4882a593Smuzhiyun * FreeQ.
1090*4882a593Smuzhiyun **/
1091*4882a593Smuzhiyun static void
mpt_add_sge_64bit_1078(void * pAddr,u32 flagslength,dma_addr_t dma_addr)1092*4882a593Smuzhiyun mpt_add_sge_64bit_1078(void *pAddr, u32 flagslength, dma_addr_t dma_addr)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun SGESimple64_t *pSge = (SGESimple64_t *) pAddr;
1095*4882a593Smuzhiyun u32 tmp;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun pSge->Address.Low = cpu_to_le32
1098*4882a593Smuzhiyun (lower_32_bits(dma_addr));
1099*4882a593Smuzhiyun tmp = (u32)(upper_32_bits(dma_addr));
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /*
1102*4882a593Smuzhiyun * 1078 errata workaround for the 36GB limitation
1103*4882a593Smuzhiyun */
1104*4882a593Smuzhiyun if ((((u64)dma_addr + MPI_SGE_LENGTH(flagslength)) >> 32) == 9) {
1105*4882a593Smuzhiyun flagslength |=
1106*4882a593Smuzhiyun MPI_SGE_SET_FLAGS(MPI_SGE_FLAGS_LOCAL_ADDRESS);
1107*4882a593Smuzhiyun tmp |= (1<<31);
1108*4882a593Smuzhiyun if (mpt_debug_level & MPT_DEBUG_36GB_MEM)
1109*4882a593Smuzhiyun printk(KERN_DEBUG "1078 P0M2 addressing for "
1110*4882a593Smuzhiyun "addr = 0x%llx len = %d\n",
1111*4882a593Smuzhiyun (unsigned long long)dma_addr,
1112*4882a593Smuzhiyun MPI_SGE_LENGTH(flagslength));
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun pSge->Address.High = cpu_to_le32(tmp);
1116*4882a593Smuzhiyun pSge->FlagsLength = cpu_to_le32(
1117*4882a593Smuzhiyun (flagslength | MPT_SGE_FLAGS_64_BIT_ADDRESSING));
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
1121*4882a593Smuzhiyun /**
1122*4882a593Smuzhiyun * mpt_add_chain - Place a 32 bit chain SGE at address pAddr.
1123*4882a593Smuzhiyun * @pAddr: virtual address for SGE
1124*4882a593Smuzhiyun * @next: nextChainOffset value (u32's)
1125*4882a593Smuzhiyun * @length: length of next SGL segment
1126*4882a593Smuzhiyun * @dma_addr: Physical address
1127*4882a593Smuzhiyun *
1128*4882a593Smuzhiyun */
1129*4882a593Smuzhiyun static void
mpt_add_chain(void * pAddr,u8 next,u16 length,dma_addr_t dma_addr)1130*4882a593Smuzhiyun mpt_add_chain(void *pAddr, u8 next, u16 length, dma_addr_t dma_addr)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun SGEChain32_t *pChain = (SGEChain32_t *) pAddr;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun pChain->Length = cpu_to_le16(length);
1135*4882a593Smuzhiyun pChain->Flags = MPI_SGE_FLAGS_CHAIN_ELEMENT;
1136*4882a593Smuzhiyun pChain->NextChainOffset = next;
1137*4882a593Smuzhiyun pChain->Address = cpu_to_le32(dma_addr);
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
1141*4882a593Smuzhiyun /**
1142*4882a593Smuzhiyun * mpt_add_chain_64bit - Place a 64 bit chain SGE at address pAddr.
1143*4882a593Smuzhiyun * @pAddr: virtual address for SGE
1144*4882a593Smuzhiyun * @next: nextChainOffset value (u32's)
1145*4882a593Smuzhiyun * @length: length of next SGL segment
1146*4882a593Smuzhiyun * @dma_addr: Physical address
1147*4882a593Smuzhiyun *
1148*4882a593Smuzhiyun */
1149*4882a593Smuzhiyun static void
mpt_add_chain_64bit(void * pAddr,u8 next,u16 length,dma_addr_t dma_addr)1150*4882a593Smuzhiyun mpt_add_chain_64bit(void *pAddr, u8 next, u16 length, dma_addr_t dma_addr)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun SGEChain64_t *pChain = (SGEChain64_t *) pAddr;
1153*4882a593Smuzhiyun u32 tmp = dma_addr & 0xFFFFFFFF;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun pChain->Length = cpu_to_le16(length);
1156*4882a593Smuzhiyun pChain->Flags = (MPI_SGE_FLAGS_CHAIN_ELEMENT |
1157*4882a593Smuzhiyun MPI_SGE_FLAGS_64_BIT_ADDRESSING);
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun pChain->NextChainOffset = next;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun pChain->Address.Low = cpu_to_le32(tmp);
1162*4882a593Smuzhiyun tmp = (u32)(upper_32_bits(dma_addr));
1163*4882a593Smuzhiyun pChain->Address.High = cpu_to_le32(tmp);
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
1167*4882a593Smuzhiyun /**
1168*4882a593Smuzhiyun * mpt_send_handshake_request - Send MPT request via doorbell handshake method.
1169*4882a593Smuzhiyun * @cb_idx: Handle of registered MPT protocol driver
1170*4882a593Smuzhiyun * @ioc: Pointer to MPT adapter structure
1171*4882a593Smuzhiyun * @reqBytes: Size of the request in bytes
1172*4882a593Smuzhiyun * @req: Pointer to MPT request frame
1173*4882a593Smuzhiyun * @sleepFlag: Use schedule if CAN_SLEEP else use udelay.
1174*4882a593Smuzhiyun *
1175*4882a593Smuzhiyun * This routine is used exclusively to send MptScsiTaskMgmt
1176*4882a593Smuzhiyun * requests since they are required to be sent via doorbell handshake.
1177*4882a593Smuzhiyun *
1178*4882a593Smuzhiyun * NOTE: It is the callers responsibility to byte-swap fields in the
1179*4882a593Smuzhiyun * request which are greater than 1 byte in size.
1180*4882a593Smuzhiyun *
1181*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
1182*4882a593Smuzhiyun */
1183*4882a593Smuzhiyun int
mpt_send_handshake_request(u8 cb_idx,MPT_ADAPTER * ioc,int reqBytes,u32 * req,int sleepFlag)1184*4882a593Smuzhiyun mpt_send_handshake_request(u8 cb_idx, MPT_ADAPTER *ioc, int reqBytes, u32 *req, int sleepFlag)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun int r = 0;
1187*4882a593Smuzhiyun u8 *req_as_bytes;
1188*4882a593Smuzhiyun int ii;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /* State is known to be good upon entering
1191*4882a593Smuzhiyun * this function so issue the bus reset
1192*4882a593Smuzhiyun * request.
1193*4882a593Smuzhiyun */
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun /*
1196*4882a593Smuzhiyun * Emulate what mpt_put_msg_frame() does /wrt to sanity
1197*4882a593Smuzhiyun * setting cb_idx/req_idx. But ONLY if this request
1198*4882a593Smuzhiyun * is in proper (pre-alloc'd) request buffer range...
1199*4882a593Smuzhiyun */
1200*4882a593Smuzhiyun ii = MFPTR_2_MPT_INDEX(ioc,(MPT_FRAME_HDR*)req);
1201*4882a593Smuzhiyun if (reqBytes >= 12 && ii >= 0 && ii < ioc->req_depth) {
1202*4882a593Smuzhiyun MPT_FRAME_HDR *mf = (MPT_FRAME_HDR*)req;
1203*4882a593Smuzhiyun mf->u.frame.hwhdr.msgctxu.fld.req_idx = cpu_to_le16(ii);
1204*4882a593Smuzhiyun mf->u.frame.hwhdr.msgctxu.fld.cb_idx = cb_idx;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun /* Make sure there are no doorbells */
1208*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Doorbell,
1211*4882a593Smuzhiyun ((MPI_FUNCTION_HANDSHAKE<<MPI_DOORBELL_FUNCTION_SHIFT) |
1212*4882a593Smuzhiyun ((reqBytes/4)<<MPI_DOORBELL_ADD_DWORDS_SHIFT)));
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun /* Wait for IOC doorbell int */
1215*4882a593Smuzhiyun if ((ii = WaitForDoorbellInt(ioc, 5, sleepFlag)) < 0) {
1216*4882a593Smuzhiyun return ii;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* Read doorbell and check for active bit */
1220*4882a593Smuzhiyun if (!(CHIPREG_READ32(&ioc->chip->Doorbell) & MPI_DOORBELL_ACTIVE))
1221*4882a593Smuzhiyun return -5;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun dhsprintk(ioc, printk(MYIOC_s_DEBUG_FMT "mpt_send_handshake_request start, WaitCnt=%d\n",
1224*4882a593Smuzhiyun ioc->name, ii));
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun if ((r = WaitForDoorbellAck(ioc, 5, sleepFlag)) < 0) {
1229*4882a593Smuzhiyun return -2;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /* Send request via doorbell handshake */
1233*4882a593Smuzhiyun req_as_bytes = (u8 *) req;
1234*4882a593Smuzhiyun for (ii = 0; ii < reqBytes/4; ii++) {
1235*4882a593Smuzhiyun u32 word;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun word = ((req_as_bytes[(ii*4) + 0] << 0) |
1238*4882a593Smuzhiyun (req_as_bytes[(ii*4) + 1] << 8) |
1239*4882a593Smuzhiyun (req_as_bytes[(ii*4) + 2] << 16) |
1240*4882a593Smuzhiyun (req_as_bytes[(ii*4) + 3] << 24));
1241*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Doorbell, word);
1242*4882a593Smuzhiyun if ((r = WaitForDoorbellAck(ioc, 5, sleepFlag)) < 0) {
1243*4882a593Smuzhiyun r = -3;
1244*4882a593Smuzhiyun break;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun if (r >= 0 && WaitForDoorbellInt(ioc, 10, sleepFlag) >= 0)
1249*4882a593Smuzhiyun r = 0;
1250*4882a593Smuzhiyun else
1251*4882a593Smuzhiyun r = -4;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun /* Make sure there are no doorbells */
1254*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun return r;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
1260*4882a593Smuzhiyun /**
1261*4882a593Smuzhiyun * mpt_host_page_access_control - control the IOC's Host Page Buffer access
1262*4882a593Smuzhiyun * @ioc: Pointer to MPT adapter structure
1263*4882a593Smuzhiyun * @access_control_value: define bits below
1264*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
1265*4882a593Smuzhiyun *
1266*4882a593Smuzhiyun * Provides mechanism for the host driver to control the IOC's
1267*4882a593Smuzhiyun * Host Page Buffer access.
1268*4882a593Smuzhiyun *
1269*4882a593Smuzhiyun * Access Control Value - bits[15:12]
1270*4882a593Smuzhiyun * 0h Reserved
1271*4882a593Smuzhiyun * 1h Enable Access { MPI_DB_HPBAC_ENABLE_ACCESS }
1272*4882a593Smuzhiyun * 2h Disable Access { MPI_DB_HPBAC_DISABLE_ACCESS }
1273*4882a593Smuzhiyun * 3h Free Buffer { MPI_DB_HPBAC_FREE_BUFFER }
1274*4882a593Smuzhiyun *
1275*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
1276*4882a593Smuzhiyun */
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun static int
mpt_host_page_access_control(MPT_ADAPTER * ioc,u8 access_control_value,int sleepFlag)1279*4882a593Smuzhiyun mpt_host_page_access_control(MPT_ADAPTER *ioc, u8 access_control_value, int sleepFlag)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun int r = 0;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun /* return if in use */
1284*4882a593Smuzhiyun if (CHIPREG_READ32(&ioc->chip->Doorbell)
1285*4882a593Smuzhiyun & MPI_DOORBELL_ACTIVE)
1286*4882a593Smuzhiyun return -1;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Doorbell,
1291*4882a593Smuzhiyun ((MPI_FUNCTION_HOST_PAGEBUF_ACCESS_CONTROL
1292*4882a593Smuzhiyun <<MPI_DOORBELL_FUNCTION_SHIFT) |
1293*4882a593Smuzhiyun (access_control_value<<12)));
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun /* Wait for IOC to clear Doorbell Status bit */
1296*4882a593Smuzhiyun if ((r = WaitForDoorbellAck(ioc, 5, sleepFlag)) < 0) {
1297*4882a593Smuzhiyun return -2;
1298*4882a593Smuzhiyun }else
1299*4882a593Smuzhiyun return 0;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
1303*4882a593Smuzhiyun /**
1304*4882a593Smuzhiyun * mpt_host_page_alloc - allocate system memory for the fw
1305*4882a593Smuzhiyun * @ioc: Pointer to pointer to IOC adapter
1306*4882a593Smuzhiyun * @ioc_init: Pointer to ioc init config page
1307*4882a593Smuzhiyun *
1308*4882a593Smuzhiyun * If we already allocated memory in past, then resend the same pointer.
1309*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
1310*4882a593Smuzhiyun */
1311*4882a593Smuzhiyun static int
mpt_host_page_alloc(MPT_ADAPTER * ioc,pIOCInit_t ioc_init)1312*4882a593Smuzhiyun mpt_host_page_alloc(MPT_ADAPTER *ioc, pIOCInit_t ioc_init)
1313*4882a593Smuzhiyun {
1314*4882a593Smuzhiyun char *psge;
1315*4882a593Smuzhiyun int flags_length;
1316*4882a593Smuzhiyun u32 host_page_buffer_sz=0;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun if(!ioc->HostPageBuffer) {
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun host_page_buffer_sz =
1321*4882a593Smuzhiyun le32_to_cpu(ioc->facts.HostPageBufferSGE.FlagsLength) & 0xFFFFFF;
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun if(!host_page_buffer_sz)
1324*4882a593Smuzhiyun return 0; /* fw doesn't need any host buffers */
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun /* spin till we get enough memory */
1327*4882a593Smuzhiyun while (host_page_buffer_sz > 0) {
1328*4882a593Smuzhiyun ioc->HostPageBuffer =
1329*4882a593Smuzhiyun dma_alloc_coherent(&ioc->pcidev->dev,
1330*4882a593Smuzhiyun host_page_buffer_sz,
1331*4882a593Smuzhiyun &ioc->HostPageBuffer_dma,
1332*4882a593Smuzhiyun GFP_KERNEL);
1333*4882a593Smuzhiyun if (ioc->HostPageBuffer) {
1334*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT
1335*4882a593Smuzhiyun "host_page_buffer @ %p, dma @ %x, sz=%d bytes\n",
1336*4882a593Smuzhiyun ioc->name, ioc->HostPageBuffer,
1337*4882a593Smuzhiyun (u32)ioc->HostPageBuffer_dma,
1338*4882a593Smuzhiyun host_page_buffer_sz));
1339*4882a593Smuzhiyun ioc->alloc_total += host_page_buffer_sz;
1340*4882a593Smuzhiyun ioc->HostPageBuffer_sz = host_page_buffer_sz;
1341*4882a593Smuzhiyun break;
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun host_page_buffer_sz -= (4*1024);
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun if(!ioc->HostPageBuffer) {
1349*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT
1350*4882a593Smuzhiyun "Failed to alloc memory for host_page_buffer!\n",
1351*4882a593Smuzhiyun ioc->name);
1352*4882a593Smuzhiyun return -999;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun psge = (char *)&ioc_init->HostPageBufferSGE;
1356*4882a593Smuzhiyun flags_length = MPI_SGE_FLAGS_SIMPLE_ELEMENT |
1357*4882a593Smuzhiyun MPI_SGE_FLAGS_SYSTEM_ADDRESS |
1358*4882a593Smuzhiyun MPI_SGE_FLAGS_HOST_TO_IOC |
1359*4882a593Smuzhiyun MPI_SGE_FLAGS_END_OF_BUFFER;
1360*4882a593Smuzhiyun flags_length = flags_length << MPI_SGE_FLAGS_SHIFT;
1361*4882a593Smuzhiyun flags_length |= ioc->HostPageBuffer_sz;
1362*4882a593Smuzhiyun ioc->add_sge(psge, flags_length, ioc->HostPageBuffer_dma);
1363*4882a593Smuzhiyun ioc->facts.HostPageBufferSGE = ioc_init->HostPageBufferSGE;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun return 0;
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
1369*4882a593Smuzhiyun /**
1370*4882a593Smuzhiyun * mpt_verify_adapter - Given IOC identifier, set pointer to its adapter structure.
1371*4882a593Smuzhiyun * @iocid: IOC unique identifier (integer)
1372*4882a593Smuzhiyun * @iocpp: Pointer to pointer to IOC adapter
1373*4882a593Smuzhiyun *
1374*4882a593Smuzhiyun * Given a unique IOC identifier, set pointer to the associated MPT
1375*4882a593Smuzhiyun * adapter structure.
1376*4882a593Smuzhiyun *
1377*4882a593Smuzhiyun * Returns iocid and sets iocpp if iocid is found.
1378*4882a593Smuzhiyun * Returns -1 if iocid is not found.
1379*4882a593Smuzhiyun */
1380*4882a593Smuzhiyun int
mpt_verify_adapter(int iocid,MPT_ADAPTER ** iocpp)1381*4882a593Smuzhiyun mpt_verify_adapter(int iocid, MPT_ADAPTER **iocpp)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun MPT_ADAPTER *ioc;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun list_for_each_entry(ioc,&ioc_list,list) {
1386*4882a593Smuzhiyun if (ioc->id == iocid) {
1387*4882a593Smuzhiyun *iocpp =ioc;
1388*4882a593Smuzhiyun return iocid;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun *iocpp = NULL;
1393*4882a593Smuzhiyun return -1;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun /**
1397*4882a593Smuzhiyun * mpt_get_product_name - returns product string
1398*4882a593Smuzhiyun * @vendor: pci vendor id
1399*4882a593Smuzhiyun * @device: pci device id
1400*4882a593Smuzhiyun * @revision: pci revision id
1401*4882a593Smuzhiyun *
1402*4882a593Smuzhiyun * Returns product string displayed when driver loads,
1403*4882a593Smuzhiyun * in /proc/mpt/summary and /sysfs/class/scsi_host/host<X>/version_product
1404*4882a593Smuzhiyun *
1405*4882a593Smuzhiyun **/
1406*4882a593Smuzhiyun static const char*
mpt_get_product_name(u16 vendor,u16 device,u8 revision)1407*4882a593Smuzhiyun mpt_get_product_name(u16 vendor, u16 device, u8 revision)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun char *product_str = NULL;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun if (vendor == PCI_VENDOR_ID_BROCADE) {
1412*4882a593Smuzhiyun switch (device)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC949E:
1415*4882a593Smuzhiyun switch (revision)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun case 0x00:
1418*4882a593Smuzhiyun product_str = "BRE040 A0";
1419*4882a593Smuzhiyun break;
1420*4882a593Smuzhiyun case 0x01:
1421*4882a593Smuzhiyun product_str = "BRE040 A1";
1422*4882a593Smuzhiyun break;
1423*4882a593Smuzhiyun default:
1424*4882a593Smuzhiyun product_str = "BRE040";
1425*4882a593Smuzhiyun break;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun break;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun goto out;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun switch (device)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC909:
1435*4882a593Smuzhiyun product_str = "LSIFC909 B1";
1436*4882a593Smuzhiyun break;
1437*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC919:
1438*4882a593Smuzhiyun product_str = "LSIFC919 B0";
1439*4882a593Smuzhiyun break;
1440*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC929:
1441*4882a593Smuzhiyun product_str = "LSIFC929 B0";
1442*4882a593Smuzhiyun break;
1443*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC919X:
1444*4882a593Smuzhiyun if (revision < 0x80)
1445*4882a593Smuzhiyun product_str = "LSIFC919X A0";
1446*4882a593Smuzhiyun else
1447*4882a593Smuzhiyun product_str = "LSIFC919XL A1";
1448*4882a593Smuzhiyun break;
1449*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC929X:
1450*4882a593Smuzhiyun if (revision < 0x80)
1451*4882a593Smuzhiyun product_str = "LSIFC929X A0";
1452*4882a593Smuzhiyun else
1453*4882a593Smuzhiyun product_str = "LSIFC929XL A1";
1454*4882a593Smuzhiyun break;
1455*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC939X:
1456*4882a593Smuzhiyun product_str = "LSIFC939X A1";
1457*4882a593Smuzhiyun break;
1458*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC949X:
1459*4882a593Smuzhiyun product_str = "LSIFC949X A1";
1460*4882a593Smuzhiyun break;
1461*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC949E:
1462*4882a593Smuzhiyun switch (revision)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun case 0x00:
1465*4882a593Smuzhiyun product_str = "LSIFC949E A0";
1466*4882a593Smuzhiyun break;
1467*4882a593Smuzhiyun case 0x01:
1468*4882a593Smuzhiyun product_str = "LSIFC949E A1";
1469*4882a593Smuzhiyun break;
1470*4882a593Smuzhiyun default:
1471*4882a593Smuzhiyun product_str = "LSIFC949E";
1472*4882a593Smuzhiyun break;
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun break;
1475*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_53C1030:
1476*4882a593Smuzhiyun switch (revision)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun case 0x00:
1479*4882a593Smuzhiyun product_str = "LSI53C1030 A0";
1480*4882a593Smuzhiyun break;
1481*4882a593Smuzhiyun case 0x01:
1482*4882a593Smuzhiyun product_str = "LSI53C1030 B0";
1483*4882a593Smuzhiyun break;
1484*4882a593Smuzhiyun case 0x03:
1485*4882a593Smuzhiyun product_str = "LSI53C1030 B1";
1486*4882a593Smuzhiyun break;
1487*4882a593Smuzhiyun case 0x07:
1488*4882a593Smuzhiyun product_str = "LSI53C1030 B2";
1489*4882a593Smuzhiyun break;
1490*4882a593Smuzhiyun case 0x08:
1491*4882a593Smuzhiyun product_str = "LSI53C1030 C0";
1492*4882a593Smuzhiyun break;
1493*4882a593Smuzhiyun case 0x80:
1494*4882a593Smuzhiyun product_str = "LSI53C1030T A0";
1495*4882a593Smuzhiyun break;
1496*4882a593Smuzhiyun case 0x83:
1497*4882a593Smuzhiyun product_str = "LSI53C1030T A2";
1498*4882a593Smuzhiyun break;
1499*4882a593Smuzhiyun case 0x87:
1500*4882a593Smuzhiyun product_str = "LSI53C1030T A3";
1501*4882a593Smuzhiyun break;
1502*4882a593Smuzhiyun case 0xc1:
1503*4882a593Smuzhiyun product_str = "LSI53C1020A A1";
1504*4882a593Smuzhiyun break;
1505*4882a593Smuzhiyun default:
1506*4882a593Smuzhiyun product_str = "LSI53C1030";
1507*4882a593Smuzhiyun break;
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun break;
1510*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_1030_53C1035:
1511*4882a593Smuzhiyun switch (revision)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun case 0x03:
1514*4882a593Smuzhiyun product_str = "LSI53C1035 A2";
1515*4882a593Smuzhiyun break;
1516*4882a593Smuzhiyun case 0x04:
1517*4882a593Smuzhiyun product_str = "LSI53C1035 B0";
1518*4882a593Smuzhiyun break;
1519*4882a593Smuzhiyun default:
1520*4882a593Smuzhiyun product_str = "LSI53C1035";
1521*4882a593Smuzhiyun break;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun break;
1524*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_SAS1064:
1525*4882a593Smuzhiyun switch (revision)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun case 0x00:
1528*4882a593Smuzhiyun product_str = "LSISAS1064 A1";
1529*4882a593Smuzhiyun break;
1530*4882a593Smuzhiyun case 0x01:
1531*4882a593Smuzhiyun product_str = "LSISAS1064 A2";
1532*4882a593Smuzhiyun break;
1533*4882a593Smuzhiyun case 0x02:
1534*4882a593Smuzhiyun product_str = "LSISAS1064 A3";
1535*4882a593Smuzhiyun break;
1536*4882a593Smuzhiyun case 0x03:
1537*4882a593Smuzhiyun product_str = "LSISAS1064 A4";
1538*4882a593Smuzhiyun break;
1539*4882a593Smuzhiyun default:
1540*4882a593Smuzhiyun product_str = "LSISAS1064";
1541*4882a593Smuzhiyun break;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun break;
1544*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_SAS1064E:
1545*4882a593Smuzhiyun switch (revision)
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun case 0x00:
1548*4882a593Smuzhiyun product_str = "LSISAS1064E A0";
1549*4882a593Smuzhiyun break;
1550*4882a593Smuzhiyun case 0x01:
1551*4882a593Smuzhiyun product_str = "LSISAS1064E B0";
1552*4882a593Smuzhiyun break;
1553*4882a593Smuzhiyun case 0x02:
1554*4882a593Smuzhiyun product_str = "LSISAS1064E B1";
1555*4882a593Smuzhiyun break;
1556*4882a593Smuzhiyun case 0x04:
1557*4882a593Smuzhiyun product_str = "LSISAS1064E B2";
1558*4882a593Smuzhiyun break;
1559*4882a593Smuzhiyun case 0x08:
1560*4882a593Smuzhiyun product_str = "LSISAS1064E B3";
1561*4882a593Smuzhiyun break;
1562*4882a593Smuzhiyun default:
1563*4882a593Smuzhiyun product_str = "LSISAS1064E";
1564*4882a593Smuzhiyun break;
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun break;
1567*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_SAS1068:
1568*4882a593Smuzhiyun switch (revision)
1569*4882a593Smuzhiyun {
1570*4882a593Smuzhiyun case 0x00:
1571*4882a593Smuzhiyun product_str = "LSISAS1068 A0";
1572*4882a593Smuzhiyun break;
1573*4882a593Smuzhiyun case 0x01:
1574*4882a593Smuzhiyun product_str = "LSISAS1068 B0";
1575*4882a593Smuzhiyun break;
1576*4882a593Smuzhiyun case 0x02:
1577*4882a593Smuzhiyun product_str = "LSISAS1068 B1";
1578*4882a593Smuzhiyun break;
1579*4882a593Smuzhiyun default:
1580*4882a593Smuzhiyun product_str = "LSISAS1068";
1581*4882a593Smuzhiyun break;
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun break;
1584*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_SAS1068E:
1585*4882a593Smuzhiyun switch (revision)
1586*4882a593Smuzhiyun {
1587*4882a593Smuzhiyun case 0x00:
1588*4882a593Smuzhiyun product_str = "LSISAS1068E A0";
1589*4882a593Smuzhiyun break;
1590*4882a593Smuzhiyun case 0x01:
1591*4882a593Smuzhiyun product_str = "LSISAS1068E B0";
1592*4882a593Smuzhiyun break;
1593*4882a593Smuzhiyun case 0x02:
1594*4882a593Smuzhiyun product_str = "LSISAS1068E B1";
1595*4882a593Smuzhiyun break;
1596*4882a593Smuzhiyun case 0x04:
1597*4882a593Smuzhiyun product_str = "LSISAS1068E B2";
1598*4882a593Smuzhiyun break;
1599*4882a593Smuzhiyun case 0x08:
1600*4882a593Smuzhiyun product_str = "LSISAS1068E B3";
1601*4882a593Smuzhiyun break;
1602*4882a593Smuzhiyun default:
1603*4882a593Smuzhiyun product_str = "LSISAS1068E";
1604*4882a593Smuzhiyun break;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun break;
1607*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_SAS1078:
1608*4882a593Smuzhiyun switch (revision)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun case 0x00:
1611*4882a593Smuzhiyun product_str = "LSISAS1078 A0";
1612*4882a593Smuzhiyun break;
1613*4882a593Smuzhiyun case 0x01:
1614*4882a593Smuzhiyun product_str = "LSISAS1078 B0";
1615*4882a593Smuzhiyun break;
1616*4882a593Smuzhiyun case 0x02:
1617*4882a593Smuzhiyun product_str = "LSISAS1078 C0";
1618*4882a593Smuzhiyun break;
1619*4882a593Smuzhiyun case 0x03:
1620*4882a593Smuzhiyun product_str = "LSISAS1078 C1";
1621*4882a593Smuzhiyun break;
1622*4882a593Smuzhiyun case 0x04:
1623*4882a593Smuzhiyun product_str = "LSISAS1078 C2";
1624*4882a593Smuzhiyun break;
1625*4882a593Smuzhiyun default:
1626*4882a593Smuzhiyun product_str = "LSISAS1078";
1627*4882a593Smuzhiyun break;
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun break;
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun out:
1633*4882a593Smuzhiyun return product_str;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun /**
1637*4882a593Smuzhiyun * mpt_mapresources - map in memory mapped io
1638*4882a593Smuzhiyun * @ioc: Pointer to pointer to IOC adapter
1639*4882a593Smuzhiyun *
1640*4882a593Smuzhiyun **/
1641*4882a593Smuzhiyun static int
mpt_mapresources(MPT_ADAPTER * ioc)1642*4882a593Smuzhiyun mpt_mapresources(MPT_ADAPTER *ioc)
1643*4882a593Smuzhiyun {
1644*4882a593Smuzhiyun u8 __iomem *mem;
1645*4882a593Smuzhiyun int ii;
1646*4882a593Smuzhiyun resource_size_t mem_phys;
1647*4882a593Smuzhiyun unsigned long port;
1648*4882a593Smuzhiyun u32 msize;
1649*4882a593Smuzhiyun u32 psize;
1650*4882a593Smuzhiyun int r = -ENODEV;
1651*4882a593Smuzhiyun struct pci_dev *pdev;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun pdev = ioc->pcidev;
1654*4882a593Smuzhiyun ioc->bars = pci_select_bars(pdev, IORESOURCE_MEM);
1655*4882a593Smuzhiyun if (pci_enable_device_mem(pdev)) {
1656*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "pci_enable_device_mem() "
1657*4882a593Smuzhiyun "failed\n", ioc->name);
1658*4882a593Smuzhiyun return r;
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun if (pci_request_selected_regions(pdev, ioc->bars, "mpt")) {
1661*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "pci_request_selected_regions() with "
1662*4882a593Smuzhiyun "MEM failed\n", ioc->name);
1663*4882a593Smuzhiyun goto out_pci_disable_device;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun if (sizeof(dma_addr_t) > 4) {
1667*4882a593Smuzhiyun const uint64_t required_mask = dma_get_required_mask
1668*4882a593Smuzhiyun (&pdev->dev);
1669*4882a593Smuzhiyun if (required_mask > DMA_BIT_MASK(32)
1670*4882a593Smuzhiyun && !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
1671*4882a593Smuzhiyun && !pci_set_consistent_dma_mask(pdev,
1672*4882a593Smuzhiyun DMA_BIT_MASK(64))) {
1673*4882a593Smuzhiyun ioc->dma_mask = DMA_BIT_MASK(64);
1674*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT
1675*4882a593Smuzhiyun ": 64 BIT PCI BUS DMA ADDRESSING SUPPORTED\n",
1676*4882a593Smuzhiyun ioc->name));
1677*4882a593Smuzhiyun } else if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))
1678*4882a593Smuzhiyun && !pci_set_consistent_dma_mask(pdev,
1679*4882a593Smuzhiyun DMA_BIT_MASK(32))) {
1680*4882a593Smuzhiyun ioc->dma_mask = DMA_BIT_MASK(32);
1681*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT
1682*4882a593Smuzhiyun ": 32 BIT PCI BUS DMA ADDRESSING SUPPORTED\n",
1683*4882a593Smuzhiyun ioc->name));
1684*4882a593Smuzhiyun } else {
1685*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "no suitable DMA mask for %s\n",
1686*4882a593Smuzhiyun ioc->name, pci_name(pdev));
1687*4882a593Smuzhiyun goto out_pci_release_region;
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun } else {
1690*4882a593Smuzhiyun if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))
1691*4882a593Smuzhiyun && !pci_set_consistent_dma_mask(pdev,
1692*4882a593Smuzhiyun DMA_BIT_MASK(32))) {
1693*4882a593Smuzhiyun ioc->dma_mask = DMA_BIT_MASK(32);
1694*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT
1695*4882a593Smuzhiyun ": 32 BIT PCI BUS DMA ADDRESSING SUPPORTED\n",
1696*4882a593Smuzhiyun ioc->name));
1697*4882a593Smuzhiyun } else {
1698*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "no suitable DMA mask for %s\n",
1699*4882a593Smuzhiyun ioc->name, pci_name(pdev));
1700*4882a593Smuzhiyun goto out_pci_release_region;
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun mem_phys = msize = 0;
1705*4882a593Smuzhiyun port = psize = 0;
1706*4882a593Smuzhiyun for (ii = 0; ii < DEVICE_COUNT_RESOURCE; ii++) {
1707*4882a593Smuzhiyun if (pci_resource_flags(pdev, ii) & PCI_BASE_ADDRESS_SPACE_IO) {
1708*4882a593Smuzhiyun if (psize)
1709*4882a593Smuzhiyun continue;
1710*4882a593Smuzhiyun /* Get I/O space! */
1711*4882a593Smuzhiyun port = pci_resource_start(pdev, ii);
1712*4882a593Smuzhiyun psize = pci_resource_len(pdev, ii);
1713*4882a593Smuzhiyun } else {
1714*4882a593Smuzhiyun if (msize)
1715*4882a593Smuzhiyun continue;
1716*4882a593Smuzhiyun /* Get memmap */
1717*4882a593Smuzhiyun mem_phys = pci_resource_start(pdev, ii);
1718*4882a593Smuzhiyun msize = pci_resource_len(pdev, ii);
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun ioc->mem_size = msize;
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun mem = NULL;
1724*4882a593Smuzhiyun /* Get logical ptr for PciMem0 space */
1725*4882a593Smuzhiyun /*mem = ioremap(mem_phys, msize);*/
1726*4882a593Smuzhiyun mem = ioremap(mem_phys, msize);
1727*4882a593Smuzhiyun if (mem == NULL) {
1728*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT ": ERROR - Unable to map adapter"
1729*4882a593Smuzhiyun " memory!\n", ioc->name);
1730*4882a593Smuzhiyun r = -EINVAL;
1731*4882a593Smuzhiyun goto out_pci_release_region;
1732*4882a593Smuzhiyun }
1733*4882a593Smuzhiyun ioc->memmap = mem;
1734*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT "mem = %p, mem_phys = %llx\n",
1735*4882a593Smuzhiyun ioc->name, mem, (unsigned long long)mem_phys));
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun ioc->mem_phys = mem_phys;
1738*4882a593Smuzhiyun ioc->chip = (SYSIF_REGS __iomem *)mem;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun /* Save Port IO values in case we need to do downloadboot */
1741*4882a593Smuzhiyun ioc->pio_mem_phys = port;
1742*4882a593Smuzhiyun ioc->pio_chip = (SYSIF_REGS __iomem *)port;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun return 0;
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun out_pci_release_region:
1747*4882a593Smuzhiyun pci_release_selected_regions(pdev, ioc->bars);
1748*4882a593Smuzhiyun out_pci_disable_device:
1749*4882a593Smuzhiyun pci_disable_device(pdev);
1750*4882a593Smuzhiyun return r;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
1754*4882a593Smuzhiyun /**
1755*4882a593Smuzhiyun * mpt_attach - Install a PCI intelligent MPT adapter.
1756*4882a593Smuzhiyun * @pdev: Pointer to pci_dev structure
1757*4882a593Smuzhiyun * @id: PCI device ID information
1758*4882a593Smuzhiyun *
1759*4882a593Smuzhiyun * This routine performs all the steps necessary to bring the IOC of
1760*4882a593Smuzhiyun * a MPT adapter to a OPERATIONAL state. This includes registering
1761*4882a593Smuzhiyun * memory regions, registering the interrupt, and allocating request
1762*4882a593Smuzhiyun * and reply memory pools.
1763*4882a593Smuzhiyun *
1764*4882a593Smuzhiyun * This routine also pre-fetches the LAN MAC address of a Fibre Channel
1765*4882a593Smuzhiyun * MPT adapter.
1766*4882a593Smuzhiyun *
1767*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
1768*4882a593Smuzhiyun *
1769*4882a593Smuzhiyun * TODO: Add support for polled controllers
1770*4882a593Smuzhiyun */
1771*4882a593Smuzhiyun int
mpt_attach(struct pci_dev * pdev,const struct pci_device_id * id)1772*4882a593Smuzhiyun mpt_attach(struct pci_dev *pdev, const struct pci_device_id *id)
1773*4882a593Smuzhiyun {
1774*4882a593Smuzhiyun MPT_ADAPTER *ioc;
1775*4882a593Smuzhiyun u8 cb_idx;
1776*4882a593Smuzhiyun int r = -ENODEV;
1777*4882a593Smuzhiyun u8 pcixcmd;
1778*4882a593Smuzhiyun static int mpt_ids = 0;
1779*4882a593Smuzhiyun #ifdef CONFIG_PROC_FS
1780*4882a593Smuzhiyun struct proc_dir_entry *dent;
1781*4882a593Smuzhiyun #endif
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun ioc = kzalloc(sizeof(MPT_ADAPTER), GFP_KERNEL);
1784*4882a593Smuzhiyun if (ioc == NULL) {
1785*4882a593Smuzhiyun printk(KERN_ERR MYNAM ": ERROR - Insufficient memory to add adapter!\n");
1786*4882a593Smuzhiyun return -ENOMEM;
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun ioc->id = mpt_ids++;
1790*4882a593Smuzhiyun sprintf(ioc->name, "ioc%d", ioc->id);
1791*4882a593Smuzhiyun dinitprintk(ioc, printk(KERN_WARNING MYNAM ": mpt_adapter_install\n"));
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun /*
1794*4882a593Smuzhiyun * set initial debug level
1795*4882a593Smuzhiyun * (refer to mptdebug.h)
1796*4882a593Smuzhiyun *
1797*4882a593Smuzhiyun */
1798*4882a593Smuzhiyun ioc->debug_level = mpt_debug_level;
1799*4882a593Smuzhiyun if (mpt_debug_level)
1800*4882a593Smuzhiyun printk(KERN_INFO "mpt_debug_level=%xh\n", mpt_debug_level);
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT ": mpt_adapter_install\n", ioc->name));
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun ioc->pcidev = pdev;
1805*4882a593Smuzhiyun if (mpt_mapresources(ioc)) {
1806*4882a593Smuzhiyun goto out_free_ioc;
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun /*
1810*4882a593Smuzhiyun * Setting up proper handlers for scatter gather handling
1811*4882a593Smuzhiyun */
1812*4882a593Smuzhiyun if (ioc->dma_mask == DMA_BIT_MASK(64)) {
1813*4882a593Smuzhiyun if (pdev->device == MPI_MANUFACTPAGE_DEVID_SAS1078)
1814*4882a593Smuzhiyun ioc->add_sge = &mpt_add_sge_64bit_1078;
1815*4882a593Smuzhiyun else
1816*4882a593Smuzhiyun ioc->add_sge = &mpt_add_sge_64bit;
1817*4882a593Smuzhiyun ioc->add_chain = &mpt_add_chain_64bit;
1818*4882a593Smuzhiyun ioc->sg_addr_size = 8;
1819*4882a593Smuzhiyun } else {
1820*4882a593Smuzhiyun ioc->add_sge = &mpt_add_sge;
1821*4882a593Smuzhiyun ioc->add_chain = &mpt_add_chain;
1822*4882a593Smuzhiyun ioc->sg_addr_size = 4;
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun ioc->SGE_size = sizeof(u32) + ioc->sg_addr_size;
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun ioc->alloc_total = sizeof(MPT_ADAPTER);
1827*4882a593Smuzhiyun ioc->req_sz = MPT_DEFAULT_FRAME_SIZE; /* avoid div by zero! */
1828*4882a593Smuzhiyun ioc->reply_sz = MPT_REPLY_FRAME_SIZE;
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun spin_lock_init(&ioc->taskmgmt_lock);
1832*4882a593Smuzhiyun mutex_init(&ioc->internal_cmds.mutex);
1833*4882a593Smuzhiyun init_completion(&ioc->internal_cmds.done);
1834*4882a593Smuzhiyun mutex_init(&ioc->mptbase_cmds.mutex);
1835*4882a593Smuzhiyun init_completion(&ioc->mptbase_cmds.done);
1836*4882a593Smuzhiyun mutex_init(&ioc->taskmgmt_cmds.mutex);
1837*4882a593Smuzhiyun init_completion(&ioc->taskmgmt_cmds.done);
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun /* Initialize the event logging.
1840*4882a593Smuzhiyun */
1841*4882a593Smuzhiyun ioc->eventTypes = 0; /* None */
1842*4882a593Smuzhiyun ioc->eventContext = 0;
1843*4882a593Smuzhiyun ioc->eventLogSize = 0;
1844*4882a593Smuzhiyun ioc->events = NULL;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun #ifdef MFCNT
1847*4882a593Smuzhiyun ioc->mfcnt = 0;
1848*4882a593Smuzhiyun #endif
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun ioc->sh = NULL;
1851*4882a593Smuzhiyun ioc->cached_fw = NULL;
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun /* Initialize SCSI Config Data structure
1854*4882a593Smuzhiyun */
1855*4882a593Smuzhiyun memset(&ioc->spi_data, 0, sizeof(SpiCfgData));
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun /* Initialize the fc rport list head.
1858*4882a593Smuzhiyun */
1859*4882a593Smuzhiyun INIT_LIST_HEAD(&ioc->fc_rports);
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun /* Find lookup slot. */
1862*4882a593Smuzhiyun INIT_LIST_HEAD(&ioc->list);
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun /* Initialize workqueue */
1866*4882a593Smuzhiyun INIT_DELAYED_WORK(&ioc->fault_reset_work, mpt_fault_reset_work);
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun snprintf(ioc->reset_work_q_name, MPT_KOBJ_NAME_LEN,
1869*4882a593Smuzhiyun "mpt_poll_%d", ioc->id);
1870*4882a593Smuzhiyun ioc->reset_work_q = alloc_workqueue(ioc->reset_work_q_name,
1871*4882a593Smuzhiyun WQ_MEM_RECLAIM, 0);
1872*4882a593Smuzhiyun if (!ioc->reset_work_q) {
1873*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Insufficient memory to add adapter!\n",
1874*4882a593Smuzhiyun ioc->name);
1875*4882a593Smuzhiyun r = -ENOMEM;
1876*4882a593Smuzhiyun goto out_unmap_resources;
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT "facts @ %p, pfacts[0] @ %p\n",
1880*4882a593Smuzhiyun ioc->name, &ioc->facts, &ioc->pfacts[0]));
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun ioc->prod_name = mpt_get_product_name(pdev->vendor, pdev->device,
1883*4882a593Smuzhiyun pdev->revision);
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun switch (pdev->device)
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC939X:
1888*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC949X:
1889*4882a593Smuzhiyun ioc->errata_flag_1064 = 1;
1890*4882a593Smuzhiyun fallthrough;
1891*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC909:
1892*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC929:
1893*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC919:
1894*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC949E:
1895*4882a593Smuzhiyun ioc->bus_type = FC;
1896*4882a593Smuzhiyun break;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC929X:
1899*4882a593Smuzhiyun if (pdev->revision < XL_929) {
1900*4882a593Smuzhiyun /* 929X Chip Fix. Set Split transactions level
1901*4882a593Smuzhiyun * for PCIX. Set MOST bits to zero.
1902*4882a593Smuzhiyun */
1903*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x6a, &pcixcmd);
1904*4882a593Smuzhiyun pcixcmd &= 0x8F;
1905*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x6a, pcixcmd);
1906*4882a593Smuzhiyun } else {
1907*4882a593Smuzhiyun /* 929XL Chip Fix. Set MMRBC to 0x08.
1908*4882a593Smuzhiyun */
1909*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x6a, &pcixcmd);
1910*4882a593Smuzhiyun pcixcmd |= 0x08;
1911*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x6a, pcixcmd);
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun ioc->bus_type = FC;
1914*4882a593Smuzhiyun break;
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVICEID_FC919X:
1917*4882a593Smuzhiyun /* 919X Chip Fix. Set Split transactions level
1918*4882a593Smuzhiyun * for PCIX. Set MOST bits to zero.
1919*4882a593Smuzhiyun */
1920*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x6a, &pcixcmd);
1921*4882a593Smuzhiyun pcixcmd &= 0x8F;
1922*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x6a, pcixcmd);
1923*4882a593Smuzhiyun ioc->bus_type = FC;
1924*4882a593Smuzhiyun break;
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_53C1030:
1927*4882a593Smuzhiyun /* 1030 Chip Fix. Disable Split transactions
1928*4882a593Smuzhiyun * for PCIX. Set MOST bits to zero if Rev < C0( = 8).
1929*4882a593Smuzhiyun */
1930*4882a593Smuzhiyun if (pdev->revision < C0_1030) {
1931*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x6a, &pcixcmd);
1932*4882a593Smuzhiyun pcixcmd &= 0x8F;
1933*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x6a, pcixcmd);
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun fallthrough;
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_1030_53C1035:
1938*4882a593Smuzhiyun ioc->bus_type = SPI;
1939*4882a593Smuzhiyun break;
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_SAS1064:
1942*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_SAS1068:
1943*4882a593Smuzhiyun ioc->errata_flag_1064 = 1;
1944*4882a593Smuzhiyun ioc->bus_type = SAS;
1945*4882a593Smuzhiyun break;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_SAS1064E:
1948*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_SAS1068E:
1949*4882a593Smuzhiyun case MPI_MANUFACTPAGE_DEVID_SAS1078:
1950*4882a593Smuzhiyun ioc->bus_type = SAS;
1951*4882a593Smuzhiyun break;
1952*4882a593Smuzhiyun }
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun switch (ioc->bus_type) {
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun case SAS:
1958*4882a593Smuzhiyun ioc->msi_enable = mpt_msi_enable_sas;
1959*4882a593Smuzhiyun break;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun case SPI:
1962*4882a593Smuzhiyun ioc->msi_enable = mpt_msi_enable_spi;
1963*4882a593Smuzhiyun break;
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun case FC:
1966*4882a593Smuzhiyun ioc->msi_enable = mpt_msi_enable_fc;
1967*4882a593Smuzhiyun break;
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun default:
1970*4882a593Smuzhiyun ioc->msi_enable = 0;
1971*4882a593Smuzhiyun break;
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun ioc->fw_events_off = 1;
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun if (ioc->errata_flag_1064)
1977*4882a593Smuzhiyun pci_disable_io_access(pdev);
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun spin_lock_init(&ioc->FreeQlock);
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun /* Disable all! */
1982*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntMask, 0xFFFFFFFF);
1983*4882a593Smuzhiyun ioc->active = 0;
1984*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun /* Set IOC ptr in the pcidev's driver data. */
1987*4882a593Smuzhiyun pci_set_drvdata(ioc->pcidev, ioc);
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun /* Set lookup ptr. */
1990*4882a593Smuzhiyun list_add_tail(&ioc->list, &ioc_list);
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun /* Check for "bound ports" (929, 929X, 1030, 1035) to reduce redundant resets.
1993*4882a593Smuzhiyun */
1994*4882a593Smuzhiyun mpt_detect_bound_ports(ioc, pdev);
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun INIT_LIST_HEAD(&ioc->fw_event_list);
1997*4882a593Smuzhiyun spin_lock_init(&ioc->fw_event_lock);
1998*4882a593Smuzhiyun snprintf(ioc->fw_event_q_name, MPT_KOBJ_NAME_LEN, "mpt/%d", ioc->id);
1999*4882a593Smuzhiyun ioc->fw_event_q = alloc_workqueue(ioc->fw_event_q_name,
2000*4882a593Smuzhiyun WQ_MEM_RECLAIM, 0);
2001*4882a593Smuzhiyun if (!ioc->fw_event_q) {
2002*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Insufficient memory to add adapter!\n",
2003*4882a593Smuzhiyun ioc->name);
2004*4882a593Smuzhiyun r = -ENOMEM;
2005*4882a593Smuzhiyun goto out_remove_ioc;
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun if ((r = mpt_do_ioc_recovery(ioc, MPT_HOSTEVENT_IOC_BRINGUP,
2009*4882a593Smuzhiyun CAN_SLEEP)) != 0){
2010*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "didn't initialize properly! (%d)\n",
2011*4882a593Smuzhiyun ioc->name, r);
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun destroy_workqueue(ioc->fw_event_q);
2014*4882a593Smuzhiyun ioc->fw_event_q = NULL;
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun list_del(&ioc->list);
2017*4882a593Smuzhiyun if (ioc->alt_ioc)
2018*4882a593Smuzhiyun ioc->alt_ioc->alt_ioc = NULL;
2019*4882a593Smuzhiyun iounmap(ioc->memmap);
2020*4882a593Smuzhiyun if (pci_is_enabled(pdev))
2021*4882a593Smuzhiyun pci_disable_device(pdev);
2022*4882a593Smuzhiyun if (r != -5)
2023*4882a593Smuzhiyun pci_release_selected_regions(pdev, ioc->bars);
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun destroy_workqueue(ioc->reset_work_q);
2026*4882a593Smuzhiyun ioc->reset_work_q = NULL;
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun kfree(ioc);
2029*4882a593Smuzhiyun return r;
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun /* call per device driver probe entry point */
2033*4882a593Smuzhiyun for(cb_idx = 0; cb_idx < MPT_MAX_PROTOCOL_DRIVERS; cb_idx++) {
2034*4882a593Smuzhiyun if(MptDeviceDriverHandlers[cb_idx] &&
2035*4882a593Smuzhiyun MptDeviceDriverHandlers[cb_idx]->probe) {
2036*4882a593Smuzhiyun MptDeviceDriverHandlers[cb_idx]->probe(pdev,id);
2037*4882a593Smuzhiyun }
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun #ifdef CONFIG_PROC_FS
2041*4882a593Smuzhiyun /*
2042*4882a593Smuzhiyun * Create "/proc/mpt/iocN" subdirectory entry for each MPT adapter.
2043*4882a593Smuzhiyun */
2044*4882a593Smuzhiyun dent = proc_mkdir(ioc->name, mpt_proc_root_dir);
2045*4882a593Smuzhiyun if (dent) {
2046*4882a593Smuzhiyun proc_create_single_data("info", S_IRUGO, dent,
2047*4882a593Smuzhiyun mpt_iocinfo_proc_show, ioc);
2048*4882a593Smuzhiyun proc_create_single_data("summary", S_IRUGO, dent,
2049*4882a593Smuzhiyun mpt_summary_proc_show, ioc);
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun #endif
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun if (!ioc->alt_ioc)
2054*4882a593Smuzhiyun queue_delayed_work(ioc->reset_work_q, &ioc->fault_reset_work,
2055*4882a593Smuzhiyun msecs_to_jiffies(MPT_POLLING_INTERVAL));
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun return 0;
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun out_remove_ioc:
2060*4882a593Smuzhiyun list_del(&ioc->list);
2061*4882a593Smuzhiyun if (ioc->alt_ioc)
2062*4882a593Smuzhiyun ioc->alt_ioc->alt_ioc = NULL;
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun destroy_workqueue(ioc->reset_work_q);
2065*4882a593Smuzhiyun ioc->reset_work_q = NULL;
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun out_unmap_resources:
2068*4882a593Smuzhiyun iounmap(ioc->memmap);
2069*4882a593Smuzhiyun pci_disable_device(pdev);
2070*4882a593Smuzhiyun pci_release_selected_regions(pdev, ioc->bars);
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun out_free_ioc:
2073*4882a593Smuzhiyun kfree(ioc);
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun return r;
2076*4882a593Smuzhiyun }
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
2079*4882a593Smuzhiyun /**
2080*4882a593Smuzhiyun * mpt_detach - Remove a PCI intelligent MPT adapter.
2081*4882a593Smuzhiyun * @pdev: Pointer to pci_dev structure
2082*4882a593Smuzhiyun */
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun void
mpt_detach(struct pci_dev * pdev)2085*4882a593Smuzhiyun mpt_detach(struct pci_dev *pdev)
2086*4882a593Smuzhiyun {
2087*4882a593Smuzhiyun MPT_ADAPTER *ioc = pci_get_drvdata(pdev);
2088*4882a593Smuzhiyun char pname[64];
2089*4882a593Smuzhiyun u8 cb_idx;
2090*4882a593Smuzhiyun unsigned long flags;
2091*4882a593Smuzhiyun struct workqueue_struct *wq;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun /*
2094*4882a593Smuzhiyun * Stop polling ioc for fault condition
2095*4882a593Smuzhiyun */
2096*4882a593Smuzhiyun spin_lock_irqsave(&ioc->taskmgmt_lock, flags);
2097*4882a593Smuzhiyun wq = ioc->reset_work_q;
2098*4882a593Smuzhiyun ioc->reset_work_q = NULL;
2099*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
2100*4882a593Smuzhiyun cancel_delayed_work(&ioc->fault_reset_work);
2101*4882a593Smuzhiyun destroy_workqueue(wq);
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun spin_lock_irqsave(&ioc->fw_event_lock, flags);
2104*4882a593Smuzhiyun wq = ioc->fw_event_q;
2105*4882a593Smuzhiyun ioc->fw_event_q = NULL;
2106*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->fw_event_lock, flags);
2107*4882a593Smuzhiyun destroy_workqueue(wq);
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun snprintf(pname, sizeof(pname), MPT_PROCFS_MPTBASEDIR "/%s/summary", ioc->name);
2110*4882a593Smuzhiyun remove_proc_entry(pname, NULL);
2111*4882a593Smuzhiyun snprintf(pname, sizeof(pname), MPT_PROCFS_MPTBASEDIR "/%s/info", ioc->name);
2112*4882a593Smuzhiyun remove_proc_entry(pname, NULL);
2113*4882a593Smuzhiyun snprintf(pname, sizeof(pname), MPT_PROCFS_MPTBASEDIR "/%s", ioc->name);
2114*4882a593Smuzhiyun remove_proc_entry(pname, NULL);
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun /* call per device driver remove entry point */
2117*4882a593Smuzhiyun for(cb_idx = 0; cb_idx < MPT_MAX_PROTOCOL_DRIVERS; cb_idx++) {
2118*4882a593Smuzhiyun if(MptDeviceDriverHandlers[cb_idx] &&
2119*4882a593Smuzhiyun MptDeviceDriverHandlers[cb_idx]->remove) {
2120*4882a593Smuzhiyun MptDeviceDriverHandlers[cb_idx]->remove(pdev);
2121*4882a593Smuzhiyun }
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun /* Disable interrupts! */
2125*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntMask, 0xFFFFFFFF);
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun ioc->active = 0;
2128*4882a593Smuzhiyun synchronize_irq(pdev->irq);
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun /* Clear any lingering interrupt */
2131*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun CHIPREG_READ32(&ioc->chip->IntStatus);
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun mpt_adapter_dispose(ioc);
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun }
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun /**************************************************************************
2140*4882a593Smuzhiyun * Power Management
2141*4882a593Smuzhiyun */
2142*4882a593Smuzhiyun #ifdef CONFIG_PM
2143*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
2144*4882a593Smuzhiyun /**
2145*4882a593Smuzhiyun * mpt_suspend - Fusion MPT base driver suspend routine.
2146*4882a593Smuzhiyun * @pdev: Pointer to pci_dev structure
2147*4882a593Smuzhiyun * @state: new state to enter
2148*4882a593Smuzhiyun */
2149*4882a593Smuzhiyun int
mpt_suspend(struct pci_dev * pdev,pm_message_t state)2150*4882a593Smuzhiyun mpt_suspend(struct pci_dev *pdev, pm_message_t state)
2151*4882a593Smuzhiyun {
2152*4882a593Smuzhiyun u32 device_state;
2153*4882a593Smuzhiyun MPT_ADAPTER *ioc = pci_get_drvdata(pdev);
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun device_state = pci_choose_state(pdev, state);
2156*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "pci-suspend: pdev=0x%p, slot=%s, Entering "
2157*4882a593Smuzhiyun "operating state [D%d]\n", ioc->name, pdev, pci_name(pdev),
2158*4882a593Smuzhiyun device_state);
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun /* put ioc into READY_STATE */
2161*4882a593Smuzhiyun if (SendIocReset(ioc, MPI_FUNCTION_IOC_MESSAGE_UNIT_RESET, CAN_SLEEP)) {
2162*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT
2163*4882a593Smuzhiyun "pci-suspend: IOC msg unit reset failed!\n", ioc->name);
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun /* disable interrupts */
2167*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntMask, 0xFFFFFFFF);
2168*4882a593Smuzhiyun ioc->active = 0;
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun /* Clear any lingering interrupt */
2171*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun free_irq(ioc->pci_irq, ioc);
2174*4882a593Smuzhiyun if (ioc->msi_enable)
2175*4882a593Smuzhiyun pci_disable_msi(ioc->pcidev);
2176*4882a593Smuzhiyun ioc->pci_irq = -1;
2177*4882a593Smuzhiyun pci_save_state(pdev);
2178*4882a593Smuzhiyun pci_disable_device(pdev);
2179*4882a593Smuzhiyun pci_release_selected_regions(pdev, ioc->bars);
2180*4882a593Smuzhiyun pci_set_power_state(pdev, device_state);
2181*4882a593Smuzhiyun return 0;
2182*4882a593Smuzhiyun }
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
2185*4882a593Smuzhiyun /**
2186*4882a593Smuzhiyun * mpt_resume - Fusion MPT base driver resume routine.
2187*4882a593Smuzhiyun * @pdev: Pointer to pci_dev structure
2188*4882a593Smuzhiyun */
2189*4882a593Smuzhiyun int
mpt_resume(struct pci_dev * pdev)2190*4882a593Smuzhiyun mpt_resume(struct pci_dev *pdev)
2191*4882a593Smuzhiyun {
2192*4882a593Smuzhiyun MPT_ADAPTER *ioc = pci_get_drvdata(pdev);
2193*4882a593Smuzhiyun u32 device_state = pdev->current_state;
2194*4882a593Smuzhiyun int recovery_state;
2195*4882a593Smuzhiyun int err;
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "pci-resume: pdev=0x%p, slot=%s, Previous "
2198*4882a593Smuzhiyun "operating state [D%d]\n", ioc->name, pdev, pci_name(pdev),
2199*4882a593Smuzhiyun device_state);
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D0);
2202*4882a593Smuzhiyun pci_enable_wake(pdev, PCI_D0, 0);
2203*4882a593Smuzhiyun pci_restore_state(pdev);
2204*4882a593Smuzhiyun ioc->pcidev = pdev;
2205*4882a593Smuzhiyun err = mpt_mapresources(ioc);
2206*4882a593Smuzhiyun if (err)
2207*4882a593Smuzhiyun return err;
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun if (ioc->dma_mask == DMA_BIT_MASK(64)) {
2210*4882a593Smuzhiyun if (pdev->device == MPI_MANUFACTPAGE_DEVID_SAS1078)
2211*4882a593Smuzhiyun ioc->add_sge = &mpt_add_sge_64bit_1078;
2212*4882a593Smuzhiyun else
2213*4882a593Smuzhiyun ioc->add_sge = &mpt_add_sge_64bit;
2214*4882a593Smuzhiyun ioc->add_chain = &mpt_add_chain_64bit;
2215*4882a593Smuzhiyun ioc->sg_addr_size = 8;
2216*4882a593Smuzhiyun } else {
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun ioc->add_sge = &mpt_add_sge;
2219*4882a593Smuzhiyun ioc->add_chain = &mpt_add_chain;
2220*4882a593Smuzhiyun ioc->sg_addr_size = 4;
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun ioc->SGE_size = sizeof(u32) + ioc->sg_addr_size;
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "pci-resume: ioc-state=0x%x,doorbell=0x%x\n",
2225*4882a593Smuzhiyun ioc->name, (mpt_GetIocState(ioc, 1) >> MPI_IOC_STATE_SHIFT),
2226*4882a593Smuzhiyun CHIPREG_READ32(&ioc->chip->Doorbell));
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun /*
2229*4882a593Smuzhiyun * Errata workaround for SAS pci express:
2230*4882a593Smuzhiyun * Upon returning to the D0 state, the contents of the doorbell will be
2231*4882a593Smuzhiyun * stale data, and this will incorrectly signal to the host driver that
2232*4882a593Smuzhiyun * the firmware is ready to process mpt commands. The workaround is
2233*4882a593Smuzhiyun * to issue a diagnostic reset.
2234*4882a593Smuzhiyun */
2235*4882a593Smuzhiyun if (ioc->bus_type == SAS && (pdev->device ==
2236*4882a593Smuzhiyun MPI_MANUFACTPAGE_DEVID_SAS1068E || pdev->device ==
2237*4882a593Smuzhiyun MPI_MANUFACTPAGE_DEVID_SAS1064E)) {
2238*4882a593Smuzhiyun if (KickStart(ioc, 1, CAN_SLEEP) < 0) {
2239*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "pci-resume: Cannot recover\n",
2240*4882a593Smuzhiyun ioc->name);
2241*4882a593Smuzhiyun goto out;
2242*4882a593Smuzhiyun }
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun /* bring ioc to operational state */
2246*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "Sending mpt_do_ioc_recovery\n", ioc->name);
2247*4882a593Smuzhiyun recovery_state = mpt_do_ioc_recovery(ioc, MPT_HOSTEVENT_IOC_BRINGUP,
2248*4882a593Smuzhiyun CAN_SLEEP);
2249*4882a593Smuzhiyun if (recovery_state != 0)
2250*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "pci-resume: Cannot recover, "
2251*4882a593Smuzhiyun "error:[%x]\n", ioc->name, recovery_state);
2252*4882a593Smuzhiyun else
2253*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT
2254*4882a593Smuzhiyun "pci-resume: success\n", ioc->name);
2255*4882a593Smuzhiyun out:
2256*4882a593Smuzhiyun return 0;
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun }
2259*4882a593Smuzhiyun #endif
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun static int
mpt_signal_reset(u8 index,MPT_ADAPTER * ioc,int reset_phase)2262*4882a593Smuzhiyun mpt_signal_reset(u8 index, MPT_ADAPTER *ioc, int reset_phase)
2263*4882a593Smuzhiyun {
2264*4882a593Smuzhiyun if ((MptDriverClass[index] == MPTSPI_DRIVER &&
2265*4882a593Smuzhiyun ioc->bus_type != SPI) ||
2266*4882a593Smuzhiyun (MptDriverClass[index] == MPTFC_DRIVER &&
2267*4882a593Smuzhiyun ioc->bus_type != FC) ||
2268*4882a593Smuzhiyun (MptDriverClass[index] == MPTSAS_DRIVER &&
2269*4882a593Smuzhiyun ioc->bus_type != SAS))
2270*4882a593Smuzhiyun /* make sure we only call the relevant reset handler
2271*4882a593Smuzhiyun * for the bus */
2272*4882a593Smuzhiyun return 0;
2273*4882a593Smuzhiyun return (MptResetHandlers[index])(ioc, reset_phase);
2274*4882a593Smuzhiyun }
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
2277*4882a593Smuzhiyun /**
2278*4882a593Smuzhiyun * mpt_do_ioc_recovery - Initialize or recover MPT adapter.
2279*4882a593Smuzhiyun * @ioc: Pointer to MPT adapter structure
2280*4882a593Smuzhiyun * @reason: Event word / reason
2281*4882a593Smuzhiyun * @sleepFlag: Use schedule if CAN_SLEEP else use udelay.
2282*4882a593Smuzhiyun *
2283*4882a593Smuzhiyun * This routine performs all the steps necessary to bring the IOC
2284*4882a593Smuzhiyun * to a OPERATIONAL state.
2285*4882a593Smuzhiyun *
2286*4882a593Smuzhiyun * This routine also pre-fetches the LAN MAC address of a Fibre Channel
2287*4882a593Smuzhiyun * MPT adapter.
2288*4882a593Smuzhiyun *
2289*4882a593Smuzhiyun * Returns:
2290*4882a593Smuzhiyun * 0 for success
2291*4882a593Smuzhiyun * -1 if failed to get board READY
2292*4882a593Smuzhiyun * -2 if READY but IOCFacts Failed
2293*4882a593Smuzhiyun * -3 if READY but PrimeIOCFifos Failed
2294*4882a593Smuzhiyun * -4 if READY but IOCInit Failed
2295*4882a593Smuzhiyun * -5 if failed to enable_device and/or request_selected_regions
2296*4882a593Smuzhiyun * -6 if failed to upload firmware
2297*4882a593Smuzhiyun */
2298*4882a593Smuzhiyun static int
mpt_do_ioc_recovery(MPT_ADAPTER * ioc,u32 reason,int sleepFlag)2299*4882a593Smuzhiyun mpt_do_ioc_recovery(MPT_ADAPTER *ioc, u32 reason, int sleepFlag)
2300*4882a593Smuzhiyun {
2301*4882a593Smuzhiyun int hard_reset_done = 0;
2302*4882a593Smuzhiyun int alt_ioc_ready = 0;
2303*4882a593Smuzhiyun int hard;
2304*4882a593Smuzhiyun int rc=0;
2305*4882a593Smuzhiyun int ii;
2306*4882a593Smuzhiyun int ret = 0;
2307*4882a593Smuzhiyun int reset_alt_ioc_active = 0;
2308*4882a593Smuzhiyun int irq_allocated = 0;
2309*4882a593Smuzhiyun u8 *a;
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "Initiating %s\n", ioc->name,
2312*4882a593Smuzhiyun reason == MPT_HOSTEVENT_IOC_BRINGUP ? "bringup" : "recovery");
2313*4882a593Smuzhiyun
2314*4882a593Smuzhiyun /* Disable reply interrupts (also blocks FreeQ) */
2315*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntMask, 0xFFFFFFFF);
2316*4882a593Smuzhiyun ioc->active = 0;
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun if (ioc->alt_ioc) {
2319*4882a593Smuzhiyun if (ioc->alt_ioc->active ||
2320*4882a593Smuzhiyun reason == MPT_HOSTEVENT_IOC_RECOVER) {
2321*4882a593Smuzhiyun reset_alt_ioc_active = 1;
2322*4882a593Smuzhiyun /* Disable alt-IOC's reply interrupts
2323*4882a593Smuzhiyun * (and FreeQ) for a bit
2324*4882a593Smuzhiyun **/
2325*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->alt_ioc->chip->IntMask,
2326*4882a593Smuzhiyun 0xFFFFFFFF);
2327*4882a593Smuzhiyun ioc->alt_ioc->active = 0;
2328*4882a593Smuzhiyun }
2329*4882a593Smuzhiyun }
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun hard = 1;
2332*4882a593Smuzhiyun if (reason == MPT_HOSTEVENT_IOC_BRINGUP)
2333*4882a593Smuzhiyun hard = 0;
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun if ((hard_reset_done = MakeIocReady(ioc, hard, sleepFlag)) < 0) {
2336*4882a593Smuzhiyun if (hard_reset_done == -4) {
2337*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "Owned by PEER..skipping!\n",
2338*4882a593Smuzhiyun ioc->name);
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun if (reset_alt_ioc_active && ioc->alt_ioc) {
2341*4882a593Smuzhiyun /* (re)Enable alt-IOC! (reply interrupt, FreeQ) */
2342*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_INFO_FMT
2343*4882a593Smuzhiyun "alt_ioc reply irq re-enabled\n", ioc->alt_ioc->name));
2344*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->alt_ioc->chip->IntMask, MPI_HIM_DIM);
2345*4882a593Smuzhiyun ioc->alt_ioc->active = 1;
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun } else {
2349*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT
2350*4882a593Smuzhiyun "NOT READY WARNING!\n", ioc->name);
2351*4882a593Smuzhiyun }
2352*4882a593Smuzhiyun ret = -1;
2353*4882a593Smuzhiyun goto out;
2354*4882a593Smuzhiyun }
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun /* hard_reset_done = 0 if a soft reset was performed
2357*4882a593Smuzhiyun * and 1 if a hard reset was performed.
2358*4882a593Smuzhiyun */
2359*4882a593Smuzhiyun if (hard_reset_done && reset_alt_ioc_active && ioc->alt_ioc) {
2360*4882a593Smuzhiyun if ((rc = MakeIocReady(ioc->alt_ioc, 0, sleepFlag)) == 0)
2361*4882a593Smuzhiyun alt_ioc_ready = 1;
2362*4882a593Smuzhiyun else
2363*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT
2364*4882a593Smuzhiyun ": alt-ioc Not ready WARNING!\n",
2365*4882a593Smuzhiyun ioc->alt_ioc->name);
2366*4882a593Smuzhiyun }
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun for (ii=0; ii<5; ii++) {
2369*4882a593Smuzhiyun /* Get IOC facts! Allow 5 retries */
2370*4882a593Smuzhiyun if ((rc = GetIocFacts(ioc, sleepFlag, reason)) == 0)
2371*4882a593Smuzhiyun break;
2372*4882a593Smuzhiyun }
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun if (ii == 5) {
2376*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT
2377*4882a593Smuzhiyun "Retry IocFacts failed rc=%x\n", ioc->name, rc));
2378*4882a593Smuzhiyun ret = -2;
2379*4882a593Smuzhiyun } else if (reason == MPT_HOSTEVENT_IOC_BRINGUP) {
2380*4882a593Smuzhiyun MptDisplayIocCapabilities(ioc);
2381*4882a593Smuzhiyun }
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun if (alt_ioc_ready) {
2384*4882a593Smuzhiyun if ((rc = GetIocFacts(ioc->alt_ioc, sleepFlag, reason)) != 0) {
2385*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT
2386*4882a593Smuzhiyun "Initial Alt IocFacts failed rc=%x\n",
2387*4882a593Smuzhiyun ioc->name, rc));
2388*4882a593Smuzhiyun /* Retry - alt IOC was initialized once
2389*4882a593Smuzhiyun */
2390*4882a593Smuzhiyun rc = GetIocFacts(ioc->alt_ioc, sleepFlag, reason);
2391*4882a593Smuzhiyun }
2392*4882a593Smuzhiyun if (rc) {
2393*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT
2394*4882a593Smuzhiyun "Retry Alt IocFacts failed rc=%x\n", ioc->name, rc));
2395*4882a593Smuzhiyun alt_ioc_ready = 0;
2396*4882a593Smuzhiyun reset_alt_ioc_active = 0;
2397*4882a593Smuzhiyun } else if (reason == MPT_HOSTEVENT_IOC_BRINGUP) {
2398*4882a593Smuzhiyun MptDisplayIocCapabilities(ioc->alt_ioc);
2399*4882a593Smuzhiyun }
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun if ((ret == 0) && (reason == MPT_HOSTEVENT_IOC_BRINGUP) &&
2403*4882a593Smuzhiyun (ioc->facts.Flags & MPI_IOCFACTS_FLAGS_FW_DOWNLOAD_BOOT)) {
2404*4882a593Smuzhiyun pci_release_selected_regions(ioc->pcidev, ioc->bars);
2405*4882a593Smuzhiyun ioc->bars = pci_select_bars(ioc->pcidev, IORESOURCE_MEM |
2406*4882a593Smuzhiyun IORESOURCE_IO);
2407*4882a593Smuzhiyun if (pci_enable_device(ioc->pcidev))
2408*4882a593Smuzhiyun return -5;
2409*4882a593Smuzhiyun if (pci_request_selected_regions(ioc->pcidev, ioc->bars,
2410*4882a593Smuzhiyun "mpt"))
2411*4882a593Smuzhiyun return -5;
2412*4882a593Smuzhiyun }
2413*4882a593Smuzhiyun
2414*4882a593Smuzhiyun /*
2415*4882a593Smuzhiyun * Device is reset now. It must have de-asserted the interrupt line
2416*4882a593Smuzhiyun * (if it was asserted) and it should be safe to register for the
2417*4882a593Smuzhiyun * interrupt now.
2418*4882a593Smuzhiyun */
2419*4882a593Smuzhiyun if ((ret == 0) && (reason == MPT_HOSTEVENT_IOC_BRINGUP)) {
2420*4882a593Smuzhiyun ioc->pci_irq = -1;
2421*4882a593Smuzhiyun if (ioc->pcidev->irq) {
2422*4882a593Smuzhiyun if (ioc->msi_enable && !pci_enable_msi(ioc->pcidev))
2423*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "PCI-MSI enabled\n",
2424*4882a593Smuzhiyun ioc->name);
2425*4882a593Smuzhiyun else
2426*4882a593Smuzhiyun ioc->msi_enable = 0;
2427*4882a593Smuzhiyun rc = request_irq(ioc->pcidev->irq, mpt_interrupt,
2428*4882a593Smuzhiyun IRQF_SHARED, ioc->name, ioc);
2429*4882a593Smuzhiyun if (rc < 0) {
2430*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Unable to allocate "
2431*4882a593Smuzhiyun "interrupt %d!\n",
2432*4882a593Smuzhiyun ioc->name, ioc->pcidev->irq);
2433*4882a593Smuzhiyun if (ioc->msi_enable)
2434*4882a593Smuzhiyun pci_disable_msi(ioc->pcidev);
2435*4882a593Smuzhiyun ret = -EBUSY;
2436*4882a593Smuzhiyun goto out;
2437*4882a593Smuzhiyun }
2438*4882a593Smuzhiyun irq_allocated = 1;
2439*4882a593Smuzhiyun ioc->pci_irq = ioc->pcidev->irq;
2440*4882a593Smuzhiyun pci_set_master(ioc->pcidev); /* ?? */
2441*4882a593Smuzhiyun pci_set_drvdata(ioc->pcidev, ioc);
2442*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT
2443*4882a593Smuzhiyun "installed at interrupt %d\n", ioc->name,
2444*4882a593Smuzhiyun ioc->pcidev->irq));
2445*4882a593Smuzhiyun }
2446*4882a593Smuzhiyun }
2447*4882a593Smuzhiyun
2448*4882a593Smuzhiyun /* Prime reply & request queues!
2449*4882a593Smuzhiyun * (mucho alloc's) Must be done prior to
2450*4882a593Smuzhiyun * init as upper addresses are needed for init.
2451*4882a593Smuzhiyun * If fails, continue with alt-ioc processing
2452*4882a593Smuzhiyun */
2453*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT "PrimeIocFifos\n",
2454*4882a593Smuzhiyun ioc->name));
2455*4882a593Smuzhiyun if ((ret == 0) && ((rc = PrimeIocFifos(ioc)) != 0))
2456*4882a593Smuzhiyun ret = -3;
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun /* May need to check/upload firmware & data here!
2459*4882a593Smuzhiyun * If fails, continue with alt-ioc processing
2460*4882a593Smuzhiyun */
2461*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT "SendIocInit\n",
2462*4882a593Smuzhiyun ioc->name));
2463*4882a593Smuzhiyun if ((ret == 0) && ((rc = SendIocInit(ioc, sleepFlag)) != 0))
2464*4882a593Smuzhiyun ret = -4;
2465*4882a593Smuzhiyun // NEW!
2466*4882a593Smuzhiyun if (alt_ioc_ready && ((rc = PrimeIocFifos(ioc->alt_ioc)) != 0)) {
2467*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT
2468*4882a593Smuzhiyun ": alt-ioc (%d) FIFO mgmt alloc WARNING!\n",
2469*4882a593Smuzhiyun ioc->alt_ioc->name, rc);
2470*4882a593Smuzhiyun alt_ioc_ready = 0;
2471*4882a593Smuzhiyun reset_alt_ioc_active = 0;
2472*4882a593Smuzhiyun }
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun if (alt_ioc_ready) {
2475*4882a593Smuzhiyun if ((rc = SendIocInit(ioc->alt_ioc, sleepFlag)) != 0) {
2476*4882a593Smuzhiyun alt_ioc_ready = 0;
2477*4882a593Smuzhiyun reset_alt_ioc_active = 0;
2478*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT
2479*4882a593Smuzhiyun ": alt-ioc: (%d) init failure WARNING!\n",
2480*4882a593Smuzhiyun ioc->alt_ioc->name, rc);
2481*4882a593Smuzhiyun }
2482*4882a593Smuzhiyun }
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun if (reason == MPT_HOSTEVENT_IOC_BRINGUP){
2485*4882a593Smuzhiyun if (ioc->upload_fw) {
2486*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT
2487*4882a593Smuzhiyun "firmware upload required!\n", ioc->name));
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun /* Controller is not operational, cannot do upload
2490*4882a593Smuzhiyun */
2491*4882a593Smuzhiyun if (ret == 0) {
2492*4882a593Smuzhiyun rc = mpt_do_upload(ioc, sleepFlag);
2493*4882a593Smuzhiyun if (rc == 0) {
2494*4882a593Smuzhiyun if (ioc->alt_ioc && ioc->alt_ioc->cached_fw) {
2495*4882a593Smuzhiyun /*
2496*4882a593Smuzhiyun * Maintain only one pointer to FW memory
2497*4882a593Smuzhiyun * so there will not be two attempt to
2498*4882a593Smuzhiyun * downloadboot onboard dual function
2499*4882a593Smuzhiyun * chips (mpt_adapter_disable,
2500*4882a593Smuzhiyun * mpt_diag_reset)
2501*4882a593Smuzhiyun */
2502*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT
2503*4882a593Smuzhiyun "mpt_upload: alt_%s has cached_fw=%p \n",
2504*4882a593Smuzhiyun ioc->name, ioc->alt_ioc->name, ioc->alt_ioc->cached_fw));
2505*4882a593Smuzhiyun ioc->cached_fw = NULL;
2506*4882a593Smuzhiyun }
2507*4882a593Smuzhiyun } else {
2508*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT
2509*4882a593Smuzhiyun "firmware upload failure!\n", ioc->name);
2510*4882a593Smuzhiyun ret = -6;
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun }
2513*4882a593Smuzhiyun }
2514*4882a593Smuzhiyun }
2515*4882a593Smuzhiyun
2516*4882a593Smuzhiyun /* Enable MPT base driver management of EventNotification
2517*4882a593Smuzhiyun * and EventAck handling.
2518*4882a593Smuzhiyun */
2519*4882a593Smuzhiyun if ((ret == 0) && (!ioc->facts.EventState)) {
2520*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT
2521*4882a593Smuzhiyun "SendEventNotification\n",
2522*4882a593Smuzhiyun ioc->name));
2523*4882a593Smuzhiyun ret = SendEventNotification(ioc, 1, sleepFlag); /* 1=Enable */
2524*4882a593Smuzhiyun }
2525*4882a593Smuzhiyun
2526*4882a593Smuzhiyun if (ioc->alt_ioc && alt_ioc_ready && !ioc->alt_ioc->facts.EventState)
2527*4882a593Smuzhiyun rc = SendEventNotification(ioc->alt_ioc, 1, sleepFlag);
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun if (ret == 0) {
2530*4882a593Smuzhiyun /* Enable! (reply interrupt) */
2531*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntMask, MPI_HIM_DIM);
2532*4882a593Smuzhiyun ioc->active = 1;
2533*4882a593Smuzhiyun }
2534*4882a593Smuzhiyun if (rc == 0) { /* alt ioc */
2535*4882a593Smuzhiyun if (reset_alt_ioc_active && ioc->alt_ioc) {
2536*4882a593Smuzhiyun /* (re)Enable alt-IOC! (reply interrupt) */
2537*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "alt-ioc"
2538*4882a593Smuzhiyun "reply irq re-enabled\n",
2539*4882a593Smuzhiyun ioc->alt_ioc->name));
2540*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->alt_ioc->chip->IntMask,
2541*4882a593Smuzhiyun MPI_HIM_DIM);
2542*4882a593Smuzhiyun ioc->alt_ioc->active = 1;
2543*4882a593Smuzhiyun }
2544*4882a593Smuzhiyun }
2545*4882a593Smuzhiyun
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun /* Add additional "reason" check before call to GetLanConfigPages
2548*4882a593Smuzhiyun * (combined with GetIoUnitPage2 call). This prevents a somewhat
2549*4882a593Smuzhiyun * recursive scenario; GetLanConfigPages times out, timer expired
2550*4882a593Smuzhiyun * routine calls HardResetHandler, which calls into here again,
2551*4882a593Smuzhiyun * and we try GetLanConfigPages again...
2552*4882a593Smuzhiyun */
2553*4882a593Smuzhiyun if ((ret == 0) && (reason == MPT_HOSTEVENT_IOC_BRINGUP)) {
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun /*
2556*4882a593Smuzhiyun * Initialize link list for inactive raid volumes.
2557*4882a593Smuzhiyun */
2558*4882a593Smuzhiyun mutex_init(&ioc->raid_data.inactive_list_mutex);
2559*4882a593Smuzhiyun INIT_LIST_HEAD(&ioc->raid_data.inactive_list);
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun switch (ioc->bus_type) {
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun case SAS:
2564*4882a593Smuzhiyun /* clear persistency table */
2565*4882a593Smuzhiyun if(ioc->facts.IOCExceptions &
2566*4882a593Smuzhiyun MPI_IOCFACTS_EXCEPT_PERSISTENT_TABLE_FULL) {
2567*4882a593Smuzhiyun ret = mptbase_sas_persist_operation(ioc,
2568*4882a593Smuzhiyun MPI_SAS_OP_CLEAR_NOT_PRESENT);
2569*4882a593Smuzhiyun if(ret != 0)
2570*4882a593Smuzhiyun goto out;
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun
2573*4882a593Smuzhiyun /* Find IM volumes
2574*4882a593Smuzhiyun */
2575*4882a593Smuzhiyun mpt_findImVolumes(ioc);
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun /* Check, and possibly reset, the coalescing value
2578*4882a593Smuzhiyun */
2579*4882a593Smuzhiyun mpt_read_ioc_pg_1(ioc);
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun break;
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun case FC:
2584*4882a593Smuzhiyun if ((ioc->pfacts[0].ProtocolFlags &
2585*4882a593Smuzhiyun MPI_PORTFACTS_PROTOCOL_LAN) &&
2586*4882a593Smuzhiyun (ioc->lan_cnfg_page0.Header.PageLength == 0)) {
2587*4882a593Smuzhiyun /*
2588*4882a593Smuzhiyun * Pre-fetch the ports LAN MAC address!
2589*4882a593Smuzhiyun * (LANPage1_t stuff)
2590*4882a593Smuzhiyun */
2591*4882a593Smuzhiyun (void) GetLanConfigPages(ioc);
2592*4882a593Smuzhiyun a = (u8*)&ioc->lan_cnfg_page1.HardwareAddressLow;
2593*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT
2594*4882a593Smuzhiyun "LanAddr = %pMR\n", ioc->name, a));
2595*4882a593Smuzhiyun }
2596*4882a593Smuzhiyun break;
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun case SPI:
2599*4882a593Smuzhiyun /* Get NVRAM and adapter maximums from SPP 0 and 2
2600*4882a593Smuzhiyun */
2601*4882a593Smuzhiyun mpt_GetScsiPortSettings(ioc, 0);
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun /* Get version and length of SDP 1
2604*4882a593Smuzhiyun */
2605*4882a593Smuzhiyun mpt_readScsiDevicePageHeaders(ioc, 0);
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun /* Find IM volumes
2608*4882a593Smuzhiyun */
2609*4882a593Smuzhiyun if (ioc->facts.MsgVersion >= MPI_VERSION_01_02)
2610*4882a593Smuzhiyun mpt_findImVolumes(ioc);
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun /* Check, and possibly reset, the coalescing value
2613*4882a593Smuzhiyun */
2614*4882a593Smuzhiyun mpt_read_ioc_pg_1(ioc);
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun mpt_read_ioc_pg_4(ioc);
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun break;
2619*4882a593Smuzhiyun }
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun GetIoUnitPage2(ioc);
2622*4882a593Smuzhiyun mpt_get_manufacturing_pg_0(ioc);
2623*4882a593Smuzhiyun }
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun out:
2626*4882a593Smuzhiyun if ((ret != 0) && irq_allocated) {
2627*4882a593Smuzhiyun free_irq(ioc->pci_irq, ioc);
2628*4882a593Smuzhiyun if (ioc->msi_enable)
2629*4882a593Smuzhiyun pci_disable_msi(ioc->pcidev);
2630*4882a593Smuzhiyun }
2631*4882a593Smuzhiyun return ret;
2632*4882a593Smuzhiyun }
2633*4882a593Smuzhiyun
2634*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
2635*4882a593Smuzhiyun /**
2636*4882a593Smuzhiyun * mpt_detect_bound_ports - Search for matching PCI bus/dev_function
2637*4882a593Smuzhiyun * @ioc: Pointer to MPT adapter structure
2638*4882a593Smuzhiyun * @pdev: Pointer to (struct pci_dev) structure
2639*4882a593Smuzhiyun *
2640*4882a593Smuzhiyun * Search for PCI bus/dev_function which matches
2641*4882a593Smuzhiyun * PCI bus/dev_function (+/-1) for newly discovered 929,
2642*4882a593Smuzhiyun * 929X, 1030 or 1035.
2643*4882a593Smuzhiyun *
2644*4882a593Smuzhiyun * If match on PCI dev_function +/-1 is found, bind the two MPT adapters
2645*4882a593Smuzhiyun * using alt_ioc pointer fields in their %MPT_ADAPTER structures.
2646*4882a593Smuzhiyun */
2647*4882a593Smuzhiyun static void
mpt_detect_bound_ports(MPT_ADAPTER * ioc,struct pci_dev * pdev)2648*4882a593Smuzhiyun mpt_detect_bound_ports(MPT_ADAPTER *ioc, struct pci_dev *pdev)
2649*4882a593Smuzhiyun {
2650*4882a593Smuzhiyun struct pci_dev *peer=NULL;
2651*4882a593Smuzhiyun unsigned int slot = PCI_SLOT(pdev->devfn);
2652*4882a593Smuzhiyun unsigned int func = PCI_FUNC(pdev->devfn);
2653*4882a593Smuzhiyun MPT_ADAPTER *ioc_srch;
2654*4882a593Smuzhiyun
2655*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "PCI device %s devfn=%x/%x,"
2656*4882a593Smuzhiyun " searching for devfn match on %x or %x\n",
2657*4882a593Smuzhiyun ioc->name, pci_name(pdev), pdev->bus->number,
2658*4882a593Smuzhiyun pdev->devfn, func-1, func+1));
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun peer = pci_get_slot(pdev->bus, PCI_DEVFN(slot,func-1));
2661*4882a593Smuzhiyun if (!peer) {
2662*4882a593Smuzhiyun peer = pci_get_slot(pdev->bus, PCI_DEVFN(slot,func+1));
2663*4882a593Smuzhiyun if (!peer)
2664*4882a593Smuzhiyun return;
2665*4882a593Smuzhiyun }
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun list_for_each_entry(ioc_srch, &ioc_list, list) {
2668*4882a593Smuzhiyun struct pci_dev *_pcidev = ioc_srch->pcidev;
2669*4882a593Smuzhiyun if (_pcidev == peer) {
2670*4882a593Smuzhiyun /* Paranoia checks */
2671*4882a593Smuzhiyun if (ioc->alt_ioc != NULL) {
2672*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT
2673*4882a593Smuzhiyun "Oops, already bound (%s <==> %s)!\n",
2674*4882a593Smuzhiyun ioc->name, ioc->name, ioc->alt_ioc->name);
2675*4882a593Smuzhiyun break;
2676*4882a593Smuzhiyun } else if (ioc_srch->alt_ioc != NULL) {
2677*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT
2678*4882a593Smuzhiyun "Oops, already bound (%s <==> %s)!\n",
2679*4882a593Smuzhiyun ioc_srch->name, ioc_srch->name,
2680*4882a593Smuzhiyun ioc_srch->alt_ioc->name);
2681*4882a593Smuzhiyun break;
2682*4882a593Smuzhiyun }
2683*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT
2684*4882a593Smuzhiyun "FOUND! binding %s <==> %s\n",
2685*4882a593Smuzhiyun ioc->name, ioc->name, ioc_srch->name));
2686*4882a593Smuzhiyun ioc_srch->alt_ioc = ioc;
2687*4882a593Smuzhiyun ioc->alt_ioc = ioc_srch;
2688*4882a593Smuzhiyun }
2689*4882a593Smuzhiyun }
2690*4882a593Smuzhiyun pci_dev_put(peer);
2691*4882a593Smuzhiyun }
2692*4882a593Smuzhiyun
2693*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
2694*4882a593Smuzhiyun /**
2695*4882a593Smuzhiyun * mpt_adapter_disable - Disable misbehaving MPT adapter.
2696*4882a593Smuzhiyun * @ioc: Pointer to MPT adapter structure
2697*4882a593Smuzhiyun */
2698*4882a593Smuzhiyun static void
mpt_adapter_disable(MPT_ADAPTER * ioc)2699*4882a593Smuzhiyun mpt_adapter_disable(MPT_ADAPTER *ioc)
2700*4882a593Smuzhiyun {
2701*4882a593Smuzhiyun int sz;
2702*4882a593Smuzhiyun int ret;
2703*4882a593Smuzhiyun
2704*4882a593Smuzhiyun if (ioc->cached_fw != NULL) {
2705*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT
2706*4882a593Smuzhiyun "%s: Pushing FW onto adapter\n", __func__, ioc->name));
2707*4882a593Smuzhiyun if ((ret = mpt_downloadboot(ioc, (MpiFwHeader_t *)
2708*4882a593Smuzhiyun ioc->cached_fw, CAN_SLEEP)) < 0) {
2709*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT
2710*4882a593Smuzhiyun ": firmware downloadboot failure (%d)!\n",
2711*4882a593Smuzhiyun ioc->name, ret);
2712*4882a593Smuzhiyun }
2713*4882a593Smuzhiyun }
2714*4882a593Smuzhiyun
2715*4882a593Smuzhiyun /*
2716*4882a593Smuzhiyun * Put the controller into ready state (if its not already)
2717*4882a593Smuzhiyun */
2718*4882a593Smuzhiyun if (mpt_GetIocState(ioc, 1) != MPI_IOC_STATE_READY) {
2719*4882a593Smuzhiyun if (!SendIocReset(ioc, MPI_FUNCTION_IOC_MESSAGE_UNIT_RESET,
2720*4882a593Smuzhiyun CAN_SLEEP)) {
2721*4882a593Smuzhiyun if (mpt_GetIocState(ioc, 1) != MPI_IOC_STATE_READY)
2722*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "%s: IOC msg unit "
2723*4882a593Smuzhiyun "reset failed to put ioc in ready state!\n",
2724*4882a593Smuzhiyun ioc->name, __func__);
2725*4882a593Smuzhiyun } else
2726*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "%s: IOC msg unit reset "
2727*4882a593Smuzhiyun "failed!\n", ioc->name, __func__);
2728*4882a593Smuzhiyun }
2729*4882a593Smuzhiyun
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun /* Disable adapter interrupts! */
2732*4882a593Smuzhiyun synchronize_irq(ioc->pcidev->irq);
2733*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntMask, 0xFFFFFFFF);
2734*4882a593Smuzhiyun ioc->active = 0;
2735*4882a593Smuzhiyun
2736*4882a593Smuzhiyun /* Clear any lingering interrupt */
2737*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
2738*4882a593Smuzhiyun CHIPREG_READ32(&ioc->chip->IntStatus);
2739*4882a593Smuzhiyun
2740*4882a593Smuzhiyun if (ioc->alloc != NULL) {
2741*4882a593Smuzhiyun sz = ioc->alloc_sz;
2742*4882a593Smuzhiyun dexitprintk(ioc, printk(MYIOC_s_INFO_FMT "free @ %p, sz=%d bytes\n",
2743*4882a593Smuzhiyun ioc->name, ioc->alloc, ioc->alloc_sz));
2744*4882a593Smuzhiyun dma_free_coherent(&ioc->pcidev->dev, sz, ioc->alloc,
2745*4882a593Smuzhiyun ioc->alloc_dma);
2746*4882a593Smuzhiyun ioc->reply_frames = NULL;
2747*4882a593Smuzhiyun ioc->req_frames = NULL;
2748*4882a593Smuzhiyun ioc->alloc = NULL;
2749*4882a593Smuzhiyun ioc->alloc_total -= sz;
2750*4882a593Smuzhiyun }
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun if (ioc->sense_buf_pool != NULL) {
2753*4882a593Smuzhiyun sz = (ioc->req_depth * MPT_SENSE_BUFFER_ALLOC);
2754*4882a593Smuzhiyun dma_free_coherent(&ioc->pcidev->dev, sz, ioc->sense_buf_pool,
2755*4882a593Smuzhiyun ioc->sense_buf_pool_dma);
2756*4882a593Smuzhiyun ioc->sense_buf_pool = NULL;
2757*4882a593Smuzhiyun ioc->alloc_total -= sz;
2758*4882a593Smuzhiyun }
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun if (ioc->events != NULL){
2761*4882a593Smuzhiyun sz = MPTCTL_EVENT_LOG_SIZE * sizeof(MPT_IOCTL_EVENTS);
2762*4882a593Smuzhiyun kfree(ioc->events);
2763*4882a593Smuzhiyun ioc->events = NULL;
2764*4882a593Smuzhiyun ioc->alloc_total -= sz;
2765*4882a593Smuzhiyun }
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun mpt_free_fw_memory(ioc);
2768*4882a593Smuzhiyun
2769*4882a593Smuzhiyun kfree(ioc->spi_data.nvram);
2770*4882a593Smuzhiyun mpt_inactive_raid_list_free(ioc);
2771*4882a593Smuzhiyun kfree(ioc->raid_data.pIocPg2);
2772*4882a593Smuzhiyun kfree(ioc->raid_data.pIocPg3);
2773*4882a593Smuzhiyun ioc->spi_data.nvram = NULL;
2774*4882a593Smuzhiyun ioc->raid_data.pIocPg3 = NULL;
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun if (ioc->spi_data.pIocPg4 != NULL) {
2777*4882a593Smuzhiyun sz = ioc->spi_data.IocPg4Sz;
2778*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, sz,
2779*4882a593Smuzhiyun ioc->spi_data.pIocPg4,
2780*4882a593Smuzhiyun ioc->spi_data.IocPg4_dma);
2781*4882a593Smuzhiyun ioc->spi_data.pIocPg4 = NULL;
2782*4882a593Smuzhiyun ioc->alloc_total -= sz;
2783*4882a593Smuzhiyun }
2784*4882a593Smuzhiyun
2785*4882a593Smuzhiyun if (ioc->ReqToChain != NULL) {
2786*4882a593Smuzhiyun kfree(ioc->ReqToChain);
2787*4882a593Smuzhiyun kfree(ioc->RequestNB);
2788*4882a593Smuzhiyun ioc->ReqToChain = NULL;
2789*4882a593Smuzhiyun }
2790*4882a593Smuzhiyun
2791*4882a593Smuzhiyun kfree(ioc->ChainToChain);
2792*4882a593Smuzhiyun ioc->ChainToChain = NULL;
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun if (ioc->HostPageBuffer != NULL) {
2795*4882a593Smuzhiyun if((ret = mpt_host_page_access_control(ioc,
2796*4882a593Smuzhiyun MPI_DB_HPBAC_FREE_BUFFER, NO_SLEEP)) != 0) {
2797*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT
2798*4882a593Smuzhiyun ": %s: host page buffers free failed (%d)!\n",
2799*4882a593Smuzhiyun ioc->name, __func__, ret);
2800*4882a593Smuzhiyun }
2801*4882a593Smuzhiyun dexitprintk(ioc, printk(MYIOC_s_DEBUG_FMT
2802*4882a593Smuzhiyun "HostPageBuffer free @ %p, sz=%d bytes\n",
2803*4882a593Smuzhiyun ioc->name, ioc->HostPageBuffer,
2804*4882a593Smuzhiyun ioc->HostPageBuffer_sz));
2805*4882a593Smuzhiyun dma_free_coherent(&ioc->pcidev->dev, ioc->HostPageBuffer_sz,
2806*4882a593Smuzhiyun ioc->HostPageBuffer, ioc->HostPageBuffer_dma);
2807*4882a593Smuzhiyun ioc->HostPageBuffer = NULL;
2808*4882a593Smuzhiyun ioc->HostPageBuffer_sz = 0;
2809*4882a593Smuzhiyun ioc->alloc_total -= ioc->HostPageBuffer_sz;
2810*4882a593Smuzhiyun }
2811*4882a593Smuzhiyun
2812*4882a593Smuzhiyun pci_set_drvdata(ioc->pcidev, NULL);
2813*4882a593Smuzhiyun }
2814*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
2815*4882a593Smuzhiyun /**
2816*4882a593Smuzhiyun * mpt_adapter_dispose - Free all resources associated with an MPT adapter
2817*4882a593Smuzhiyun * @ioc: Pointer to MPT adapter structure
2818*4882a593Smuzhiyun *
2819*4882a593Smuzhiyun * This routine unregisters h/w resources and frees all alloc'd memory
2820*4882a593Smuzhiyun * associated with a MPT adapter structure.
2821*4882a593Smuzhiyun */
2822*4882a593Smuzhiyun static void
mpt_adapter_dispose(MPT_ADAPTER * ioc)2823*4882a593Smuzhiyun mpt_adapter_dispose(MPT_ADAPTER *ioc)
2824*4882a593Smuzhiyun {
2825*4882a593Smuzhiyun int sz_first, sz_last;
2826*4882a593Smuzhiyun
2827*4882a593Smuzhiyun if (ioc == NULL)
2828*4882a593Smuzhiyun return;
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun sz_first = ioc->alloc_total;
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun mpt_adapter_disable(ioc);
2833*4882a593Smuzhiyun
2834*4882a593Smuzhiyun if (ioc->pci_irq != -1) {
2835*4882a593Smuzhiyun free_irq(ioc->pci_irq, ioc);
2836*4882a593Smuzhiyun if (ioc->msi_enable)
2837*4882a593Smuzhiyun pci_disable_msi(ioc->pcidev);
2838*4882a593Smuzhiyun ioc->pci_irq = -1;
2839*4882a593Smuzhiyun }
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun if (ioc->memmap != NULL) {
2842*4882a593Smuzhiyun iounmap(ioc->memmap);
2843*4882a593Smuzhiyun ioc->memmap = NULL;
2844*4882a593Smuzhiyun }
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun pci_disable_device(ioc->pcidev);
2847*4882a593Smuzhiyun pci_release_selected_regions(ioc->pcidev, ioc->bars);
2848*4882a593Smuzhiyun
2849*4882a593Smuzhiyun /* Zap the adapter lookup ptr! */
2850*4882a593Smuzhiyun list_del(&ioc->list);
2851*4882a593Smuzhiyun
2852*4882a593Smuzhiyun sz_last = ioc->alloc_total;
2853*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_INFO_FMT "free'd %d of %d bytes\n",
2854*4882a593Smuzhiyun ioc->name, sz_first-sz_last+(int)sizeof(*ioc), sz_first));
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun if (ioc->alt_ioc)
2857*4882a593Smuzhiyun ioc->alt_ioc->alt_ioc = NULL;
2858*4882a593Smuzhiyun
2859*4882a593Smuzhiyun kfree(ioc);
2860*4882a593Smuzhiyun }
2861*4882a593Smuzhiyun
2862*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
2863*4882a593Smuzhiyun /**
2864*4882a593Smuzhiyun * MptDisplayIocCapabilities - Disply IOC's capabilities.
2865*4882a593Smuzhiyun * @ioc: Pointer to MPT adapter structure
2866*4882a593Smuzhiyun */
2867*4882a593Smuzhiyun static void
MptDisplayIocCapabilities(MPT_ADAPTER * ioc)2868*4882a593Smuzhiyun MptDisplayIocCapabilities(MPT_ADAPTER *ioc)
2869*4882a593Smuzhiyun {
2870*4882a593Smuzhiyun int i = 0;
2871*4882a593Smuzhiyun
2872*4882a593Smuzhiyun printk(KERN_INFO "%s: ", ioc->name);
2873*4882a593Smuzhiyun if (ioc->prod_name)
2874*4882a593Smuzhiyun pr_cont("%s: ", ioc->prod_name);
2875*4882a593Smuzhiyun pr_cont("Capabilities={");
2876*4882a593Smuzhiyun
2877*4882a593Smuzhiyun if (ioc->pfacts[0].ProtocolFlags & MPI_PORTFACTS_PROTOCOL_INITIATOR) {
2878*4882a593Smuzhiyun pr_cont("Initiator");
2879*4882a593Smuzhiyun i++;
2880*4882a593Smuzhiyun }
2881*4882a593Smuzhiyun
2882*4882a593Smuzhiyun if (ioc->pfacts[0].ProtocolFlags & MPI_PORTFACTS_PROTOCOL_TARGET) {
2883*4882a593Smuzhiyun pr_cont("%sTarget", i ? "," : "");
2884*4882a593Smuzhiyun i++;
2885*4882a593Smuzhiyun }
2886*4882a593Smuzhiyun
2887*4882a593Smuzhiyun if (ioc->pfacts[0].ProtocolFlags & MPI_PORTFACTS_PROTOCOL_LAN) {
2888*4882a593Smuzhiyun pr_cont("%sLAN", i ? "," : "");
2889*4882a593Smuzhiyun i++;
2890*4882a593Smuzhiyun }
2891*4882a593Smuzhiyun
2892*4882a593Smuzhiyun #if 0
2893*4882a593Smuzhiyun /*
2894*4882a593Smuzhiyun * This would probably evoke more questions than it's worth
2895*4882a593Smuzhiyun */
2896*4882a593Smuzhiyun if (ioc->pfacts[0].ProtocolFlags & MPI_PORTFACTS_PROTOCOL_TARGET) {
2897*4882a593Smuzhiyun pr_cont("%sLogBusAddr", i ? "," : "");
2898*4882a593Smuzhiyun i++;
2899*4882a593Smuzhiyun }
2900*4882a593Smuzhiyun #endif
2901*4882a593Smuzhiyun
2902*4882a593Smuzhiyun pr_cont("}\n");
2903*4882a593Smuzhiyun }
2904*4882a593Smuzhiyun
2905*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
2906*4882a593Smuzhiyun /**
2907*4882a593Smuzhiyun * MakeIocReady - Get IOC to a READY state, using KickStart if needed.
2908*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
2909*4882a593Smuzhiyun * @force: Force hard KickStart of IOC
2910*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
2911*4882a593Smuzhiyun *
2912*4882a593Smuzhiyun * Returns:
2913*4882a593Smuzhiyun * 1 - DIAG reset and READY
2914*4882a593Smuzhiyun * 0 - READY initially OR soft reset and READY
2915*4882a593Smuzhiyun * -1 - Any failure on KickStart
2916*4882a593Smuzhiyun * -2 - Msg Unit Reset Failed
2917*4882a593Smuzhiyun * -3 - IO Unit Reset Failed
2918*4882a593Smuzhiyun * -4 - IOC owned by a PEER
2919*4882a593Smuzhiyun */
2920*4882a593Smuzhiyun static int
MakeIocReady(MPT_ADAPTER * ioc,int force,int sleepFlag)2921*4882a593Smuzhiyun MakeIocReady(MPT_ADAPTER *ioc, int force, int sleepFlag)
2922*4882a593Smuzhiyun {
2923*4882a593Smuzhiyun u32 ioc_state;
2924*4882a593Smuzhiyun int statefault = 0;
2925*4882a593Smuzhiyun int cntdn;
2926*4882a593Smuzhiyun int hard_reset_done = 0;
2927*4882a593Smuzhiyun int r;
2928*4882a593Smuzhiyun int ii;
2929*4882a593Smuzhiyun int whoinit;
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun /* Get current [raw] IOC state */
2932*4882a593Smuzhiyun ioc_state = mpt_GetIocState(ioc, 0);
2933*4882a593Smuzhiyun dhsprintk(ioc, printk(MYIOC_s_INFO_FMT "MakeIocReady [raw] state=%08x\n", ioc->name, ioc_state));
2934*4882a593Smuzhiyun
2935*4882a593Smuzhiyun /*
2936*4882a593Smuzhiyun * Check to see if IOC got left/stuck in doorbell handshake
2937*4882a593Smuzhiyun * grip of death. If so, hard reset the IOC.
2938*4882a593Smuzhiyun */
2939*4882a593Smuzhiyun if (ioc_state & MPI_DOORBELL_ACTIVE) {
2940*4882a593Smuzhiyun statefault = 1;
2941*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "Unexpected doorbell active!\n",
2942*4882a593Smuzhiyun ioc->name);
2943*4882a593Smuzhiyun }
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun /* Is it already READY? */
2946*4882a593Smuzhiyun if (!statefault &&
2947*4882a593Smuzhiyun ((ioc_state & MPI_IOC_STATE_MASK) == MPI_IOC_STATE_READY)) {
2948*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT
2949*4882a593Smuzhiyun "IOC is in READY state\n", ioc->name));
2950*4882a593Smuzhiyun return 0;
2951*4882a593Smuzhiyun }
2952*4882a593Smuzhiyun
2953*4882a593Smuzhiyun /*
2954*4882a593Smuzhiyun * Check to see if IOC is in FAULT state.
2955*4882a593Smuzhiyun */
2956*4882a593Smuzhiyun if ((ioc_state & MPI_IOC_STATE_MASK) == MPI_IOC_STATE_FAULT) {
2957*4882a593Smuzhiyun statefault = 2;
2958*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "IOC is in FAULT state!!!\n",
2959*4882a593Smuzhiyun ioc->name);
2960*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT " FAULT code = %04xh\n",
2961*4882a593Smuzhiyun ioc->name, ioc_state & MPI_DOORBELL_DATA_MASK);
2962*4882a593Smuzhiyun }
2963*4882a593Smuzhiyun
2964*4882a593Smuzhiyun /*
2965*4882a593Smuzhiyun * Hmmm... Did it get left operational?
2966*4882a593Smuzhiyun */
2967*4882a593Smuzhiyun if ((ioc_state & MPI_IOC_STATE_MASK) == MPI_IOC_STATE_OPERATIONAL) {
2968*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "IOC operational unexpected\n",
2969*4882a593Smuzhiyun ioc->name));
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun /* Check WhoInit.
2972*4882a593Smuzhiyun * If PCI Peer, exit.
2973*4882a593Smuzhiyun * Else, if no fault conditions are present, issue a MessageUnitReset
2974*4882a593Smuzhiyun * Else, fall through to KickStart case
2975*4882a593Smuzhiyun */
2976*4882a593Smuzhiyun whoinit = (ioc_state & MPI_DOORBELL_WHO_INIT_MASK) >> MPI_DOORBELL_WHO_INIT_SHIFT;
2977*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT
2978*4882a593Smuzhiyun "whoinit 0x%x statefault %d force %d\n",
2979*4882a593Smuzhiyun ioc->name, whoinit, statefault, force));
2980*4882a593Smuzhiyun if (whoinit == MPI_WHOINIT_PCI_PEER)
2981*4882a593Smuzhiyun return -4;
2982*4882a593Smuzhiyun else {
2983*4882a593Smuzhiyun if ((statefault == 0 ) && (force == 0)) {
2984*4882a593Smuzhiyun if ((r = SendIocReset(ioc, MPI_FUNCTION_IOC_MESSAGE_UNIT_RESET, sleepFlag)) == 0)
2985*4882a593Smuzhiyun return 0;
2986*4882a593Smuzhiyun }
2987*4882a593Smuzhiyun statefault = 3;
2988*4882a593Smuzhiyun }
2989*4882a593Smuzhiyun }
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun hard_reset_done = KickStart(ioc, statefault||force, sleepFlag);
2992*4882a593Smuzhiyun if (hard_reset_done < 0)
2993*4882a593Smuzhiyun return -1;
2994*4882a593Smuzhiyun
2995*4882a593Smuzhiyun /*
2996*4882a593Smuzhiyun * Loop here waiting for IOC to come READY.
2997*4882a593Smuzhiyun */
2998*4882a593Smuzhiyun ii = 0;
2999*4882a593Smuzhiyun cntdn = ((sleepFlag == CAN_SLEEP) ? HZ : 1000) * 5; /* 5 seconds */
3000*4882a593Smuzhiyun
3001*4882a593Smuzhiyun while ((ioc_state = mpt_GetIocState(ioc, 1)) != MPI_IOC_STATE_READY) {
3002*4882a593Smuzhiyun if (ioc_state == MPI_IOC_STATE_OPERATIONAL) {
3003*4882a593Smuzhiyun /*
3004*4882a593Smuzhiyun * BIOS or previous driver load left IOC in OP state.
3005*4882a593Smuzhiyun * Reset messaging FIFOs.
3006*4882a593Smuzhiyun */
3007*4882a593Smuzhiyun if ((r = SendIocReset(ioc, MPI_FUNCTION_IOC_MESSAGE_UNIT_RESET, sleepFlag)) != 0) {
3008*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "IOC msg unit reset failed!\n", ioc->name);
3009*4882a593Smuzhiyun return -2;
3010*4882a593Smuzhiyun }
3011*4882a593Smuzhiyun } else if (ioc_state == MPI_IOC_STATE_RESET) {
3012*4882a593Smuzhiyun /*
3013*4882a593Smuzhiyun * Something is wrong. Try to get IOC back
3014*4882a593Smuzhiyun * to a known state.
3015*4882a593Smuzhiyun */
3016*4882a593Smuzhiyun if ((r = SendIocReset(ioc, MPI_FUNCTION_IO_UNIT_RESET, sleepFlag)) != 0) {
3017*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "IO unit reset failed!\n", ioc->name);
3018*4882a593Smuzhiyun return -3;
3019*4882a593Smuzhiyun }
3020*4882a593Smuzhiyun }
3021*4882a593Smuzhiyun
3022*4882a593Smuzhiyun ii++; cntdn--;
3023*4882a593Smuzhiyun if (!cntdn) {
3024*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT
3025*4882a593Smuzhiyun "Wait IOC_READY state (0x%x) timeout(%d)!\n",
3026*4882a593Smuzhiyun ioc->name, ioc_state, (int)((ii+5)/HZ));
3027*4882a593Smuzhiyun return -ETIME;
3028*4882a593Smuzhiyun }
3029*4882a593Smuzhiyun
3030*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
3031*4882a593Smuzhiyun msleep(1);
3032*4882a593Smuzhiyun } else {
3033*4882a593Smuzhiyun mdelay (1); /* 1 msec delay */
3034*4882a593Smuzhiyun }
3035*4882a593Smuzhiyun
3036*4882a593Smuzhiyun }
3037*4882a593Smuzhiyun
3038*4882a593Smuzhiyun if (statefault < 3) {
3039*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "Recovered from %s\n", ioc->name,
3040*4882a593Smuzhiyun statefault == 1 ? "stuck handshake" : "IOC FAULT");
3041*4882a593Smuzhiyun }
3042*4882a593Smuzhiyun
3043*4882a593Smuzhiyun return hard_reset_done;
3044*4882a593Smuzhiyun }
3045*4882a593Smuzhiyun
3046*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
3047*4882a593Smuzhiyun /**
3048*4882a593Smuzhiyun * mpt_GetIocState - Get the current state of a MPT adapter.
3049*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
3050*4882a593Smuzhiyun * @cooked: Request raw or cooked IOC state
3051*4882a593Smuzhiyun *
3052*4882a593Smuzhiyun * Returns all IOC Doorbell register bits if cooked==0, else just the
3053*4882a593Smuzhiyun * Doorbell bits in MPI_IOC_STATE_MASK.
3054*4882a593Smuzhiyun */
3055*4882a593Smuzhiyun u32
mpt_GetIocState(MPT_ADAPTER * ioc,int cooked)3056*4882a593Smuzhiyun mpt_GetIocState(MPT_ADAPTER *ioc, int cooked)
3057*4882a593Smuzhiyun {
3058*4882a593Smuzhiyun u32 s, sc;
3059*4882a593Smuzhiyun
3060*4882a593Smuzhiyun /* Get! */
3061*4882a593Smuzhiyun s = CHIPREG_READ32(&ioc->chip->Doorbell);
3062*4882a593Smuzhiyun sc = s & MPI_IOC_STATE_MASK;
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun /* Save! */
3065*4882a593Smuzhiyun ioc->last_state = sc;
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun return cooked ? sc : s;
3068*4882a593Smuzhiyun }
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
3071*4882a593Smuzhiyun /**
3072*4882a593Smuzhiyun * GetIocFacts - Send IOCFacts request to MPT adapter.
3073*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
3074*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
3075*4882a593Smuzhiyun * @reason: If recovery, only update facts.
3076*4882a593Smuzhiyun *
3077*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
3078*4882a593Smuzhiyun */
3079*4882a593Smuzhiyun static int
GetIocFacts(MPT_ADAPTER * ioc,int sleepFlag,int reason)3080*4882a593Smuzhiyun GetIocFacts(MPT_ADAPTER *ioc, int sleepFlag, int reason)
3081*4882a593Smuzhiyun {
3082*4882a593Smuzhiyun IOCFacts_t get_facts;
3083*4882a593Smuzhiyun IOCFactsReply_t *facts;
3084*4882a593Smuzhiyun int r;
3085*4882a593Smuzhiyun int req_sz;
3086*4882a593Smuzhiyun int reply_sz;
3087*4882a593Smuzhiyun int sz;
3088*4882a593Smuzhiyun u32 status, vv;
3089*4882a593Smuzhiyun u8 shiftFactor=1;
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun /* IOC *must* NOT be in RESET state! */
3092*4882a593Smuzhiyun if (ioc->last_state == MPI_IOC_STATE_RESET) {
3093*4882a593Smuzhiyun printk(KERN_ERR MYNAM
3094*4882a593Smuzhiyun ": ERROR - Can't get IOCFacts, %s NOT READY! (%08x)\n",
3095*4882a593Smuzhiyun ioc->name, ioc->last_state);
3096*4882a593Smuzhiyun return -44;
3097*4882a593Smuzhiyun }
3098*4882a593Smuzhiyun
3099*4882a593Smuzhiyun facts = &ioc->facts;
3100*4882a593Smuzhiyun
3101*4882a593Smuzhiyun /* Destination (reply area)... */
3102*4882a593Smuzhiyun reply_sz = sizeof(*facts);
3103*4882a593Smuzhiyun memset(facts, 0, reply_sz);
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun /* Request area (get_facts on the stack right now!) */
3106*4882a593Smuzhiyun req_sz = sizeof(get_facts);
3107*4882a593Smuzhiyun memset(&get_facts, 0, req_sz);
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun get_facts.Function = MPI_FUNCTION_IOC_FACTS;
3110*4882a593Smuzhiyun /* Assert: All other get_facts fields are zero! */
3111*4882a593Smuzhiyun
3112*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT
3113*4882a593Smuzhiyun "Sending get IocFacts request req_sz=%d reply_sz=%d\n",
3114*4882a593Smuzhiyun ioc->name, req_sz, reply_sz));
3115*4882a593Smuzhiyun
3116*4882a593Smuzhiyun /* No non-zero fields in the get_facts request are greater than
3117*4882a593Smuzhiyun * 1 byte in size, so we can just fire it off as is.
3118*4882a593Smuzhiyun */
3119*4882a593Smuzhiyun r = mpt_handshake_req_reply_wait(ioc, req_sz, (u32*)&get_facts,
3120*4882a593Smuzhiyun reply_sz, (u16*)facts, 5 /*seconds*/, sleepFlag);
3121*4882a593Smuzhiyun if (r != 0)
3122*4882a593Smuzhiyun return r;
3123*4882a593Smuzhiyun
3124*4882a593Smuzhiyun /*
3125*4882a593Smuzhiyun * Now byte swap (GRRR) the necessary fields before any further
3126*4882a593Smuzhiyun * inspection of reply contents.
3127*4882a593Smuzhiyun *
3128*4882a593Smuzhiyun * But need to do some sanity checks on MsgLength (byte) field
3129*4882a593Smuzhiyun * to make sure we don't zero IOC's req_sz!
3130*4882a593Smuzhiyun */
3131*4882a593Smuzhiyun /* Did we get a valid reply? */
3132*4882a593Smuzhiyun if (facts->MsgLength > offsetof(IOCFactsReply_t, RequestFrameSize)/sizeof(u32)) {
3133*4882a593Smuzhiyun if (reason == MPT_HOSTEVENT_IOC_BRINGUP) {
3134*4882a593Smuzhiyun /*
3135*4882a593Smuzhiyun * If not been here, done that, save off first WhoInit value
3136*4882a593Smuzhiyun */
3137*4882a593Smuzhiyun if (ioc->FirstWhoInit == WHOINIT_UNKNOWN)
3138*4882a593Smuzhiyun ioc->FirstWhoInit = facts->WhoInit;
3139*4882a593Smuzhiyun }
3140*4882a593Smuzhiyun
3141*4882a593Smuzhiyun facts->MsgVersion = le16_to_cpu(facts->MsgVersion);
3142*4882a593Smuzhiyun facts->MsgContext = le32_to_cpu(facts->MsgContext);
3143*4882a593Smuzhiyun facts->IOCExceptions = le16_to_cpu(facts->IOCExceptions);
3144*4882a593Smuzhiyun facts->IOCStatus = le16_to_cpu(facts->IOCStatus);
3145*4882a593Smuzhiyun facts->IOCLogInfo = le32_to_cpu(facts->IOCLogInfo);
3146*4882a593Smuzhiyun status = le16_to_cpu(facts->IOCStatus) & MPI_IOCSTATUS_MASK;
3147*4882a593Smuzhiyun /* CHECKME! IOCStatus, IOCLogInfo */
3148*4882a593Smuzhiyun
3149*4882a593Smuzhiyun facts->ReplyQueueDepth = le16_to_cpu(facts->ReplyQueueDepth);
3150*4882a593Smuzhiyun facts->RequestFrameSize = le16_to_cpu(facts->RequestFrameSize);
3151*4882a593Smuzhiyun
3152*4882a593Smuzhiyun /*
3153*4882a593Smuzhiyun * FC f/w version changed between 1.1 and 1.2
3154*4882a593Smuzhiyun * Old: u16{Major(4),Minor(4),SubMinor(8)}
3155*4882a593Smuzhiyun * New: u32{Major(8),Minor(8),Unit(8),Dev(8)}
3156*4882a593Smuzhiyun */
3157*4882a593Smuzhiyun if (facts->MsgVersion < MPI_VERSION_01_02) {
3158*4882a593Smuzhiyun /*
3159*4882a593Smuzhiyun * Handle old FC f/w style, convert to new...
3160*4882a593Smuzhiyun */
3161*4882a593Smuzhiyun u16 oldv = le16_to_cpu(facts->Reserved_0101_FWVersion);
3162*4882a593Smuzhiyun facts->FWVersion.Word =
3163*4882a593Smuzhiyun ((oldv<<12) & 0xFF000000) |
3164*4882a593Smuzhiyun ((oldv<<8) & 0x000FFF00);
3165*4882a593Smuzhiyun } else
3166*4882a593Smuzhiyun facts->FWVersion.Word = le32_to_cpu(facts->FWVersion.Word);
3167*4882a593Smuzhiyun
3168*4882a593Smuzhiyun facts->ProductID = le16_to_cpu(facts->ProductID);
3169*4882a593Smuzhiyun
3170*4882a593Smuzhiyun if ((ioc->facts.ProductID & MPI_FW_HEADER_PID_PROD_MASK)
3171*4882a593Smuzhiyun > MPI_FW_HEADER_PID_PROD_TARGET_SCSI)
3172*4882a593Smuzhiyun ioc->ir_firmware = 1;
3173*4882a593Smuzhiyun
3174*4882a593Smuzhiyun facts->CurrentHostMfaHighAddr =
3175*4882a593Smuzhiyun le32_to_cpu(facts->CurrentHostMfaHighAddr);
3176*4882a593Smuzhiyun facts->GlobalCredits = le16_to_cpu(facts->GlobalCredits);
3177*4882a593Smuzhiyun facts->CurrentSenseBufferHighAddr =
3178*4882a593Smuzhiyun le32_to_cpu(facts->CurrentSenseBufferHighAddr);
3179*4882a593Smuzhiyun facts->CurReplyFrameSize =
3180*4882a593Smuzhiyun le16_to_cpu(facts->CurReplyFrameSize);
3181*4882a593Smuzhiyun facts->IOCCapabilities = le32_to_cpu(facts->IOCCapabilities);
3182*4882a593Smuzhiyun
3183*4882a593Smuzhiyun /*
3184*4882a593Smuzhiyun * Handle NEW (!) IOCFactsReply fields in MPI-1.01.xx
3185*4882a593Smuzhiyun * Older MPI-1.00.xx struct had 13 dwords, and enlarged
3186*4882a593Smuzhiyun * to 14 in MPI-1.01.0x.
3187*4882a593Smuzhiyun */
3188*4882a593Smuzhiyun if (facts->MsgLength >= (offsetof(IOCFactsReply_t,FWImageSize) + 7)/4 &&
3189*4882a593Smuzhiyun facts->MsgVersion > MPI_VERSION_01_00) {
3190*4882a593Smuzhiyun facts->FWImageSize = le32_to_cpu(facts->FWImageSize);
3191*4882a593Smuzhiyun }
3192*4882a593Smuzhiyun
3193*4882a593Smuzhiyun facts->FWImageSize = ALIGN(facts->FWImageSize, 4);
3194*4882a593Smuzhiyun
3195*4882a593Smuzhiyun if (!facts->RequestFrameSize) {
3196*4882a593Smuzhiyun /* Something is wrong! */
3197*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "IOC reported invalid 0 request size!\n",
3198*4882a593Smuzhiyun ioc->name);
3199*4882a593Smuzhiyun return -55;
3200*4882a593Smuzhiyun }
3201*4882a593Smuzhiyun
3202*4882a593Smuzhiyun r = sz = facts->BlockSize;
3203*4882a593Smuzhiyun vv = ((63 / (sz * 4)) + 1) & 0x03;
3204*4882a593Smuzhiyun ioc->NB_for_64_byte_frame = vv;
3205*4882a593Smuzhiyun while ( sz )
3206*4882a593Smuzhiyun {
3207*4882a593Smuzhiyun shiftFactor++;
3208*4882a593Smuzhiyun sz = sz >> 1;
3209*4882a593Smuzhiyun }
3210*4882a593Smuzhiyun ioc->NBShiftFactor = shiftFactor;
3211*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT
3212*4882a593Smuzhiyun "NB_for_64_byte_frame=%x NBShiftFactor=%x BlockSize=%x\n",
3213*4882a593Smuzhiyun ioc->name, vv, shiftFactor, r));
3214*4882a593Smuzhiyun
3215*4882a593Smuzhiyun if (reason == MPT_HOSTEVENT_IOC_BRINGUP) {
3216*4882a593Smuzhiyun /*
3217*4882a593Smuzhiyun * Set values for this IOC's request & reply frame sizes,
3218*4882a593Smuzhiyun * and request & reply queue depths...
3219*4882a593Smuzhiyun */
3220*4882a593Smuzhiyun ioc->req_sz = min(MPT_DEFAULT_FRAME_SIZE, facts->RequestFrameSize * 4);
3221*4882a593Smuzhiyun ioc->req_depth = min_t(int, MPT_MAX_REQ_DEPTH, facts->GlobalCredits);
3222*4882a593Smuzhiyun ioc->reply_sz = MPT_REPLY_FRAME_SIZE;
3223*4882a593Smuzhiyun ioc->reply_depth = min_t(int, MPT_DEFAULT_REPLY_DEPTH, facts->ReplyQueueDepth);
3224*4882a593Smuzhiyun
3225*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "reply_sz=%3d, reply_depth=%4d\n",
3226*4882a593Smuzhiyun ioc->name, ioc->reply_sz, ioc->reply_depth));
3227*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "req_sz =%3d, req_depth =%4d\n",
3228*4882a593Smuzhiyun ioc->name, ioc->req_sz, ioc->req_depth));
3229*4882a593Smuzhiyun
3230*4882a593Smuzhiyun /* Get port facts! */
3231*4882a593Smuzhiyun if ( (r = GetPortFacts(ioc, 0, sleepFlag)) != 0 )
3232*4882a593Smuzhiyun return r;
3233*4882a593Smuzhiyun }
3234*4882a593Smuzhiyun } else {
3235*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT
3236*4882a593Smuzhiyun "Invalid IOC facts reply, msgLength=%d offsetof=%zd!\n",
3237*4882a593Smuzhiyun ioc->name, facts->MsgLength, (offsetof(IOCFactsReply_t,
3238*4882a593Smuzhiyun RequestFrameSize)/sizeof(u32)));
3239*4882a593Smuzhiyun return -66;
3240*4882a593Smuzhiyun }
3241*4882a593Smuzhiyun
3242*4882a593Smuzhiyun return 0;
3243*4882a593Smuzhiyun }
3244*4882a593Smuzhiyun
3245*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
3246*4882a593Smuzhiyun /**
3247*4882a593Smuzhiyun * GetPortFacts - Send PortFacts request to MPT adapter.
3248*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
3249*4882a593Smuzhiyun * @portnum: Port number
3250*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
3251*4882a593Smuzhiyun *
3252*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
3253*4882a593Smuzhiyun */
3254*4882a593Smuzhiyun static int
GetPortFacts(MPT_ADAPTER * ioc,int portnum,int sleepFlag)3255*4882a593Smuzhiyun GetPortFacts(MPT_ADAPTER *ioc, int portnum, int sleepFlag)
3256*4882a593Smuzhiyun {
3257*4882a593Smuzhiyun PortFacts_t get_pfacts;
3258*4882a593Smuzhiyun PortFactsReply_t *pfacts;
3259*4882a593Smuzhiyun int ii;
3260*4882a593Smuzhiyun int req_sz;
3261*4882a593Smuzhiyun int reply_sz;
3262*4882a593Smuzhiyun int max_id;
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun /* IOC *must* NOT be in RESET state! */
3265*4882a593Smuzhiyun if (ioc->last_state == MPI_IOC_STATE_RESET) {
3266*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Can't get PortFacts NOT READY! (%08x)\n",
3267*4882a593Smuzhiyun ioc->name, ioc->last_state );
3268*4882a593Smuzhiyun return -4;
3269*4882a593Smuzhiyun }
3270*4882a593Smuzhiyun
3271*4882a593Smuzhiyun pfacts = &ioc->pfacts[portnum];
3272*4882a593Smuzhiyun
3273*4882a593Smuzhiyun /* Destination (reply area)... */
3274*4882a593Smuzhiyun reply_sz = sizeof(*pfacts);
3275*4882a593Smuzhiyun memset(pfacts, 0, reply_sz);
3276*4882a593Smuzhiyun
3277*4882a593Smuzhiyun /* Request area (get_pfacts on the stack right now!) */
3278*4882a593Smuzhiyun req_sz = sizeof(get_pfacts);
3279*4882a593Smuzhiyun memset(&get_pfacts, 0, req_sz);
3280*4882a593Smuzhiyun
3281*4882a593Smuzhiyun get_pfacts.Function = MPI_FUNCTION_PORT_FACTS;
3282*4882a593Smuzhiyun get_pfacts.PortNumber = portnum;
3283*4882a593Smuzhiyun /* Assert: All other get_pfacts fields are zero! */
3284*4882a593Smuzhiyun
3285*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Sending get PortFacts(%d) request\n",
3286*4882a593Smuzhiyun ioc->name, portnum));
3287*4882a593Smuzhiyun
3288*4882a593Smuzhiyun /* No non-zero fields in the get_pfacts request are greater than
3289*4882a593Smuzhiyun * 1 byte in size, so we can just fire it off as is.
3290*4882a593Smuzhiyun */
3291*4882a593Smuzhiyun ii = mpt_handshake_req_reply_wait(ioc, req_sz, (u32*)&get_pfacts,
3292*4882a593Smuzhiyun reply_sz, (u16*)pfacts, 5 /*seconds*/, sleepFlag);
3293*4882a593Smuzhiyun if (ii != 0)
3294*4882a593Smuzhiyun return ii;
3295*4882a593Smuzhiyun
3296*4882a593Smuzhiyun /* Did we get a valid reply? */
3297*4882a593Smuzhiyun
3298*4882a593Smuzhiyun /* Now byte swap the necessary fields in the response. */
3299*4882a593Smuzhiyun pfacts->MsgContext = le32_to_cpu(pfacts->MsgContext);
3300*4882a593Smuzhiyun pfacts->IOCStatus = le16_to_cpu(pfacts->IOCStatus);
3301*4882a593Smuzhiyun pfacts->IOCLogInfo = le32_to_cpu(pfacts->IOCLogInfo);
3302*4882a593Smuzhiyun pfacts->MaxDevices = le16_to_cpu(pfacts->MaxDevices);
3303*4882a593Smuzhiyun pfacts->PortSCSIID = le16_to_cpu(pfacts->PortSCSIID);
3304*4882a593Smuzhiyun pfacts->ProtocolFlags = le16_to_cpu(pfacts->ProtocolFlags);
3305*4882a593Smuzhiyun pfacts->MaxPostedCmdBuffers = le16_to_cpu(pfacts->MaxPostedCmdBuffers);
3306*4882a593Smuzhiyun pfacts->MaxPersistentIDs = le16_to_cpu(pfacts->MaxPersistentIDs);
3307*4882a593Smuzhiyun pfacts->MaxLanBuckets = le16_to_cpu(pfacts->MaxLanBuckets);
3308*4882a593Smuzhiyun
3309*4882a593Smuzhiyun max_id = (ioc->bus_type == SAS) ? pfacts->PortSCSIID :
3310*4882a593Smuzhiyun pfacts->MaxDevices;
3311*4882a593Smuzhiyun ioc->devices_per_bus = (max_id > 255) ? 256 : max_id;
3312*4882a593Smuzhiyun ioc->number_of_buses = (ioc->devices_per_bus < 256) ? 1 : max_id/256;
3313*4882a593Smuzhiyun
3314*4882a593Smuzhiyun /*
3315*4882a593Smuzhiyun * Place all the devices on channels
3316*4882a593Smuzhiyun *
3317*4882a593Smuzhiyun * (for debuging)
3318*4882a593Smuzhiyun */
3319*4882a593Smuzhiyun if (mpt_channel_mapping) {
3320*4882a593Smuzhiyun ioc->devices_per_bus = 1;
3321*4882a593Smuzhiyun ioc->number_of_buses = (max_id > 255) ? 255 : max_id;
3322*4882a593Smuzhiyun }
3323*4882a593Smuzhiyun
3324*4882a593Smuzhiyun return 0;
3325*4882a593Smuzhiyun }
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
3328*4882a593Smuzhiyun /**
3329*4882a593Smuzhiyun * SendIocInit - Send IOCInit request to MPT adapter.
3330*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
3331*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
3332*4882a593Smuzhiyun *
3333*4882a593Smuzhiyun * Send IOCInit followed by PortEnable to bring IOC to OPERATIONAL state.
3334*4882a593Smuzhiyun *
3335*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
3336*4882a593Smuzhiyun */
3337*4882a593Smuzhiyun static int
SendIocInit(MPT_ADAPTER * ioc,int sleepFlag)3338*4882a593Smuzhiyun SendIocInit(MPT_ADAPTER *ioc, int sleepFlag)
3339*4882a593Smuzhiyun {
3340*4882a593Smuzhiyun IOCInit_t ioc_init;
3341*4882a593Smuzhiyun MPIDefaultReply_t init_reply;
3342*4882a593Smuzhiyun u32 state;
3343*4882a593Smuzhiyun int r;
3344*4882a593Smuzhiyun int count;
3345*4882a593Smuzhiyun int cntdn;
3346*4882a593Smuzhiyun
3347*4882a593Smuzhiyun memset(&ioc_init, 0, sizeof(ioc_init));
3348*4882a593Smuzhiyun memset(&init_reply, 0, sizeof(init_reply));
3349*4882a593Smuzhiyun
3350*4882a593Smuzhiyun ioc_init.WhoInit = MPI_WHOINIT_HOST_DRIVER;
3351*4882a593Smuzhiyun ioc_init.Function = MPI_FUNCTION_IOC_INIT;
3352*4882a593Smuzhiyun
3353*4882a593Smuzhiyun /* If we are in a recovery mode and we uploaded the FW image,
3354*4882a593Smuzhiyun * then this pointer is not NULL. Skip the upload a second time.
3355*4882a593Smuzhiyun * Set this flag if cached_fw set for either IOC.
3356*4882a593Smuzhiyun */
3357*4882a593Smuzhiyun if (ioc->facts.Flags & MPI_IOCFACTS_FLAGS_FW_DOWNLOAD_BOOT)
3358*4882a593Smuzhiyun ioc->upload_fw = 1;
3359*4882a593Smuzhiyun else
3360*4882a593Smuzhiyun ioc->upload_fw = 0;
3361*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "upload_fw %d facts.Flags=%x\n",
3362*4882a593Smuzhiyun ioc->name, ioc->upload_fw, ioc->facts.Flags));
3363*4882a593Smuzhiyun
3364*4882a593Smuzhiyun ioc_init.MaxDevices = (U8)ioc->devices_per_bus;
3365*4882a593Smuzhiyun ioc_init.MaxBuses = (U8)ioc->number_of_buses;
3366*4882a593Smuzhiyun
3367*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "facts.MsgVersion=%x\n",
3368*4882a593Smuzhiyun ioc->name, ioc->facts.MsgVersion));
3369*4882a593Smuzhiyun if (ioc->facts.MsgVersion >= MPI_VERSION_01_05) {
3370*4882a593Smuzhiyun // set MsgVersion and HeaderVersion host driver was built with
3371*4882a593Smuzhiyun ioc_init.MsgVersion = cpu_to_le16(MPI_VERSION);
3372*4882a593Smuzhiyun ioc_init.HeaderVersion = cpu_to_le16(MPI_HEADER_VERSION);
3373*4882a593Smuzhiyun
3374*4882a593Smuzhiyun if (ioc->facts.Flags & MPI_IOCFACTS_FLAGS_HOST_PAGE_BUFFER_PERSISTENT) {
3375*4882a593Smuzhiyun ioc_init.HostPageBufferSGE = ioc->facts.HostPageBufferSGE;
3376*4882a593Smuzhiyun } else if(mpt_host_page_alloc(ioc, &ioc_init))
3377*4882a593Smuzhiyun return -99;
3378*4882a593Smuzhiyun }
3379*4882a593Smuzhiyun ioc_init.ReplyFrameSize = cpu_to_le16(ioc->reply_sz); /* in BYTES */
3380*4882a593Smuzhiyun
3381*4882a593Smuzhiyun if (ioc->sg_addr_size == sizeof(u64)) {
3382*4882a593Smuzhiyun /* Save the upper 32-bits of the request
3383*4882a593Smuzhiyun * (reply) and sense buffers.
3384*4882a593Smuzhiyun */
3385*4882a593Smuzhiyun ioc_init.HostMfaHighAddr = cpu_to_le32((u32)((u64)ioc->alloc_dma >> 32));
3386*4882a593Smuzhiyun ioc_init.SenseBufferHighAddr = cpu_to_le32((u32)((u64)ioc->sense_buf_pool_dma >> 32));
3387*4882a593Smuzhiyun } else {
3388*4882a593Smuzhiyun /* Force 32-bit addressing */
3389*4882a593Smuzhiyun ioc_init.HostMfaHighAddr = cpu_to_le32(0);
3390*4882a593Smuzhiyun ioc_init.SenseBufferHighAddr = cpu_to_le32(0);
3391*4882a593Smuzhiyun }
3392*4882a593Smuzhiyun
3393*4882a593Smuzhiyun ioc->facts.CurrentHostMfaHighAddr = ioc_init.HostMfaHighAddr;
3394*4882a593Smuzhiyun ioc->facts.CurrentSenseBufferHighAddr = ioc_init.SenseBufferHighAddr;
3395*4882a593Smuzhiyun ioc->facts.MaxDevices = ioc_init.MaxDevices;
3396*4882a593Smuzhiyun ioc->facts.MaxBuses = ioc_init.MaxBuses;
3397*4882a593Smuzhiyun
3398*4882a593Smuzhiyun dhsprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Sending IOCInit (req @ %p)\n",
3399*4882a593Smuzhiyun ioc->name, &ioc_init));
3400*4882a593Smuzhiyun
3401*4882a593Smuzhiyun r = mpt_handshake_req_reply_wait(ioc, sizeof(IOCInit_t), (u32*)&ioc_init,
3402*4882a593Smuzhiyun sizeof(MPIDefaultReply_t), (u16*)&init_reply, 10 /*seconds*/, sleepFlag);
3403*4882a593Smuzhiyun if (r != 0) {
3404*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Sending IOCInit failed(%d)!\n",ioc->name, r);
3405*4882a593Smuzhiyun return r;
3406*4882a593Smuzhiyun }
3407*4882a593Smuzhiyun
3408*4882a593Smuzhiyun /* No need to byte swap the multibyte fields in the reply
3409*4882a593Smuzhiyun * since we don't even look at its contents.
3410*4882a593Smuzhiyun */
3411*4882a593Smuzhiyun
3412*4882a593Smuzhiyun dhsprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Sending PortEnable (req @ %p)\n",
3413*4882a593Smuzhiyun ioc->name, &ioc_init));
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun if ((r = SendPortEnable(ioc, 0, sleepFlag)) != 0) {
3416*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Sending PortEnable failed(%d)!\n",ioc->name, r);
3417*4882a593Smuzhiyun return r;
3418*4882a593Smuzhiyun }
3419*4882a593Smuzhiyun
3420*4882a593Smuzhiyun /* YIKES! SUPER IMPORTANT!!!
3421*4882a593Smuzhiyun * Poll IocState until _OPERATIONAL while IOC is doing
3422*4882a593Smuzhiyun * LoopInit and TargetDiscovery!
3423*4882a593Smuzhiyun */
3424*4882a593Smuzhiyun count = 0;
3425*4882a593Smuzhiyun cntdn = ((sleepFlag == CAN_SLEEP) ? HZ : 1000) * 60; /* 60 seconds */
3426*4882a593Smuzhiyun state = mpt_GetIocState(ioc, 1);
3427*4882a593Smuzhiyun while (state != MPI_IOC_STATE_OPERATIONAL && --cntdn) {
3428*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
3429*4882a593Smuzhiyun msleep(1);
3430*4882a593Smuzhiyun } else {
3431*4882a593Smuzhiyun mdelay(1);
3432*4882a593Smuzhiyun }
3433*4882a593Smuzhiyun
3434*4882a593Smuzhiyun if (!cntdn) {
3435*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Wait IOC_OP state timeout(%d)!\n",
3436*4882a593Smuzhiyun ioc->name, (int)((count+5)/HZ));
3437*4882a593Smuzhiyun return -9;
3438*4882a593Smuzhiyun }
3439*4882a593Smuzhiyun
3440*4882a593Smuzhiyun state = mpt_GetIocState(ioc, 1);
3441*4882a593Smuzhiyun count++;
3442*4882a593Smuzhiyun }
3443*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Wait IOC_OPERATIONAL state (cnt=%d)\n",
3444*4882a593Smuzhiyun ioc->name, count));
3445*4882a593Smuzhiyun
3446*4882a593Smuzhiyun ioc->aen_event_read_flag=0;
3447*4882a593Smuzhiyun return r;
3448*4882a593Smuzhiyun }
3449*4882a593Smuzhiyun
3450*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
3451*4882a593Smuzhiyun /**
3452*4882a593Smuzhiyun * SendPortEnable - Send PortEnable request to MPT adapter port.
3453*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
3454*4882a593Smuzhiyun * @portnum: Port number to enable
3455*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
3456*4882a593Smuzhiyun *
3457*4882a593Smuzhiyun * Send PortEnable to bring IOC to OPERATIONAL state.
3458*4882a593Smuzhiyun *
3459*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
3460*4882a593Smuzhiyun */
3461*4882a593Smuzhiyun static int
SendPortEnable(MPT_ADAPTER * ioc,int portnum,int sleepFlag)3462*4882a593Smuzhiyun SendPortEnable(MPT_ADAPTER *ioc, int portnum, int sleepFlag)
3463*4882a593Smuzhiyun {
3464*4882a593Smuzhiyun PortEnable_t port_enable;
3465*4882a593Smuzhiyun MPIDefaultReply_t reply_buf;
3466*4882a593Smuzhiyun int rc;
3467*4882a593Smuzhiyun int req_sz;
3468*4882a593Smuzhiyun int reply_sz;
3469*4882a593Smuzhiyun
3470*4882a593Smuzhiyun /* Destination... */
3471*4882a593Smuzhiyun reply_sz = sizeof(MPIDefaultReply_t);
3472*4882a593Smuzhiyun memset(&reply_buf, 0, reply_sz);
3473*4882a593Smuzhiyun
3474*4882a593Smuzhiyun req_sz = sizeof(PortEnable_t);
3475*4882a593Smuzhiyun memset(&port_enable, 0, req_sz);
3476*4882a593Smuzhiyun
3477*4882a593Smuzhiyun port_enable.Function = MPI_FUNCTION_PORT_ENABLE;
3478*4882a593Smuzhiyun port_enable.PortNumber = portnum;
3479*4882a593Smuzhiyun /* port_enable.ChainOffset = 0; */
3480*4882a593Smuzhiyun /* port_enable.MsgFlags = 0; */
3481*4882a593Smuzhiyun /* port_enable.MsgContext = 0; */
3482*4882a593Smuzhiyun
3483*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Sending Port(%d)Enable (req @ %p)\n",
3484*4882a593Smuzhiyun ioc->name, portnum, &port_enable));
3485*4882a593Smuzhiyun
3486*4882a593Smuzhiyun /* RAID FW may take a long time to enable
3487*4882a593Smuzhiyun */
3488*4882a593Smuzhiyun if (ioc->ir_firmware || ioc->bus_type == SAS) {
3489*4882a593Smuzhiyun rc = mpt_handshake_req_reply_wait(ioc, req_sz,
3490*4882a593Smuzhiyun (u32*)&port_enable, reply_sz, (u16*)&reply_buf,
3491*4882a593Smuzhiyun 300 /*seconds*/, sleepFlag);
3492*4882a593Smuzhiyun } else {
3493*4882a593Smuzhiyun rc = mpt_handshake_req_reply_wait(ioc, req_sz,
3494*4882a593Smuzhiyun (u32*)&port_enable, reply_sz, (u16*)&reply_buf,
3495*4882a593Smuzhiyun 30 /*seconds*/, sleepFlag);
3496*4882a593Smuzhiyun }
3497*4882a593Smuzhiyun return rc;
3498*4882a593Smuzhiyun }
3499*4882a593Smuzhiyun
3500*4882a593Smuzhiyun /**
3501*4882a593Smuzhiyun * mpt_alloc_fw_memory - allocate firmware memory
3502*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
3503*4882a593Smuzhiyun * @size: total FW bytes
3504*4882a593Smuzhiyun *
3505*4882a593Smuzhiyun * If memory has already been allocated, the same (cached) value
3506*4882a593Smuzhiyun * is returned.
3507*4882a593Smuzhiyun *
3508*4882a593Smuzhiyun * Return 0 if successful, or non-zero for failure
3509*4882a593Smuzhiyun **/
3510*4882a593Smuzhiyun int
mpt_alloc_fw_memory(MPT_ADAPTER * ioc,int size)3511*4882a593Smuzhiyun mpt_alloc_fw_memory(MPT_ADAPTER *ioc, int size)
3512*4882a593Smuzhiyun {
3513*4882a593Smuzhiyun int rc;
3514*4882a593Smuzhiyun
3515*4882a593Smuzhiyun if (ioc->cached_fw) {
3516*4882a593Smuzhiyun rc = 0; /* use already allocated memory */
3517*4882a593Smuzhiyun goto out;
3518*4882a593Smuzhiyun }
3519*4882a593Smuzhiyun else if (ioc->alt_ioc && ioc->alt_ioc->cached_fw) {
3520*4882a593Smuzhiyun ioc->cached_fw = ioc->alt_ioc->cached_fw; /* use alt_ioc's memory */
3521*4882a593Smuzhiyun ioc->cached_fw_dma = ioc->alt_ioc->cached_fw_dma;
3522*4882a593Smuzhiyun rc = 0;
3523*4882a593Smuzhiyun goto out;
3524*4882a593Smuzhiyun }
3525*4882a593Smuzhiyun ioc->cached_fw = pci_alloc_consistent(ioc->pcidev, size, &ioc->cached_fw_dma);
3526*4882a593Smuzhiyun if (!ioc->cached_fw) {
3527*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Unable to allocate memory for the cached firmware image!\n",
3528*4882a593Smuzhiyun ioc->name);
3529*4882a593Smuzhiyun rc = -1;
3530*4882a593Smuzhiyun } else {
3531*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "FW Image @ %p[%p], sz=%d[%x] bytes\n",
3532*4882a593Smuzhiyun ioc->name, ioc->cached_fw, (void *)(ulong)ioc->cached_fw_dma, size, size));
3533*4882a593Smuzhiyun ioc->alloc_total += size;
3534*4882a593Smuzhiyun rc = 0;
3535*4882a593Smuzhiyun }
3536*4882a593Smuzhiyun out:
3537*4882a593Smuzhiyun return rc;
3538*4882a593Smuzhiyun }
3539*4882a593Smuzhiyun
3540*4882a593Smuzhiyun /**
3541*4882a593Smuzhiyun * mpt_free_fw_memory - free firmware memory
3542*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
3543*4882a593Smuzhiyun *
3544*4882a593Smuzhiyun * If alt_img is NULL, delete from ioc structure.
3545*4882a593Smuzhiyun * Else, delete a secondary image in same format.
3546*4882a593Smuzhiyun **/
3547*4882a593Smuzhiyun void
mpt_free_fw_memory(MPT_ADAPTER * ioc)3548*4882a593Smuzhiyun mpt_free_fw_memory(MPT_ADAPTER *ioc)
3549*4882a593Smuzhiyun {
3550*4882a593Smuzhiyun int sz;
3551*4882a593Smuzhiyun
3552*4882a593Smuzhiyun if (!ioc->cached_fw)
3553*4882a593Smuzhiyun return;
3554*4882a593Smuzhiyun
3555*4882a593Smuzhiyun sz = ioc->facts.FWImageSize;
3556*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "free_fw_memory: FW Image @ %p[%p], sz=%d[%x] bytes\n",
3557*4882a593Smuzhiyun ioc->name, ioc->cached_fw, (void *)(ulong)ioc->cached_fw_dma, sz, sz));
3558*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, sz, ioc->cached_fw, ioc->cached_fw_dma);
3559*4882a593Smuzhiyun ioc->alloc_total -= sz;
3560*4882a593Smuzhiyun ioc->cached_fw = NULL;
3561*4882a593Smuzhiyun }
3562*4882a593Smuzhiyun
3563*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
3564*4882a593Smuzhiyun /**
3565*4882a593Smuzhiyun * mpt_do_upload - Construct and Send FWUpload request to MPT adapter port.
3566*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
3567*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
3568*4882a593Smuzhiyun *
3569*4882a593Smuzhiyun * Returns 0 for success, >0 for handshake failure
3570*4882a593Smuzhiyun * <0 for fw upload failure.
3571*4882a593Smuzhiyun *
3572*4882a593Smuzhiyun * Remark: If bound IOC and a successful FWUpload was performed
3573*4882a593Smuzhiyun * on the bound IOC, the second image is discarded
3574*4882a593Smuzhiyun * and memory is free'd. Both channels must upload to prevent
3575*4882a593Smuzhiyun * IOC from running in degraded mode.
3576*4882a593Smuzhiyun */
3577*4882a593Smuzhiyun static int
mpt_do_upload(MPT_ADAPTER * ioc,int sleepFlag)3578*4882a593Smuzhiyun mpt_do_upload(MPT_ADAPTER *ioc, int sleepFlag)
3579*4882a593Smuzhiyun {
3580*4882a593Smuzhiyun u8 reply[sizeof(FWUploadReply_t)];
3581*4882a593Smuzhiyun FWUpload_t *prequest;
3582*4882a593Smuzhiyun FWUploadReply_t *preply;
3583*4882a593Smuzhiyun FWUploadTCSGE_t *ptcsge;
3584*4882a593Smuzhiyun u32 flagsLength;
3585*4882a593Smuzhiyun int ii, sz, reply_sz;
3586*4882a593Smuzhiyun int cmdStatus;
3587*4882a593Smuzhiyun int request_size;
3588*4882a593Smuzhiyun /* If the image size is 0, we are done.
3589*4882a593Smuzhiyun */
3590*4882a593Smuzhiyun if ((sz = ioc->facts.FWImageSize) == 0)
3591*4882a593Smuzhiyun return 0;
3592*4882a593Smuzhiyun
3593*4882a593Smuzhiyun if (mpt_alloc_fw_memory(ioc, ioc->facts.FWImageSize) != 0)
3594*4882a593Smuzhiyun return -ENOMEM;
3595*4882a593Smuzhiyun
3596*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_INFO_FMT ": FW Image @ %p[%p], sz=%d[%x] bytes\n",
3597*4882a593Smuzhiyun ioc->name, ioc->cached_fw, (void *)(ulong)ioc->cached_fw_dma, sz, sz));
3598*4882a593Smuzhiyun
3599*4882a593Smuzhiyun prequest = (sleepFlag == NO_SLEEP) ? kzalloc(ioc->req_sz, GFP_ATOMIC) :
3600*4882a593Smuzhiyun kzalloc(ioc->req_sz, GFP_KERNEL);
3601*4882a593Smuzhiyun if (!prequest) {
3602*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "fw upload failed "
3603*4882a593Smuzhiyun "while allocating memory \n", ioc->name));
3604*4882a593Smuzhiyun mpt_free_fw_memory(ioc);
3605*4882a593Smuzhiyun return -ENOMEM;
3606*4882a593Smuzhiyun }
3607*4882a593Smuzhiyun
3608*4882a593Smuzhiyun preply = (FWUploadReply_t *)&reply;
3609*4882a593Smuzhiyun
3610*4882a593Smuzhiyun reply_sz = sizeof(reply);
3611*4882a593Smuzhiyun memset(preply, 0, reply_sz);
3612*4882a593Smuzhiyun
3613*4882a593Smuzhiyun prequest->ImageType = MPI_FW_UPLOAD_ITYPE_FW_IOC_MEM;
3614*4882a593Smuzhiyun prequest->Function = MPI_FUNCTION_FW_UPLOAD;
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun ptcsge = (FWUploadTCSGE_t *) &prequest->SGL;
3617*4882a593Smuzhiyun ptcsge->DetailsLength = 12;
3618*4882a593Smuzhiyun ptcsge->Flags = MPI_SGE_FLAGS_TRANSACTION_ELEMENT;
3619*4882a593Smuzhiyun ptcsge->ImageSize = cpu_to_le32(sz);
3620*4882a593Smuzhiyun ptcsge++;
3621*4882a593Smuzhiyun
3622*4882a593Smuzhiyun flagsLength = MPT_SGE_FLAGS_SSIMPLE_READ | sz;
3623*4882a593Smuzhiyun ioc->add_sge((char *)ptcsge, flagsLength, ioc->cached_fw_dma);
3624*4882a593Smuzhiyun request_size = offsetof(FWUpload_t, SGL) + sizeof(FWUploadTCSGE_t) +
3625*4882a593Smuzhiyun ioc->SGE_size;
3626*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Sending FW Upload "
3627*4882a593Smuzhiyun " (req @ %p) fw_size=%d mf_request_size=%d\n", ioc->name, prequest,
3628*4882a593Smuzhiyun ioc->facts.FWImageSize, request_size));
3629*4882a593Smuzhiyun DBG_DUMP_FW_REQUEST_FRAME(ioc, (u32 *)prequest);
3630*4882a593Smuzhiyun
3631*4882a593Smuzhiyun ii = mpt_handshake_req_reply_wait(ioc, request_size, (u32 *)prequest,
3632*4882a593Smuzhiyun reply_sz, (u16 *)preply, 65 /*seconds*/, sleepFlag);
3633*4882a593Smuzhiyun
3634*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "FW Upload completed "
3635*4882a593Smuzhiyun "rc=%x \n", ioc->name, ii));
3636*4882a593Smuzhiyun
3637*4882a593Smuzhiyun cmdStatus = -EFAULT;
3638*4882a593Smuzhiyun if (ii == 0) {
3639*4882a593Smuzhiyun /* Handshake transfer was complete and successful.
3640*4882a593Smuzhiyun * Check the Reply Frame.
3641*4882a593Smuzhiyun */
3642*4882a593Smuzhiyun int status;
3643*4882a593Smuzhiyun status = le16_to_cpu(preply->IOCStatus) &
3644*4882a593Smuzhiyun MPI_IOCSTATUS_MASK;
3645*4882a593Smuzhiyun if (status == MPI_IOCSTATUS_SUCCESS &&
3646*4882a593Smuzhiyun ioc->facts.FWImageSize ==
3647*4882a593Smuzhiyun le32_to_cpu(preply->ActualImageSize))
3648*4882a593Smuzhiyun cmdStatus = 0;
3649*4882a593Smuzhiyun }
3650*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT ": do_upload cmdStatus=%d \n",
3651*4882a593Smuzhiyun ioc->name, cmdStatus));
3652*4882a593Smuzhiyun
3653*4882a593Smuzhiyun
3654*4882a593Smuzhiyun if (cmdStatus) {
3655*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "fw upload failed, "
3656*4882a593Smuzhiyun "freeing image \n", ioc->name));
3657*4882a593Smuzhiyun mpt_free_fw_memory(ioc);
3658*4882a593Smuzhiyun }
3659*4882a593Smuzhiyun kfree(prequest);
3660*4882a593Smuzhiyun
3661*4882a593Smuzhiyun return cmdStatus;
3662*4882a593Smuzhiyun }
3663*4882a593Smuzhiyun
3664*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
3665*4882a593Smuzhiyun /**
3666*4882a593Smuzhiyun * mpt_downloadboot - DownloadBoot code
3667*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
3668*4882a593Smuzhiyun * @pFwHeader: Pointer to firmware header info
3669*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
3670*4882a593Smuzhiyun *
3671*4882a593Smuzhiyun * FwDownloadBoot requires Programmed IO access.
3672*4882a593Smuzhiyun *
3673*4882a593Smuzhiyun * Returns 0 for success
3674*4882a593Smuzhiyun * -1 FW Image size is 0
3675*4882a593Smuzhiyun * -2 No valid cached_fw Pointer
3676*4882a593Smuzhiyun * <0 for fw upload failure.
3677*4882a593Smuzhiyun */
3678*4882a593Smuzhiyun static int
mpt_downloadboot(MPT_ADAPTER * ioc,MpiFwHeader_t * pFwHeader,int sleepFlag)3679*4882a593Smuzhiyun mpt_downloadboot(MPT_ADAPTER *ioc, MpiFwHeader_t *pFwHeader, int sleepFlag)
3680*4882a593Smuzhiyun {
3681*4882a593Smuzhiyun MpiExtImageHeader_t *pExtImage;
3682*4882a593Smuzhiyun u32 fwSize;
3683*4882a593Smuzhiyun u32 diag0val;
3684*4882a593Smuzhiyun int count;
3685*4882a593Smuzhiyun u32 *ptrFw;
3686*4882a593Smuzhiyun u32 diagRwData;
3687*4882a593Smuzhiyun u32 nextImage;
3688*4882a593Smuzhiyun u32 load_addr;
3689*4882a593Smuzhiyun u32 ioc_state=0;
3690*4882a593Smuzhiyun
3691*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "downloadboot: fw size 0x%x (%d), FW Ptr %p\n",
3692*4882a593Smuzhiyun ioc->name, pFwHeader->ImageSize, pFwHeader->ImageSize, pFwHeader));
3693*4882a593Smuzhiyun
3694*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, 0xFF);
3695*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_1ST_KEY_VALUE);
3696*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_2ND_KEY_VALUE);
3697*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_3RD_KEY_VALUE);
3698*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_4TH_KEY_VALUE);
3699*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_5TH_KEY_VALUE);
3700*4882a593Smuzhiyun
3701*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Diagnostic, (MPI_DIAG_PREVENT_IOC_BOOT | MPI_DIAG_DISABLE_ARM));
3702*4882a593Smuzhiyun
3703*4882a593Smuzhiyun /* wait 1 msec */
3704*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
3705*4882a593Smuzhiyun msleep(1);
3706*4882a593Smuzhiyun } else {
3707*4882a593Smuzhiyun mdelay (1);
3708*4882a593Smuzhiyun }
3709*4882a593Smuzhiyun
3710*4882a593Smuzhiyun diag0val = CHIPREG_READ32(&ioc->chip->Diagnostic);
3711*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Diagnostic, diag0val | MPI_DIAG_RESET_ADAPTER);
3712*4882a593Smuzhiyun
3713*4882a593Smuzhiyun for (count = 0; count < 30; count ++) {
3714*4882a593Smuzhiyun diag0val = CHIPREG_READ32(&ioc->chip->Diagnostic);
3715*4882a593Smuzhiyun if (!(diag0val & MPI_DIAG_RESET_ADAPTER)) {
3716*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "RESET_ADAPTER cleared, count=%d\n",
3717*4882a593Smuzhiyun ioc->name, count));
3718*4882a593Smuzhiyun break;
3719*4882a593Smuzhiyun }
3720*4882a593Smuzhiyun /* wait .1 sec */
3721*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
3722*4882a593Smuzhiyun msleep (100);
3723*4882a593Smuzhiyun } else {
3724*4882a593Smuzhiyun mdelay (100);
3725*4882a593Smuzhiyun }
3726*4882a593Smuzhiyun }
3727*4882a593Smuzhiyun
3728*4882a593Smuzhiyun if ( count == 30 ) {
3729*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "downloadboot failed! "
3730*4882a593Smuzhiyun "Unable to get MPI_DIAG_DRWE mode, diag0val=%x\n",
3731*4882a593Smuzhiyun ioc->name, diag0val));
3732*4882a593Smuzhiyun return -3;
3733*4882a593Smuzhiyun }
3734*4882a593Smuzhiyun
3735*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, 0xFF);
3736*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_1ST_KEY_VALUE);
3737*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_2ND_KEY_VALUE);
3738*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_3RD_KEY_VALUE);
3739*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_4TH_KEY_VALUE);
3740*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_5TH_KEY_VALUE);
3741*4882a593Smuzhiyun
3742*4882a593Smuzhiyun /* Set the DiagRwEn and Disable ARM bits */
3743*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Diagnostic, (MPI_DIAG_RW_ENABLE | MPI_DIAG_DISABLE_ARM));
3744*4882a593Smuzhiyun
3745*4882a593Smuzhiyun fwSize = (pFwHeader->ImageSize + 3)/4;
3746*4882a593Smuzhiyun ptrFw = (u32 *) pFwHeader;
3747*4882a593Smuzhiyun
3748*4882a593Smuzhiyun /* Write the LoadStartAddress to the DiagRw Address Register
3749*4882a593Smuzhiyun * using Programmed IO
3750*4882a593Smuzhiyun */
3751*4882a593Smuzhiyun if (ioc->errata_flag_1064)
3752*4882a593Smuzhiyun pci_enable_io_access(ioc->pcidev);
3753*4882a593Smuzhiyun
3754*4882a593Smuzhiyun CHIPREG_PIO_WRITE32(&ioc->pio_chip->DiagRwAddress, pFwHeader->LoadStartAddress);
3755*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "LoadStart addr written 0x%x \n",
3756*4882a593Smuzhiyun ioc->name, pFwHeader->LoadStartAddress));
3757*4882a593Smuzhiyun
3758*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Write FW Image: 0x%x bytes @ %p\n",
3759*4882a593Smuzhiyun ioc->name, fwSize*4, ptrFw));
3760*4882a593Smuzhiyun while (fwSize--) {
3761*4882a593Smuzhiyun CHIPREG_PIO_WRITE32(&ioc->pio_chip->DiagRwData, *ptrFw++);
3762*4882a593Smuzhiyun }
3763*4882a593Smuzhiyun
3764*4882a593Smuzhiyun nextImage = pFwHeader->NextImageHeaderOffset;
3765*4882a593Smuzhiyun while (nextImage) {
3766*4882a593Smuzhiyun pExtImage = (MpiExtImageHeader_t *) ((char *)pFwHeader + nextImage);
3767*4882a593Smuzhiyun
3768*4882a593Smuzhiyun load_addr = pExtImage->LoadStartAddress;
3769*4882a593Smuzhiyun
3770*4882a593Smuzhiyun fwSize = (pExtImage->ImageSize + 3) >> 2;
3771*4882a593Smuzhiyun ptrFw = (u32 *)pExtImage;
3772*4882a593Smuzhiyun
3773*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Write Ext Image: 0x%x (%d) bytes @ %p load_addr=%x\n",
3774*4882a593Smuzhiyun ioc->name, fwSize*4, fwSize*4, ptrFw, load_addr));
3775*4882a593Smuzhiyun CHIPREG_PIO_WRITE32(&ioc->pio_chip->DiagRwAddress, load_addr);
3776*4882a593Smuzhiyun
3777*4882a593Smuzhiyun while (fwSize--) {
3778*4882a593Smuzhiyun CHIPREG_PIO_WRITE32(&ioc->pio_chip->DiagRwData, *ptrFw++);
3779*4882a593Smuzhiyun }
3780*4882a593Smuzhiyun nextImage = pExtImage->NextImageHeaderOffset;
3781*4882a593Smuzhiyun }
3782*4882a593Smuzhiyun
3783*4882a593Smuzhiyun /* Write the IopResetVectorRegAddr */
3784*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Write IopResetVector Addr=%x! \n", ioc->name, pFwHeader->IopResetRegAddr));
3785*4882a593Smuzhiyun CHIPREG_PIO_WRITE32(&ioc->pio_chip->DiagRwAddress, pFwHeader->IopResetRegAddr);
3786*4882a593Smuzhiyun
3787*4882a593Smuzhiyun /* Write the IopResetVectorValue */
3788*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Write IopResetVector Value=%x! \n", ioc->name, pFwHeader->IopResetVectorValue));
3789*4882a593Smuzhiyun CHIPREG_PIO_WRITE32(&ioc->pio_chip->DiagRwData, pFwHeader->IopResetVectorValue);
3790*4882a593Smuzhiyun
3791*4882a593Smuzhiyun /* Clear the internal flash bad bit - autoincrementing register,
3792*4882a593Smuzhiyun * so must do two writes.
3793*4882a593Smuzhiyun */
3794*4882a593Smuzhiyun if (ioc->bus_type == SPI) {
3795*4882a593Smuzhiyun /*
3796*4882a593Smuzhiyun * 1030 and 1035 H/W errata, workaround to access
3797*4882a593Smuzhiyun * the ClearFlashBadSignatureBit
3798*4882a593Smuzhiyun */
3799*4882a593Smuzhiyun CHIPREG_PIO_WRITE32(&ioc->pio_chip->DiagRwAddress, 0x3F000000);
3800*4882a593Smuzhiyun diagRwData = CHIPREG_PIO_READ32(&ioc->pio_chip->DiagRwData);
3801*4882a593Smuzhiyun diagRwData |= 0x40000000;
3802*4882a593Smuzhiyun CHIPREG_PIO_WRITE32(&ioc->pio_chip->DiagRwAddress, 0x3F000000);
3803*4882a593Smuzhiyun CHIPREG_PIO_WRITE32(&ioc->pio_chip->DiagRwData, diagRwData);
3804*4882a593Smuzhiyun
3805*4882a593Smuzhiyun } else /* if((ioc->bus_type == SAS) || (ioc->bus_type == FC)) */ {
3806*4882a593Smuzhiyun diag0val = CHIPREG_READ32(&ioc->chip->Diagnostic);
3807*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Diagnostic, diag0val |
3808*4882a593Smuzhiyun MPI_DIAG_CLEAR_FLASH_BAD_SIG);
3809*4882a593Smuzhiyun
3810*4882a593Smuzhiyun /* wait 1 msec */
3811*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
3812*4882a593Smuzhiyun msleep (1);
3813*4882a593Smuzhiyun } else {
3814*4882a593Smuzhiyun mdelay (1);
3815*4882a593Smuzhiyun }
3816*4882a593Smuzhiyun }
3817*4882a593Smuzhiyun
3818*4882a593Smuzhiyun if (ioc->errata_flag_1064)
3819*4882a593Smuzhiyun pci_disable_io_access(ioc->pcidev);
3820*4882a593Smuzhiyun
3821*4882a593Smuzhiyun diag0val = CHIPREG_READ32(&ioc->chip->Diagnostic);
3822*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "downloadboot diag0val=%x, "
3823*4882a593Smuzhiyun "turning off PREVENT_IOC_BOOT, DISABLE_ARM, RW_ENABLE\n",
3824*4882a593Smuzhiyun ioc->name, diag0val));
3825*4882a593Smuzhiyun diag0val &= ~(MPI_DIAG_PREVENT_IOC_BOOT | MPI_DIAG_DISABLE_ARM | MPI_DIAG_RW_ENABLE);
3826*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "downloadboot now diag0val=%x\n",
3827*4882a593Smuzhiyun ioc->name, diag0val));
3828*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Diagnostic, diag0val);
3829*4882a593Smuzhiyun
3830*4882a593Smuzhiyun /* Write 0xFF to reset the sequencer */
3831*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, 0xFF);
3832*4882a593Smuzhiyun
3833*4882a593Smuzhiyun if (ioc->bus_type == SAS) {
3834*4882a593Smuzhiyun ioc_state = mpt_GetIocState(ioc, 0);
3835*4882a593Smuzhiyun if ( (GetIocFacts(ioc, sleepFlag,
3836*4882a593Smuzhiyun MPT_HOSTEVENT_IOC_BRINGUP)) != 0 ) {
3837*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT "GetIocFacts failed: IocState=%x\n",
3838*4882a593Smuzhiyun ioc->name, ioc_state));
3839*4882a593Smuzhiyun return -EFAULT;
3840*4882a593Smuzhiyun }
3841*4882a593Smuzhiyun }
3842*4882a593Smuzhiyun
3843*4882a593Smuzhiyun for (count=0; count<HZ*20; count++) {
3844*4882a593Smuzhiyun if ((ioc_state = mpt_GetIocState(ioc, 0)) & MPI_IOC_STATE_READY) {
3845*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT
3846*4882a593Smuzhiyun "downloadboot successful! (count=%d) IocState=%x\n",
3847*4882a593Smuzhiyun ioc->name, count, ioc_state));
3848*4882a593Smuzhiyun if (ioc->bus_type == SAS) {
3849*4882a593Smuzhiyun return 0;
3850*4882a593Smuzhiyun }
3851*4882a593Smuzhiyun if ((SendIocInit(ioc, sleepFlag)) != 0) {
3852*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT
3853*4882a593Smuzhiyun "downloadboot: SendIocInit failed\n",
3854*4882a593Smuzhiyun ioc->name));
3855*4882a593Smuzhiyun return -EFAULT;
3856*4882a593Smuzhiyun }
3857*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT
3858*4882a593Smuzhiyun "downloadboot: SendIocInit successful\n",
3859*4882a593Smuzhiyun ioc->name));
3860*4882a593Smuzhiyun return 0;
3861*4882a593Smuzhiyun }
3862*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
3863*4882a593Smuzhiyun msleep (10);
3864*4882a593Smuzhiyun } else {
3865*4882a593Smuzhiyun mdelay (10);
3866*4882a593Smuzhiyun }
3867*4882a593Smuzhiyun }
3868*4882a593Smuzhiyun ddlprintk(ioc, printk(MYIOC_s_DEBUG_FMT
3869*4882a593Smuzhiyun "downloadboot failed! IocState=%x\n",ioc->name, ioc_state));
3870*4882a593Smuzhiyun return -EFAULT;
3871*4882a593Smuzhiyun }
3872*4882a593Smuzhiyun
3873*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
3874*4882a593Smuzhiyun /**
3875*4882a593Smuzhiyun * KickStart - Perform hard reset of MPT adapter.
3876*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
3877*4882a593Smuzhiyun * @force: Force hard reset
3878*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
3879*4882a593Smuzhiyun *
3880*4882a593Smuzhiyun * This routine places MPT adapter in diagnostic mode via the
3881*4882a593Smuzhiyun * WriteSequence register, and then performs a hard reset of adapter
3882*4882a593Smuzhiyun * via the Diagnostic register.
3883*4882a593Smuzhiyun *
3884*4882a593Smuzhiyun * Inputs: sleepflag - CAN_SLEEP (non-interrupt thread)
3885*4882a593Smuzhiyun * or NO_SLEEP (interrupt thread, use mdelay)
3886*4882a593Smuzhiyun * force - 1 if doorbell active, board fault state
3887*4882a593Smuzhiyun * board operational, IOC_RECOVERY or
3888*4882a593Smuzhiyun * IOC_BRINGUP and there is an alt_ioc.
3889*4882a593Smuzhiyun * 0 else
3890*4882a593Smuzhiyun *
3891*4882a593Smuzhiyun * Returns:
3892*4882a593Smuzhiyun * 1 - hard reset, READY
3893*4882a593Smuzhiyun * 0 - no reset due to History bit, READY
3894*4882a593Smuzhiyun * -1 - no reset due to History bit but not READY
3895*4882a593Smuzhiyun * OR reset but failed to come READY
3896*4882a593Smuzhiyun * -2 - no reset, could not enter DIAG mode
3897*4882a593Smuzhiyun * -3 - reset but bad FW bit
3898*4882a593Smuzhiyun */
3899*4882a593Smuzhiyun static int
KickStart(MPT_ADAPTER * ioc,int force,int sleepFlag)3900*4882a593Smuzhiyun KickStart(MPT_ADAPTER *ioc, int force, int sleepFlag)
3901*4882a593Smuzhiyun {
3902*4882a593Smuzhiyun int hard_reset_done = 0;
3903*4882a593Smuzhiyun u32 ioc_state=0;
3904*4882a593Smuzhiyun int cnt,cntdn;
3905*4882a593Smuzhiyun
3906*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "KickStarting!\n", ioc->name));
3907*4882a593Smuzhiyun if (ioc->bus_type == SPI) {
3908*4882a593Smuzhiyun /* Always issue a Msg Unit Reset first. This will clear some
3909*4882a593Smuzhiyun * SCSI bus hang conditions.
3910*4882a593Smuzhiyun */
3911*4882a593Smuzhiyun SendIocReset(ioc, MPI_FUNCTION_IOC_MESSAGE_UNIT_RESET, sleepFlag);
3912*4882a593Smuzhiyun
3913*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
3914*4882a593Smuzhiyun msleep (1000);
3915*4882a593Smuzhiyun } else {
3916*4882a593Smuzhiyun mdelay (1000);
3917*4882a593Smuzhiyun }
3918*4882a593Smuzhiyun }
3919*4882a593Smuzhiyun
3920*4882a593Smuzhiyun hard_reset_done = mpt_diag_reset(ioc, force, sleepFlag);
3921*4882a593Smuzhiyun if (hard_reset_done < 0)
3922*4882a593Smuzhiyun return hard_reset_done;
3923*4882a593Smuzhiyun
3924*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Diagnostic reset successful!\n",
3925*4882a593Smuzhiyun ioc->name));
3926*4882a593Smuzhiyun
3927*4882a593Smuzhiyun cntdn = ((sleepFlag == CAN_SLEEP) ? HZ : 1000) * 2; /* 2 seconds */
3928*4882a593Smuzhiyun for (cnt=0; cnt<cntdn; cnt++) {
3929*4882a593Smuzhiyun ioc_state = mpt_GetIocState(ioc, 1);
3930*4882a593Smuzhiyun if ((ioc_state == MPI_IOC_STATE_READY) || (ioc_state == MPI_IOC_STATE_OPERATIONAL)) {
3931*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "KickStart successful! (cnt=%d)\n",
3932*4882a593Smuzhiyun ioc->name, cnt));
3933*4882a593Smuzhiyun return hard_reset_done;
3934*4882a593Smuzhiyun }
3935*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
3936*4882a593Smuzhiyun msleep (10);
3937*4882a593Smuzhiyun } else {
3938*4882a593Smuzhiyun mdelay (10);
3939*4882a593Smuzhiyun }
3940*4882a593Smuzhiyun }
3941*4882a593Smuzhiyun
3942*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_ERR_FMT "Failed to come READY after reset! IocState=%x\n",
3943*4882a593Smuzhiyun ioc->name, mpt_GetIocState(ioc, 0)));
3944*4882a593Smuzhiyun return -1;
3945*4882a593Smuzhiyun }
3946*4882a593Smuzhiyun
3947*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
3948*4882a593Smuzhiyun /**
3949*4882a593Smuzhiyun * mpt_diag_reset - Perform hard reset of the adapter.
3950*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
3951*4882a593Smuzhiyun * @ignore: Set if to honor and clear to ignore
3952*4882a593Smuzhiyun * the reset history bit
3953*4882a593Smuzhiyun * @sleepFlag: CAN_SLEEP if called in a non-interrupt thread,
3954*4882a593Smuzhiyun * else set to NO_SLEEP (use mdelay instead)
3955*4882a593Smuzhiyun *
3956*4882a593Smuzhiyun * This routine places the adapter in diagnostic mode via the
3957*4882a593Smuzhiyun * WriteSequence register and then performs a hard reset of adapter
3958*4882a593Smuzhiyun * via the Diagnostic register. Adapter should be in ready state
3959*4882a593Smuzhiyun * upon successful completion.
3960*4882a593Smuzhiyun *
3961*4882a593Smuzhiyun * Returns: 1 hard reset successful
3962*4882a593Smuzhiyun * 0 no reset performed because reset history bit set
3963*4882a593Smuzhiyun * -2 enabling diagnostic mode failed
3964*4882a593Smuzhiyun * -3 diagnostic reset failed
3965*4882a593Smuzhiyun */
3966*4882a593Smuzhiyun static int
mpt_diag_reset(MPT_ADAPTER * ioc,int ignore,int sleepFlag)3967*4882a593Smuzhiyun mpt_diag_reset(MPT_ADAPTER *ioc, int ignore, int sleepFlag)
3968*4882a593Smuzhiyun {
3969*4882a593Smuzhiyun u32 diag0val;
3970*4882a593Smuzhiyun u32 doorbell;
3971*4882a593Smuzhiyun int hard_reset_done = 0;
3972*4882a593Smuzhiyun int count = 0;
3973*4882a593Smuzhiyun u32 diag1val = 0;
3974*4882a593Smuzhiyun MpiFwHeader_t *cached_fw; /* Pointer to FW */
3975*4882a593Smuzhiyun u8 cb_idx;
3976*4882a593Smuzhiyun
3977*4882a593Smuzhiyun /* Clear any existing interrupts */
3978*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
3979*4882a593Smuzhiyun
3980*4882a593Smuzhiyun if (ioc->pcidev->device == MPI_MANUFACTPAGE_DEVID_SAS1078) {
3981*4882a593Smuzhiyun
3982*4882a593Smuzhiyun if (!ignore)
3983*4882a593Smuzhiyun return 0;
3984*4882a593Smuzhiyun
3985*4882a593Smuzhiyun drsprintk(ioc, printk(MYIOC_s_WARN_FMT "%s: Doorbell=%p; 1078 reset "
3986*4882a593Smuzhiyun "address=%p\n", ioc->name, __func__,
3987*4882a593Smuzhiyun &ioc->chip->Doorbell, &ioc->chip->Reset_1078));
3988*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Reset_1078, 0x07);
3989*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP)
3990*4882a593Smuzhiyun msleep(1);
3991*4882a593Smuzhiyun else
3992*4882a593Smuzhiyun mdelay(1);
3993*4882a593Smuzhiyun
3994*4882a593Smuzhiyun /*
3995*4882a593Smuzhiyun * Call each currently registered protocol IOC reset handler
3996*4882a593Smuzhiyun * with pre-reset indication.
3997*4882a593Smuzhiyun * NOTE: If we're doing _IOC_BRINGUP, there can be no
3998*4882a593Smuzhiyun * MptResetHandlers[] registered yet.
3999*4882a593Smuzhiyun */
4000*4882a593Smuzhiyun for (cb_idx = MPT_MAX_PROTOCOL_DRIVERS-1; cb_idx; cb_idx--) {
4001*4882a593Smuzhiyun if (MptResetHandlers[cb_idx])
4002*4882a593Smuzhiyun (*(MptResetHandlers[cb_idx]))(ioc,
4003*4882a593Smuzhiyun MPT_IOC_PRE_RESET);
4004*4882a593Smuzhiyun }
4005*4882a593Smuzhiyun
4006*4882a593Smuzhiyun for (count = 0; count < 60; count ++) {
4007*4882a593Smuzhiyun doorbell = CHIPREG_READ32(&ioc->chip->Doorbell);
4008*4882a593Smuzhiyun doorbell &= MPI_IOC_STATE_MASK;
4009*4882a593Smuzhiyun
4010*4882a593Smuzhiyun drsprintk(ioc, printk(MYIOC_s_DEBUG_FMT
4011*4882a593Smuzhiyun "looking for READY STATE: doorbell=%x"
4012*4882a593Smuzhiyun " count=%d\n",
4013*4882a593Smuzhiyun ioc->name, doorbell, count));
4014*4882a593Smuzhiyun
4015*4882a593Smuzhiyun if (doorbell == MPI_IOC_STATE_READY) {
4016*4882a593Smuzhiyun return 1;
4017*4882a593Smuzhiyun }
4018*4882a593Smuzhiyun
4019*4882a593Smuzhiyun /* wait 1 sec */
4020*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP)
4021*4882a593Smuzhiyun msleep(1000);
4022*4882a593Smuzhiyun else
4023*4882a593Smuzhiyun mdelay(1000);
4024*4882a593Smuzhiyun }
4025*4882a593Smuzhiyun return -1;
4026*4882a593Smuzhiyun }
4027*4882a593Smuzhiyun
4028*4882a593Smuzhiyun /* Use "Diagnostic reset" method! (only thing available!) */
4029*4882a593Smuzhiyun diag0val = CHIPREG_READ32(&ioc->chip->Diagnostic);
4030*4882a593Smuzhiyun
4031*4882a593Smuzhiyun if (ioc->debug_level & MPT_DEBUG) {
4032*4882a593Smuzhiyun if (ioc->alt_ioc)
4033*4882a593Smuzhiyun diag1val = CHIPREG_READ32(&ioc->alt_ioc->chip->Diagnostic);
4034*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "DbG1: diag0=%08x, diag1=%08x\n",
4035*4882a593Smuzhiyun ioc->name, diag0val, diag1val));
4036*4882a593Smuzhiyun }
4037*4882a593Smuzhiyun
4038*4882a593Smuzhiyun /* Do the reset if we are told to ignore the reset history
4039*4882a593Smuzhiyun * or if the reset history is 0
4040*4882a593Smuzhiyun */
4041*4882a593Smuzhiyun if (ignore || !(diag0val & MPI_DIAG_RESET_HISTORY)) {
4042*4882a593Smuzhiyun while ((diag0val & MPI_DIAG_DRWE) == 0) {
4043*4882a593Smuzhiyun /* Write magic sequence to WriteSequence register
4044*4882a593Smuzhiyun * Loop until in diagnostic mode
4045*4882a593Smuzhiyun */
4046*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, 0xFF);
4047*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_1ST_KEY_VALUE);
4048*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_2ND_KEY_VALUE);
4049*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_3RD_KEY_VALUE);
4050*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_4TH_KEY_VALUE);
4051*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_5TH_KEY_VALUE);
4052*4882a593Smuzhiyun
4053*4882a593Smuzhiyun /* wait 100 msec */
4054*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
4055*4882a593Smuzhiyun msleep (100);
4056*4882a593Smuzhiyun } else {
4057*4882a593Smuzhiyun mdelay (100);
4058*4882a593Smuzhiyun }
4059*4882a593Smuzhiyun
4060*4882a593Smuzhiyun count++;
4061*4882a593Smuzhiyun if (count > 20) {
4062*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Enable Diagnostic mode FAILED! (%02xh)\n",
4063*4882a593Smuzhiyun ioc->name, diag0val);
4064*4882a593Smuzhiyun return -2;
4065*4882a593Smuzhiyun
4066*4882a593Smuzhiyun }
4067*4882a593Smuzhiyun
4068*4882a593Smuzhiyun diag0val = CHIPREG_READ32(&ioc->chip->Diagnostic);
4069*4882a593Smuzhiyun
4070*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Wrote magic DiagWriteEn sequence (%x)\n",
4071*4882a593Smuzhiyun ioc->name, diag0val));
4072*4882a593Smuzhiyun }
4073*4882a593Smuzhiyun
4074*4882a593Smuzhiyun if (ioc->debug_level & MPT_DEBUG) {
4075*4882a593Smuzhiyun if (ioc->alt_ioc)
4076*4882a593Smuzhiyun diag1val = CHIPREG_READ32(&ioc->alt_ioc->chip->Diagnostic);
4077*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "DbG2: diag0=%08x, diag1=%08x\n",
4078*4882a593Smuzhiyun ioc->name, diag0val, diag1val));
4079*4882a593Smuzhiyun }
4080*4882a593Smuzhiyun /*
4081*4882a593Smuzhiyun * Disable the ARM (Bug fix)
4082*4882a593Smuzhiyun *
4083*4882a593Smuzhiyun */
4084*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Diagnostic, diag0val | MPI_DIAG_DISABLE_ARM);
4085*4882a593Smuzhiyun mdelay(1);
4086*4882a593Smuzhiyun
4087*4882a593Smuzhiyun /*
4088*4882a593Smuzhiyun * Now hit the reset bit in the Diagnostic register
4089*4882a593Smuzhiyun * (THE BIG HAMMER!) (Clears DRWE bit).
4090*4882a593Smuzhiyun */
4091*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Diagnostic, diag0val | MPI_DIAG_RESET_ADAPTER);
4092*4882a593Smuzhiyun hard_reset_done = 1;
4093*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Diagnostic reset performed\n",
4094*4882a593Smuzhiyun ioc->name));
4095*4882a593Smuzhiyun
4096*4882a593Smuzhiyun /*
4097*4882a593Smuzhiyun * Call each currently registered protocol IOC reset handler
4098*4882a593Smuzhiyun * with pre-reset indication.
4099*4882a593Smuzhiyun * NOTE: If we're doing _IOC_BRINGUP, there can be no
4100*4882a593Smuzhiyun * MptResetHandlers[] registered yet.
4101*4882a593Smuzhiyun */
4102*4882a593Smuzhiyun for (cb_idx = MPT_MAX_PROTOCOL_DRIVERS-1; cb_idx; cb_idx--) {
4103*4882a593Smuzhiyun if (MptResetHandlers[cb_idx]) {
4104*4882a593Smuzhiyun mpt_signal_reset(cb_idx,
4105*4882a593Smuzhiyun ioc, MPT_IOC_PRE_RESET);
4106*4882a593Smuzhiyun if (ioc->alt_ioc) {
4107*4882a593Smuzhiyun mpt_signal_reset(cb_idx,
4108*4882a593Smuzhiyun ioc->alt_ioc, MPT_IOC_PRE_RESET);
4109*4882a593Smuzhiyun }
4110*4882a593Smuzhiyun }
4111*4882a593Smuzhiyun }
4112*4882a593Smuzhiyun
4113*4882a593Smuzhiyun if (ioc->cached_fw)
4114*4882a593Smuzhiyun cached_fw = (MpiFwHeader_t *)ioc->cached_fw;
4115*4882a593Smuzhiyun else if (ioc->alt_ioc && ioc->alt_ioc->cached_fw)
4116*4882a593Smuzhiyun cached_fw = (MpiFwHeader_t *)ioc->alt_ioc->cached_fw;
4117*4882a593Smuzhiyun else
4118*4882a593Smuzhiyun cached_fw = NULL;
4119*4882a593Smuzhiyun if (cached_fw) {
4120*4882a593Smuzhiyun /* If the DownloadBoot operation fails, the
4121*4882a593Smuzhiyun * IOC will be left unusable. This is a fatal error
4122*4882a593Smuzhiyun * case. _diag_reset will return < 0
4123*4882a593Smuzhiyun */
4124*4882a593Smuzhiyun for (count = 0; count < 30; count ++) {
4125*4882a593Smuzhiyun diag0val = CHIPREG_READ32(&ioc->chip->Diagnostic);
4126*4882a593Smuzhiyun if (!(diag0val & MPI_DIAG_RESET_ADAPTER)) {
4127*4882a593Smuzhiyun break;
4128*4882a593Smuzhiyun }
4129*4882a593Smuzhiyun
4130*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "cached_fw: diag0val=%x count=%d\n",
4131*4882a593Smuzhiyun ioc->name, diag0val, count));
4132*4882a593Smuzhiyun /* wait 1 sec */
4133*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
4134*4882a593Smuzhiyun msleep (1000);
4135*4882a593Smuzhiyun } else {
4136*4882a593Smuzhiyun mdelay (1000);
4137*4882a593Smuzhiyun }
4138*4882a593Smuzhiyun }
4139*4882a593Smuzhiyun if ((count = mpt_downloadboot(ioc, cached_fw, sleepFlag)) < 0) {
4140*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT
4141*4882a593Smuzhiyun "firmware downloadboot failure (%d)!\n", ioc->name, count);
4142*4882a593Smuzhiyun }
4143*4882a593Smuzhiyun
4144*4882a593Smuzhiyun } else {
4145*4882a593Smuzhiyun /* Wait for FW to reload and for board
4146*4882a593Smuzhiyun * to go to the READY state.
4147*4882a593Smuzhiyun * Maximum wait is 60 seconds.
4148*4882a593Smuzhiyun * If fail, no error will check again
4149*4882a593Smuzhiyun * with calling program.
4150*4882a593Smuzhiyun */
4151*4882a593Smuzhiyun for (count = 0; count < 60; count ++) {
4152*4882a593Smuzhiyun doorbell = CHIPREG_READ32(&ioc->chip->Doorbell);
4153*4882a593Smuzhiyun doorbell &= MPI_IOC_STATE_MASK;
4154*4882a593Smuzhiyun
4155*4882a593Smuzhiyun drsprintk(ioc, printk(MYIOC_s_DEBUG_FMT
4156*4882a593Smuzhiyun "looking for READY STATE: doorbell=%x"
4157*4882a593Smuzhiyun " count=%d\n", ioc->name, doorbell, count));
4158*4882a593Smuzhiyun
4159*4882a593Smuzhiyun if (doorbell == MPI_IOC_STATE_READY) {
4160*4882a593Smuzhiyun break;
4161*4882a593Smuzhiyun }
4162*4882a593Smuzhiyun
4163*4882a593Smuzhiyun /* wait 1 sec */
4164*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
4165*4882a593Smuzhiyun msleep (1000);
4166*4882a593Smuzhiyun } else {
4167*4882a593Smuzhiyun mdelay (1000);
4168*4882a593Smuzhiyun }
4169*4882a593Smuzhiyun }
4170*4882a593Smuzhiyun
4171*4882a593Smuzhiyun if (doorbell != MPI_IOC_STATE_READY)
4172*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Failed to come READY "
4173*4882a593Smuzhiyun "after reset! IocState=%x", ioc->name,
4174*4882a593Smuzhiyun doorbell);
4175*4882a593Smuzhiyun }
4176*4882a593Smuzhiyun }
4177*4882a593Smuzhiyun
4178*4882a593Smuzhiyun diag0val = CHIPREG_READ32(&ioc->chip->Diagnostic);
4179*4882a593Smuzhiyun if (ioc->debug_level & MPT_DEBUG) {
4180*4882a593Smuzhiyun if (ioc->alt_ioc)
4181*4882a593Smuzhiyun diag1val = CHIPREG_READ32(&ioc->alt_ioc->chip->Diagnostic);
4182*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "DbG3: diag0=%08x, diag1=%08x\n",
4183*4882a593Smuzhiyun ioc->name, diag0val, diag1val));
4184*4882a593Smuzhiyun }
4185*4882a593Smuzhiyun
4186*4882a593Smuzhiyun /* Clear RESET_HISTORY bit! Place board in the
4187*4882a593Smuzhiyun * diagnostic mode to update the diag register.
4188*4882a593Smuzhiyun */
4189*4882a593Smuzhiyun diag0val = CHIPREG_READ32(&ioc->chip->Diagnostic);
4190*4882a593Smuzhiyun count = 0;
4191*4882a593Smuzhiyun while ((diag0val & MPI_DIAG_DRWE) == 0) {
4192*4882a593Smuzhiyun /* Write magic sequence to WriteSequence register
4193*4882a593Smuzhiyun * Loop until in diagnostic mode
4194*4882a593Smuzhiyun */
4195*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, 0xFF);
4196*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_1ST_KEY_VALUE);
4197*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_2ND_KEY_VALUE);
4198*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_3RD_KEY_VALUE);
4199*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_4TH_KEY_VALUE);
4200*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, MPI_WRSEQ_5TH_KEY_VALUE);
4201*4882a593Smuzhiyun
4202*4882a593Smuzhiyun /* wait 100 msec */
4203*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
4204*4882a593Smuzhiyun msleep (100);
4205*4882a593Smuzhiyun } else {
4206*4882a593Smuzhiyun mdelay (100);
4207*4882a593Smuzhiyun }
4208*4882a593Smuzhiyun
4209*4882a593Smuzhiyun count++;
4210*4882a593Smuzhiyun if (count > 20) {
4211*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Enable Diagnostic mode FAILED! (%02xh)\n",
4212*4882a593Smuzhiyun ioc->name, diag0val);
4213*4882a593Smuzhiyun break;
4214*4882a593Smuzhiyun }
4215*4882a593Smuzhiyun diag0val = CHIPREG_READ32(&ioc->chip->Diagnostic);
4216*4882a593Smuzhiyun }
4217*4882a593Smuzhiyun diag0val &= ~MPI_DIAG_RESET_HISTORY;
4218*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Diagnostic, diag0val);
4219*4882a593Smuzhiyun diag0val = CHIPREG_READ32(&ioc->chip->Diagnostic);
4220*4882a593Smuzhiyun if (diag0val & MPI_DIAG_RESET_HISTORY) {
4221*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT "ResetHistory bit failed to clear!\n",
4222*4882a593Smuzhiyun ioc->name);
4223*4882a593Smuzhiyun }
4224*4882a593Smuzhiyun
4225*4882a593Smuzhiyun /* Disable Diagnostic Mode
4226*4882a593Smuzhiyun */
4227*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->WriteSequence, 0xFFFFFFFF);
4228*4882a593Smuzhiyun
4229*4882a593Smuzhiyun /* Check FW reload status flags.
4230*4882a593Smuzhiyun */
4231*4882a593Smuzhiyun diag0val = CHIPREG_READ32(&ioc->chip->Diagnostic);
4232*4882a593Smuzhiyun if (diag0val & (MPI_DIAG_FLASH_BAD_SIG | MPI_DIAG_RESET_ADAPTER | MPI_DIAG_DISABLE_ARM)) {
4233*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Diagnostic reset FAILED! (%02xh)\n",
4234*4882a593Smuzhiyun ioc->name, diag0val);
4235*4882a593Smuzhiyun return -3;
4236*4882a593Smuzhiyun }
4237*4882a593Smuzhiyun
4238*4882a593Smuzhiyun if (ioc->debug_level & MPT_DEBUG) {
4239*4882a593Smuzhiyun if (ioc->alt_ioc)
4240*4882a593Smuzhiyun diag1val = CHIPREG_READ32(&ioc->alt_ioc->chip->Diagnostic);
4241*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "DbG4: diag0=%08x, diag1=%08x\n",
4242*4882a593Smuzhiyun ioc->name, diag0val, diag1val));
4243*4882a593Smuzhiyun }
4244*4882a593Smuzhiyun
4245*4882a593Smuzhiyun /*
4246*4882a593Smuzhiyun * Reset flag that says we've enabled event notification
4247*4882a593Smuzhiyun */
4248*4882a593Smuzhiyun ioc->facts.EventState = 0;
4249*4882a593Smuzhiyun
4250*4882a593Smuzhiyun if (ioc->alt_ioc)
4251*4882a593Smuzhiyun ioc->alt_ioc->facts.EventState = 0;
4252*4882a593Smuzhiyun
4253*4882a593Smuzhiyun return hard_reset_done;
4254*4882a593Smuzhiyun }
4255*4882a593Smuzhiyun
4256*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
4257*4882a593Smuzhiyun /**
4258*4882a593Smuzhiyun * SendIocReset - Send IOCReset request to MPT adapter.
4259*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
4260*4882a593Smuzhiyun * @reset_type: reset type, expected values are
4261*4882a593Smuzhiyun * %MPI_FUNCTION_IOC_MESSAGE_UNIT_RESET or %MPI_FUNCTION_IO_UNIT_RESET
4262*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
4263*4882a593Smuzhiyun *
4264*4882a593Smuzhiyun * Send IOCReset request to the MPT adapter.
4265*4882a593Smuzhiyun *
4266*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
4267*4882a593Smuzhiyun */
4268*4882a593Smuzhiyun static int
SendIocReset(MPT_ADAPTER * ioc,u8 reset_type,int sleepFlag)4269*4882a593Smuzhiyun SendIocReset(MPT_ADAPTER *ioc, u8 reset_type, int sleepFlag)
4270*4882a593Smuzhiyun {
4271*4882a593Smuzhiyun int r;
4272*4882a593Smuzhiyun u32 state;
4273*4882a593Smuzhiyun int cntdn, count;
4274*4882a593Smuzhiyun
4275*4882a593Smuzhiyun drsprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Sending IOC reset(0x%02x)!\n",
4276*4882a593Smuzhiyun ioc->name, reset_type));
4277*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Doorbell, reset_type<<MPI_DOORBELL_FUNCTION_SHIFT);
4278*4882a593Smuzhiyun if ((r = WaitForDoorbellAck(ioc, 5, sleepFlag)) < 0)
4279*4882a593Smuzhiyun return r;
4280*4882a593Smuzhiyun
4281*4882a593Smuzhiyun /* FW ACK'd request, wait for READY state
4282*4882a593Smuzhiyun */
4283*4882a593Smuzhiyun count = 0;
4284*4882a593Smuzhiyun cntdn = ((sleepFlag == CAN_SLEEP) ? HZ : 1000) * 15; /* 15 seconds */
4285*4882a593Smuzhiyun
4286*4882a593Smuzhiyun while ((state = mpt_GetIocState(ioc, 1)) != MPI_IOC_STATE_READY) {
4287*4882a593Smuzhiyun cntdn--;
4288*4882a593Smuzhiyun count++;
4289*4882a593Smuzhiyun if (!cntdn) {
4290*4882a593Smuzhiyun if (sleepFlag != CAN_SLEEP)
4291*4882a593Smuzhiyun count *= 10;
4292*4882a593Smuzhiyun
4293*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT
4294*4882a593Smuzhiyun "Wait IOC_READY state (0x%x) timeout(%d)!\n",
4295*4882a593Smuzhiyun ioc->name, state, (int)((count+5)/HZ));
4296*4882a593Smuzhiyun return -ETIME;
4297*4882a593Smuzhiyun }
4298*4882a593Smuzhiyun
4299*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
4300*4882a593Smuzhiyun msleep(1);
4301*4882a593Smuzhiyun } else {
4302*4882a593Smuzhiyun mdelay (1); /* 1 msec delay */
4303*4882a593Smuzhiyun }
4304*4882a593Smuzhiyun }
4305*4882a593Smuzhiyun
4306*4882a593Smuzhiyun /* TODO!
4307*4882a593Smuzhiyun * Cleanup all event stuff for this IOC; re-issue EventNotification
4308*4882a593Smuzhiyun * request if needed.
4309*4882a593Smuzhiyun */
4310*4882a593Smuzhiyun if (ioc->facts.Function)
4311*4882a593Smuzhiyun ioc->facts.EventState = 0;
4312*4882a593Smuzhiyun
4313*4882a593Smuzhiyun return 0;
4314*4882a593Smuzhiyun }
4315*4882a593Smuzhiyun
4316*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
4317*4882a593Smuzhiyun /**
4318*4882a593Smuzhiyun * initChainBuffers - Allocate memory for and initialize chain buffers
4319*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
4320*4882a593Smuzhiyun *
4321*4882a593Smuzhiyun * Allocates memory for and initializes chain buffers,
4322*4882a593Smuzhiyun * chain buffer control arrays and spinlock.
4323*4882a593Smuzhiyun */
4324*4882a593Smuzhiyun static int
initChainBuffers(MPT_ADAPTER * ioc)4325*4882a593Smuzhiyun initChainBuffers(MPT_ADAPTER *ioc)
4326*4882a593Smuzhiyun {
4327*4882a593Smuzhiyun u8 *mem;
4328*4882a593Smuzhiyun int sz, ii, num_chain;
4329*4882a593Smuzhiyun int scale, num_sge, numSGE;
4330*4882a593Smuzhiyun
4331*4882a593Smuzhiyun /* ReqToChain size must equal the req_depth
4332*4882a593Smuzhiyun * index = req_idx
4333*4882a593Smuzhiyun */
4334*4882a593Smuzhiyun if (ioc->ReqToChain == NULL) {
4335*4882a593Smuzhiyun sz = ioc->req_depth * sizeof(int);
4336*4882a593Smuzhiyun mem = kmalloc(sz, GFP_ATOMIC);
4337*4882a593Smuzhiyun if (mem == NULL)
4338*4882a593Smuzhiyun return -1;
4339*4882a593Smuzhiyun
4340*4882a593Smuzhiyun ioc->ReqToChain = (int *) mem;
4341*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "ReqToChain alloc @ %p, sz=%d bytes\n",
4342*4882a593Smuzhiyun ioc->name, mem, sz));
4343*4882a593Smuzhiyun mem = kmalloc(sz, GFP_ATOMIC);
4344*4882a593Smuzhiyun if (mem == NULL)
4345*4882a593Smuzhiyun return -1;
4346*4882a593Smuzhiyun
4347*4882a593Smuzhiyun ioc->RequestNB = (int *) mem;
4348*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "RequestNB alloc @ %p, sz=%d bytes\n",
4349*4882a593Smuzhiyun ioc->name, mem, sz));
4350*4882a593Smuzhiyun }
4351*4882a593Smuzhiyun for (ii = 0; ii < ioc->req_depth; ii++) {
4352*4882a593Smuzhiyun ioc->ReqToChain[ii] = MPT_HOST_NO_CHAIN;
4353*4882a593Smuzhiyun }
4354*4882a593Smuzhiyun
4355*4882a593Smuzhiyun /* ChainToChain size must equal the total number
4356*4882a593Smuzhiyun * of chain buffers to be allocated.
4357*4882a593Smuzhiyun * index = chain_idx
4358*4882a593Smuzhiyun *
4359*4882a593Smuzhiyun * Calculate the number of chain buffers needed(plus 1) per I/O
4360*4882a593Smuzhiyun * then multiply the maximum number of simultaneous cmds
4361*4882a593Smuzhiyun *
4362*4882a593Smuzhiyun * num_sge = num sge in request frame + last chain buffer
4363*4882a593Smuzhiyun * scale = num sge per chain buffer if no chain element
4364*4882a593Smuzhiyun */
4365*4882a593Smuzhiyun scale = ioc->req_sz / ioc->SGE_size;
4366*4882a593Smuzhiyun if (ioc->sg_addr_size == sizeof(u64))
4367*4882a593Smuzhiyun num_sge = scale + (ioc->req_sz - 60) / ioc->SGE_size;
4368*4882a593Smuzhiyun else
4369*4882a593Smuzhiyun num_sge = 1 + scale + (ioc->req_sz - 64) / ioc->SGE_size;
4370*4882a593Smuzhiyun
4371*4882a593Smuzhiyun if (ioc->sg_addr_size == sizeof(u64)) {
4372*4882a593Smuzhiyun numSGE = (scale - 1) * (ioc->facts.MaxChainDepth-1) + scale +
4373*4882a593Smuzhiyun (ioc->req_sz - 60) / ioc->SGE_size;
4374*4882a593Smuzhiyun } else {
4375*4882a593Smuzhiyun numSGE = 1 + (scale - 1) * (ioc->facts.MaxChainDepth-1) +
4376*4882a593Smuzhiyun scale + (ioc->req_sz - 64) / ioc->SGE_size;
4377*4882a593Smuzhiyun }
4378*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "num_sge=%d numSGE=%d\n",
4379*4882a593Smuzhiyun ioc->name, num_sge, numSGE));
4380*4882a593Smuzhiyun
4381*4882a593Smuzhiyun if (ioc->bus_type == FC) {
4382*4882a593Smuzhiyun if (numSGE > MPT_SCSI_FC_SG_DEPTH)
4383*4882a593Smuzhiyun numSGE = MPT_SCSI_FC_SG_DEPTH;
4384*4882a593Smuzhiyun } else {
4385*4882a593Smuzhiyun if (numSGE > MPT_SCSI_SG_DEPTH)
4386*4882a593Smuzhiyun numSGE = MPT_SCSI_SG_DEPTH;
4387*4882a593Smuzhiyun }
4388*4882a593Smuzhiyun
4389*4882a593Smuzhiyun num_chain = 1;
4390*4882a593Smuzhiyun while (numSGE - num_sge > 0) {
4391*4882a593Smuzhiyun num_chain++;
4392*4882a593Smuzhiyun num_sge += (scale - 1);
4393*4882a593Smuzhiyun }
4394*4882a593Smuzhiyun num_chain++;
4395*4882a593Smuzhiyun
4396*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Now numSGE=%d num_sge=%d num_chain=%d\n",
4397*4882a593Smuzhiyun ioc->name, numSGE, num_sge, num_chain));
4398*4882a593Smuzhiyun
4399*4882a593Smuzhiyun if (ioc->bus_type == SPI)
4400*4882a593Smuzhiyun num_chain *= MPT_SCSI_CAN_QUEUE;
4401*4882a593Smuzhiyun else if (ioc->bus_type == SAS)
4402*4882a593Smuzhiyun num_chain *= MPT_SAS_CAN_QUEUE;
4403*4882a593Smuzhiyun else
4404*4882a593Smuzhiyun num_chain *= MPT_FC_CAN_QUEUE;
4405*4882a593Smuzhiyun
4406*4882a593Smuzhiyun ioc->num_chain = num_chain;
4407*4882a593Smuzhiyun
4408*4882a593Smuzhiyun sz = num_chain * sizeof(int);
4409*4882a593Smuzhiyun if (ioc->ChainToChain == NULL) {
4410*4882a593Smuzhiyun mem = kmalloc(sz, GFP_ATOMIC);
4411*4882a593Smuzhiyun if (mem == NULL)
4412*4882a593Smuzhiyun return -1;
4413*4882a593Smuzhiyun
4414*4882a593Smuzhiyun ioc->ChainToChain = (int *) mem;
4415*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "ChainToChain alloc @ %p, sz=%d bytes\n",
4416*4882a593Smuzhiyun ioc->name, mem, sz));
4417*4882a593Smuzhiyun } else {
4418*4882a593Smuzhiyun mem = (u8 *) ioc->ChainToChain;
4419*4882a593Smuzhiyun }
4420*4882a593Smuzhiyun memset(mem, 0xFF, sz);
4421*4882a593Smuzhiyun return num_chain;
4422*4882a593Smuzhiyun }
4423*4882a593Smuzhiyun
4424*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
4425*4882a593Smuzhiyun /**
4426*4882a593Smuzhiyun * PrimeIocFifos - Initialize IOC request and reply FIFOs.
4427*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
4428*4882a593Smuzhiyun *
4429*4882a593Smuzhiyun * This routine allocates memory for the MPT reply and request frame
4430*4882a593Smuzhiyun * pools (if necessary), and primes the IOC reply FIFO with
4431*4882a593Smuzhiyun * reply frames.
4432*4882a593Smuzhiyun *
4433*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
4434*4882a593Smuzhiyun */
4435*4882a593Smuzhiyun static int
PrimeIocFifos(MPT_ADAPTER * ioc)4436*4882a593Smuzhiyun PrimeIocFifos(MPT_ADAPTER *ioc)
4437*4882a593Smuzhiyun {
4438*4882a593Smuzhiyun MPT_FRAME_HDR *mf;
4439*4882a593Smuzhiyun unsigned long flags;
4440*4882a593Smuzhiyun dma_addr_t alloc_dma;
4441*4882a593Smuzhiyun u8 *mem;
4442*4882a593Smuzhiyun int i, reply_sz, sz, total_size, num_chain;
4443*4882a593Smuzhiyun u64 dma_mask;
4444*4882a593Smuzhiyun
4445*4882a593Smuzhiyun dma_mask = 0;
4446*4882a593Smuzhiyun
4447*4882a593Smuzhiyun /* Prime reply FIFO... */
4448*4882a593Smuzhiyun
4449*4882a593Smuzhiyun if (ioc->reply_frames == NULL) {
4450*4882a593Smuzhiyun if ( (num_chain = initChainBuffers(ioc)) < 0)
4451*4882a593Smuzhiyun return -1;
4452*4882a593Smuzhiyun /*
4453*4882a593Smuzhiyun * 1078 errata workaround for the 36GB limitation
4454*4882a593Smuzhiyun */
4455*4882a593Smuzhiyun if (ioc->pcidev->device == MPI_MANUFACTPAGE_DEVID_SAS1078 &&
4456*4882a593Smuzhiyun ioc->dma_mask > DMA_BIT_MASK(35)) {
4457*4882a593Smuzhiyun if (!pci_set_dma_mask(ioc->pcidev, DMA_BIT_MASK(32))
4458*4882a593Smuzhiyun && !pci_set_consistent_dma_mask(ioc->pcidev,
4459*4882a593Smuzhiyun DMA_BIT_MASK(32))) {
4460*4882a593Smuzhiyun dma_mask = DMA_BIT_MASK(35);
4461*4882a593Smuzhiyun d36memprintk(ioc, printk(MYIOC_s_DEBUG_FMT
4462*4882a593Smuzhiyun "setting 35 bit addressing for "
4463*4882a593Smuzhiyun "Request/Reply/Chain and Sense Buffers\n",
4464*4882a593Smuzhiyun ioc->name));
4465*4882a593Smuzhiyun } else {
4466*4882a593Smuzhiyun /*Reseting DMA mask to 64 bit*/
4467*4882a593Smuzhiyun pci_set_dma_mask(ioc->pcidev,
4468*4882a593Smuzhiyun DMA_BIT_MASK(64));
4469*4882a593Smuzhiyun pci_set_consistent_dma_mask(ioc->pcidev,
4470*4882a593Smuzhiyun DMA_BIT_MASK(64));
4471*4882a593Smuzhiyun
4472*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT
4473*4882a593Smuzhiyun "failed setting 35 bit addressing for "
4474*4882a593Smuzhiyun "Request/Reply/Chain and Sense Buffers\n",
4475*4882a593Smuzhiyun ioc->name);
4476*4882a593Smuzhiyun return -1;
4477*4882a593Smuzhiyun }
4478*4882a593Smuzhiyun }
4479*4882a593Smuzhiyun
4480*4882a593Smuzhiyun total_size = reply_sz = (ioc->reply_sz * ioc->reply_depth);
4481*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "ReplyBuffer sz=%d bytes, ReplyDepth=%d\n",
4482*4882a593Smuzhiyun ioc->name, ioc->reply_sz, ioc->reply_depth));
4483*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "ReplyBuffer sz=%d[%x] bytes\n",
4484*4882a593Smuzhiyun ioc->name, reply_sz, reply_sz));
4485*4882a593Smuzhiyun
4486*4882a593Smuzhiyun sz = (ioc->req_sz * ioc->req_depth);
4487*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "RequestBuffer sz=%d bytes, RequestDepth=%d\n",
4488*4882a593Smuzhiyun ioc->name, ioc->req_sz, ioc->req_depth));
4489*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "RequestBuffer sz=%d[%x] bytes\n",
4490*4882a593Smuzhiyun ioc->name, sz, sz));
4491*4882a593Smuzhiyun total_size += sz;
4492*4882a593Smuzhiyun
4493*4882a593Smuzhiyun sz = num_chain * ioc->req_sz; /* chain buffer pool size */
4494*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "ChainBuffer sz=%d bytes, ChainDepth=%d\n",
4495*4882a593Smuzhiyun ioc->name, ioc->req_sz, num_chain));
4496*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "ChainBuffer sz=%d[%x] bytes num_chain=%d\n",
4497*4882a593Smuzhiyun ioc->name, sz, sz, num_chain));
4498*4882a593Smuzhiyun
4499*4882a593Smuzhiyun total_size += sz;
4500*4882a593Smuzhiyun mem = dma_alloc_coherent(&ioc->pcidev->dev, total_size,
4501*4882a593Smuzhiyun &alloc_dma, GFP_KERNEL);
4502*4882a593Smuzhiyun if (mem == NULL) {
4503*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Unable to allocate Reply, Request, Chain Buffers!\n",
4504*4882a593Smuzhiyun ioc->name);
4505*4882a593Smuzhiyun goto out_fail;
4506*4882a593Smuzhiyun }
4507*4882a593Smuzhiyun
4508*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Total alloc @ %p[%p], sz=%d[%x] bytes\n",
4509*4882a593Smuzhiyun ioc->name, mem, (void *)(ulong)alloc_dma, total_size, total_size));
4510*4882a593Smuzhiyun
4511*4882a593Smuzhiyun memset(mem, 0, total_size);
4512*4882a593Smuzhiyun ioc->alloc_total += total_size;
4513*4882a593Smuzhiyun ioc->alloc = mem;
4514*4882a593Smuzhiyun ioc->alloc_dma = alloc_dma;
4515*4882a593Smuzhiyun ioc->alloc_sz = total_size;
4516*4882a593Smuzhiyun ioc->reply_frames = (MPT_FRAME_HDR *) mem;
4517*4882a593Smuzhiyun ioc->reply_frames_low_dma = (u32) (alloc_dma & 0xFFFFFFFF);
4518*4882a593Smuzhiyun
4519*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "ReplyBuffers @ %p[%p]\n",
4520*4882a593Smuzhiyun ioc->name, ioc->reply_frames, (void *)(ulong)alloc_dma));
4521*4882a593Smuzhiyun
4522*4882a593Smuzhiyun alloc_dma += reply_sz;
4523*4882a593Smuzhiyun mem += reply_sz;
4524*4882a593Smuzhiyun
4525*4882a593Smuzhiyun /* Request FIFO - WE manage this! */
4526*4882a593Smuzhiyun
4527*4882a593Smuzhiyun ioc->req_frames = (MPT_FRAME_HDR *) mem;
4528*4882a593Smuzhiyun ioc->req_frames_dma = alloc_dma;
4529*4882a593Smuzhiyun
4530*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "RequestBuffers @ %p[%p]\n",
4531*4882a593Smuzhiyun ioc->name, mem, (void *)(ulong)alloc_dma));
4532*4882a593Smuzhiyun
4533*4882a593Smuzhiyun ioc->req_frames_low_dma = (u32) (alloc_dma & 0xFFFFFFFF);
4534*4882a593Smuzhiyun
4535*4882a593Smuzhiyun for (i = 0; i < ioc->req_depth; i++) {
4536*4882a593Smuzhiyun alloc_dma += ioc->req_sz;
4537*4882a593Smuzhiyun mem += ioc->req_sz;
4538*4882a593Smuzhiyun }
4539*4882a593Smuzhiyun
4540*4882a593Smuzhiyun ioc->ChainBuffer = mem;
4541*4882a593Smuzhiyun ioc->ChainBufferDMA = alloc_dma;
4542*4882a593Smuzhiyun
4543*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "ChainBuffers @ %p(%p)\n",
4544*4882a593Smuzhiyun ioc->name, ioc->ChainBuffer, (void *)(ulong)ioc->ChainBufferDMA));
4545*4882a593Smuzhiyun
4546*4882a593Smuzhiyun /* Initialize the free chain Q.
4547*4882a593Smuzhiyun */
4548*4882a593Smuzhiyun
4549*4882a593Smuzhiyun INIT_LIST_HEAD(&ioc->FreeChainQ);
4550*4882a593Smuzhiyun
4551*4882a593Smuzhiyun /* Post the chain buffers to the FreeChainQ.
4552*4882a593Smuzhiyun */
4553*4882a593Smuzhiyun mem = (u8 *)ioc->ChainBuffer;
4554*4882a593Smuzhiyun for (i=0; i < num_chain; i++) {
4555*4882a593Smuzhiyun mf = (MPT_FRAME_HDR *) mem;
4556*4882a593Smuzhiyun list_add_tail(&mf->u.frame.linkage.list, &ioc->FreeChainQ);
4557*4882a593Smuzhiyun mem += ioc->req_sz;
4558*4882a593Smuzhiyun }
4559*4882a593Smuzhiyun
4560*4882a593Smuzhiyun /* Initialize Request frames linked list
4561*4882a593Smuzhiyun */
4562*4882a593Smuzhiyun alloc_dma = ioc->req_frames_dma;
4563*4882a593Smuzhiyun mem = (u8 *) ioc->req_frames;
4564*4882a593Smuzhiyun
4565*4882a593Smuzhiyun spin_lock_irqsave(&ioc->FreeQlock, flags);
4566*4882a593Smuzhiyun INIT_LIST_HEAD(&ioc->FreeQ);
4567*4882a593Smuzhiyun for (i = 0; i < ioc->req_depth; i++) {
4568*4882a593Smuzhiyun mf = (MPT_FRAME_HDR *) mem;
4569*4882a593Smuzhiyun
4570*4882a593Smuzhiyun /* Queue REQUESTs *internally*! */
4571*4882a593Smuzhiyun list_add_tail(&mf->u.frame.linkage.list, &ioc->FreeQ);
4572*4882a593Smuzhiyun
4573*4882a593Smuzhiyun mem += ioc->req_sz;
4574*4882a593Smuzhiyun }
4575*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->FreeQlock, flags);
4576*4882a593Smuzhiyun
4577*4882a593Smuzhiyun sz = (ioc->req_depth * MPT_SENSE_BUFFER_ALLOC);
4578*4882a593Smuzhiyun ioc->sense_buf_pool = dma_alloc_coherent(&ioc->pcidev->dev, sz,
4579*4882a593Smuzhiyun &ioc->sense_buf_pool_dma, GFP_KERNEL);
4580*4882a593Smuzhiyun if (ioc->sense_buf_pool == NULL) {
4581*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Unable to allocate Sense Buffers!\n",
4582*4882a593Smuzhiyun ioc->name);
4583*4882a593Smuzhiyun goto out_fail;
4584*4882a593Smuzhiyun }
4585*4882a593Smuzhiyun
4586*4882a593Smuzhiyun ioc->sense_buf_low_dma = (u32) (ioc->sense_buf_pool_dma & 0xFFFFFFFF);
4587*4882a593Smuzhiyun ioc->alloc_total += sz;
4588*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "SenseBuffers @ %p[%p]\n",
4589*4882a593Smuzhiyun ioc->name, ioc->sense_buf_pool, (void *)(ulong)ioc->sense_buf_pool_dma));
4590*4882a593Smuzhiyun
4591*4882a593Smuzhiyun }
4592*4882a593Smuzhiyun
4593*4882a593Smuzhiyun /* Post Reply frames to FIFO
4594*4882a593Smuzhiyun */
4595*4882a593Smuzhiyun alloc_dma = ioc->alloc_dma;
4596*4882a593Smuzhiyun dinitprintk(ioc, printk(MYIOC_s_DEBUG_FMT "ReplyBuffers @ %p[%p]\n",
4597*4882a593Smuzhiyun ioc->name, ioc->reply_frames, (void *)(ulong)alloc_dma));
4598*4882a593Smuzhiyun
4599*4882a593Smuzhiyun for (i = 0; i < ioc->reply_depth; i++) {
4600*4882a593Smuzhiyun /* Write each address to the IOC! */
4601*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->ReplyFifo, alloc_dma);
4602*4882a593Smuzhiyun alloc_dma += ioc->reply_sz;
4603*4882a593Smuzhiyun }
4604*4882a593Smuzhiyun
4605*4882a593Smuzhiyun if (dma_mask == DMA_BIT_MASK(35) && !pci_set_dma_mask(ioc->pcidev,
4606*4882a593Smuzhiyun ioc->dma_mask) && !pci_set_consistent_dma_mask(ioc->pcidev,
4607*4882a593Smuzhiyun ioc->dma_mask))
4608*4882a593Smuzhiyun d36memprintk(ioc, printk(MYIOC_s_DEBUG_FMT
4609*4882a593Smuzhiyun "restoring 64 bit addressing\n", ioc->name));
4610*4882a593Smuzhiyun
4611*4882a593Smuzhiyun return 0;
4612*4882a593Smuzhiyun
4613*4882a593Smuzhiyun out_fail:
4614*4882a593Smuzhiyun
4615*4882a593Smuzhiyun if (ioc->alloc != NULL) {
4616*4882a593Smuzhiyun sz = ioc->alloc_sz;
4617*4882a593Smuzhiyun dma_free_coherent(&ioc->pcidev->dev, sz, ioc->alloc,
4618*4882a593Smuzhiyun ioc->alloc_dma);
4619*4882a593Smuzhiyun ioc->reply_frames = NULL;
4620*4882a593Smuzhiyun ioc->req_frames = NULL;
4621*4882a593Smuzhiyun ioc->alloc_total -= sz;
4622*4882a593Smuzhiyun }
4623*4882a593Smuzhiyun if (ioc->sense_buf_pool != NULL) {
4624*4882a593Smuzhiyun sz = (ioc->req_depth * MPT_SENSE_BUFFER_ALLOC);
4625*4882a593Smuzhiyun dma_free_coherent(&ioc->pcidev->dev, sz, ioc->sense_buf_pool,
4626*4882a593Smuzhiyun ioc->sense_buf_pool_dma);
4627*4882a593Smuzhiyun ioc->sense_buf_pool = NULL;
4628*4882a593Smuzhiyun }
4629*4882a593Smuzhiyun
4630*4882a593Smuzhiyun if (dma_mask == DMA_BIT_MASK(35) && !pci_set_dma_mask(ioc->pcidev,
4631*4882a593Smuzhiyun DMA_BIT_MASK(64)) && !pci_set_consistent_dma_mask(ioc->pcidev,
4632*4882a593Smuzhiyun DMA_BIT_MASK(64)))
4633*4882a593Smuzhiyun d36memprintk(ioc, printk(MYIOC_s_DEBUG_FMT
4634*4882a593Smuzhiyun "restoring 64 bit addressing\n", ioc->name));
4635*4882a593Smuzhiyun
4636*4882a593Smuzhiyun return -1;
4637*4882a593Smuzhiyun }
4638*4882a593Smuzhiyun
4639*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
4640*4882a593Smuzhiyun /**
4641*4882a593Smuzhiyun * mpt_handshake_req_reply_wait - Send MPT request to and receive reply
4642*4882a593Smuzhiyun * from IOC via doorbell handshake method.
4643*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
4644*4882a593Smuzhiyun * @reqBytes: Size of the request in bytes
4645*4882a593Smuzhiyun * @req: Pointer to MPT request frame
4646*4882a593Smuzhiyun * @replyBytes: Expected size of the reply in bytes
4647*4882a593Smuzhiyun * @u16reply: Pointer to area where reply should be written
4648*4882a593Smuzhiyun * @maxwait: Max wait time for a reply (in seconds)
4649*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
4650*4882a593Smuzhiyun *
4651*4882a593Smuzhiyun * NOTES: It is the callers responsibility to byte-swap fields in the
4652*4882a593Smuzhiyun * request which are greater than 1 byte in size. It is also the
4653*4882a593Smuzhiyun * callers responsibility to byte-swap response fields which are
4654*4882a593Smuzhiyun * greater than 1 byte in size.
4655*4882a593Smuzhiyun *
4656*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
4657*4882a593Smuzhiyun */
4658*4882a593Smuzhiyun static int
mpt_handshake_req_reply_wait(MPT_ADAPTER * ioc,int reqBytes,u32 * req,int replyBytes,u16 * u16reply,int maxwait,int sleepFlag)4659*4882a593Smuzhiyun mpt_handshake_req_reply_wait(MPT_ADAPTER *ioc, int reqBytes, u32 *req,
4660*4882a593Smuzhiyun int replyBytes, u16 *u16reply, int maxwait, int sleepFlag)
4661*4882a593Smuzhiyun {
4662*4882a593Smuzhiyun MPIDefaultReply_t *mptReply;
4663*4882a593Smuzhiyun int failcnt = 0;
4664*4882a593Smuzhiyun int t;
4665*4882a593Smuzhiyun
4666*4882a593Smuzhiyun /*
4667*4882a593Smuzhiyun * Get ready to cache a handshake reply
4668*4882a593Smuzhiyun */
4669*4882a593Smuzhiyun ioc->hs_reply_idx = 0;
4670*4882a593Smuzhiyun mptReply = (MPIDefaultReply_t *) ioc->hs_reply;
4671*4882a593Smuzhiyun mptReply->MsgLength = 0;
4672*4882a593Smuzhiyun
4673*4882a593Smuzhiyun /*
4674*4882a593Smuzhiyun * Make sure there are no doorbells (WRITE 0 to IntStatus reg),
4675*4882a593Smuzhiyun * then tell IOC that we want to handshake a request of N words.
4676*4882a593Smuzhiyun * (WRITE u32val to Doorbell reg).
4677*4882a593Smuzhiyun */
4678*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
4679*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Doorbell,
4680*4882a593Smuzhiyun ((MPI_FUNCTION_HANDSHAKE<<MPI_DOORBELL_FUNCTION_SHIFT) |
4681*4882a593Smuzhiyun ((reqBytes/4)<<MPI_DOORBELL_ADD_DWORDS_SHIFT)));
4682*4882a593Smuzhiyun
4683*4882a593Smuzhiyun /*
4684*4882a593Smuzhiyun * Wait for IOC's doorbell handshake int
4685*4882a593Smuzhiyun */
4686*4882a593Smuzhiyun if ((t = WaitForDoorbellInt(ioc, 5, sleepFlag)) < 0)
4687*4882a593Smuzhiyun failcnt++;
4688*4882a593Smuzhiyun
4689*4882a593Smuzhiyun dhsprintk(ioc, printk(MYIOC_s_DEBUG_FMT "HandShake request start reqBytes=%d, WaitCnt=%d%s\n",
4690*4882a593Smuzhiyun ioc->name, reqBytes, t, failcnt ? " - MISSING DOORBELL HANDSHAKE!" : ""));
4691*4882a593Smuzhiyun
4692*4882a593Smuzhiyun /* Read doorbell and check for active bit */
4693*4882a593Smuzhiyun if (!(CHIPREG_READ32(&ioc->chip->Doorbell) & MPI_DOORBELL_ACTIVE))
4694*4882a593Smuzhiyun return -1;
4695*4882a593Smuzhiyun
4696*4882a593Smuzhiyun /*
4697*4882a593Smuzhiyun * Clear doorbell int (WRITE 0 to IntStatus reg),
4698*4882a593Smuzhiyun * then wait for IOC to ACKnowledge that it's ready for
4699*4882a593Smuzhiyun * our handshake request.
4700*4882a593Smuzhiyun */
4701*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
4702*4882a593Smuzhiyun if (!failcnt && (t = WaitForDoorbellAck(ioc, 5, sleepFlag)) < 0)
4703*4882a593Smuzhiyun failcnt++;
4704*4882a593Smuzhiyun
4705*4882a593Smuzhiyun if (!failcnt) {
4706*4882a593Smuzhiyun int ii;
4707*4882a593Smuzhiyun u8 *req_as_bytes = (u8 *) req;
4708*4882a593Smuzhiyun
4709*4882a593Smuzhiyun /*
4710*4882a593Smuzhiyun * Stuff request words via doorbell handshake,
4711*4882a593Smuzhiyun * with ACK from IOC for each.
4712*4882a593Smuzhiyun */
4713*4882a593Smuzhiyun for (ii = 0; !failcnt && ii < reqBytes/4; ii++) {
4714*4882a593Smuzhiyun u32 word = ((req_as_bytes[(ii*4) + 0] << 0) |
4715*4882a593Smuzhiyun (req_as_bytes[(ii*4) + 1] << 8) |
4716*4882a593Smuzhiyun (req_as_bytes[(ii*4) + 2] << 16) |
4717*4882a593Smuzhiyun (req_as_bytes[(ii*4) + 3] << 24));
4718*4882a593Smuzhiyun
4719*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Doorbell, word);
4720*4882a593Smuzhiyun if ((t = WaitForDoorbellAck(ioc, 5, sleepFlag)) < 0)
4721*4882a593Smuzhiyun failcnt++;
4722*4882a593Smuzhiyun }
4723*4882a593Smuzhiyun
4724*4882a593Smuzhiyun dhsprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Handshake request frame (@%p) header\n", ioc->name, req));
4725*4882a593Smuzhiyun DBG_DUMP_REQUEST_FRAME_HDR(ioc, (u32 *)req);
4726*4882a593Smuzhiyun
4727*4882a593Smuzhiyun dhsprintk(ioc, printk(MYIOC_s_DEBUG_FMT "HandShake request post done, WaitCnt=%d%s\n",
4728*4882a593Smuzhiyun ioc->name, t, failcnt ? " - MISSING DOORBELL ACK!" : ""));
4729*4882a593Smuzhiyun
4730*4882a593Smuzhiyun /*
4731*4882a593Smuzhiyun * Wait for completion of doorbell handshake reply from the IOC
4732*4882a593Smuzhiyun */
4733*4882a593Smuzhiyun if (!failcnt && (t = WaitForDoorbellReply(ioc, maxwait, sleepFlag)) < 0)
4734*4882a593Smuzhiyun failcnt++;
4735*4882a593Smuzhiyun
4736*4882a593Smuzhiyun dhsprintk(ioc, printk(MYIOC_s_DEBUG_FMT "HandShake reply count=%d%s\n",
4737*4882a593Smuzhiyun ioc->name, t, failcnt ? " - MISSING DOORBELL REPLY!" : ""));
4738*4882a593Smuzhiyun
4739*4882a593Smuzhiyun /*
4740*4882a593Smuzhiyun * Copy out the cached reply...
4741*4882a593Smuzhiyun */
4742*4882a593Smuzhiyun for (ii=0; ii < min(replyBytes/2,mptReply->MsgLength*2); ii++)
4743*4882a593Smuzhiyun u16reply[ii] = ioc->hs_reply[ii];
4744*4882a593Smuzhiyun } else {
4745*4882a593Smuzhiyun return -99;
4746*4882a593Smuzhiyun }
4747*4882a593Smuzhiyun
4748*4882a593Smuzhiyun return -failcnt;
4749*4882a593Smuzhiyun }
4750*4882a593Smuzhiyun
4751*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
4752*4882a593Smuzhiyun /**
4753*4882a593Smuzhiyun * WaitForDoorbellAck - Wait for IOC doorbell handshake acknowledge
4754*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
4755*4882a593Smuzhiyun * @howlong: How long to wait (in seconds)
4756*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
4757*4882a593Smuzhiyun *
4758*4882a593Smuzhiyun * This routine waits (up to ~2 seconds max) for IOC doorbell
4759*4882a593Smuzhiyun * handshake ACKnowledge, indicated by the IOP_DOORBELL_STATUS
4760*4882a593Smuzhiyun * bit in its IntStatus register being clear.
4761*4882a593Smuzhiyun *
4762*4882a593Smuzhiyun * Returns a negative value on failure, else wait loop count.
4763*4882a593Smuzhiyun */
4764*4882a593Smuzhiyun static int
WaitForDoorbellAck(MPT_ADAPTER * ioc,int howlong,int sleepFlag)4765*4882a593Smuzhiyun WaitForDoorbellAck(MPT_ADAPTER *ioc, int howlong, int sleepFlag)
4766*4882a593Smuzhiyun {
4767*4882a593Smuzhiyun int cntdn;
4768*4882a593Smuzhiyun int count = 0;
4769*4882a593Smuzhiyun u32 intstat=0;
4770*4882a593Smuzhiyun
4771*4882a593Smuzhiyun cntdn = 1000 * howlong;
4772*4882a593Smuzhiyun
4773*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
4774*4882a593Smuzhiyun while (--cntdn) {
4775*4882a593Smuzhiyun msleep (1);
4776*4882a593Smuzhiyun intstat = CHIPREG_READ32(&ioc->chip->IntStatus);
4777*4882a593Smuzhiyun if (! (intstat & MPI_HIS_IOP_DOORBELL_STATUS))
4778*4882a593Smuzhiyun break;
4779*4882a593Smuzhiyun count++;
4780*4882a593Smuzhiyun }
4781*4882a593Smuzhiyun } else {
4782*4882a593Smuzhiyun while (--cntdn) {
4783*4882a593Smuzhiyun udelay (1000);
4784*4882a593Smuzhiyun intstat = CHIPREG_READ32(&ioc->chip->IntStatus);
4785*4882a593Smuzhiyun if (! (intstat & MPI_HIS_IOP_DOORBELL_STATUS))
4786*4882a593Smuzhiyun break;
4787*4882a593Smuzhiyun count++;
4788*4882a593Smuzhiyun }
4789*4882a593Smuzhiyun }
4790*4882a593Smuzhiyun
4791*4882a593Smuzhiyun if (cntdn) {
4792*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "WaitForDoorbell ACK (count=%d)\n",
4793*4882a593Smuzhiyun ioc->name, count));
4794*4882a593Smuzhiyun return count;
4795*4882a593Smuzhiyun }
4796*4882a593Smuzhiyun
4797*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Doorbell ACK timeout (count=%d), IntStatus=%x!\n",
4798*4882a593Smuzhiyun ioc->name, count, intstat);
4799*4882a593Smuzhiyun return -1;
4800*4882a593Smuzhiyun }
4801*4882a593Smuzhiyun
4802*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
4803*4882a593Smuzhiyun /**
4804*4882a593Smuzhiyun * WaitForDoorbellInt - Wait for IOC to set its doorbell interrupt bit
4805*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
4806*4882a593Smuzhiyun * @howlong: How long to wait (in seconds)
4807*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
4808*4882a593Smuzhiyun *
4809*4882a593Smuzhiyun * This routine waits (up to ~2 seconds max) for IOC doorbell interrupt
4810*4882a593Smuzhiyun * (MPI_HIS_DOORBELL_INTERRUPT) to be set in the IntStatus register.
4811*4882a593Smuzhiyun *
4812*4882a593Smuzhiyun * Returns a negative value on failure, else wait loop count.
4813*4882a593Smuzhiyun */
4814*4882a593Smuzhiyun static int
WaitForDoorbellInt(MPT_ADAPTER * ioc,int howlong,int sleepFlag)4815*4882a593Smuzhiyun WaitForDoorbellInt(MPT_ADAPTER *ioc, int howlong, int sleepFlag)
4816*4882a593Smuzhiyun {
4817*4882a593Smuzhiyun int cntdn;
4818*4882a593Smuzhiyun int count = 0;
4819*4882a593Smuzhiyun u32 intstat=0;
4820*4882a593Smuzhiyun
4821*4882a593Smuzhiyun cntdn = 1000 * howlong;
4822*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP) {
4823*4882a593Smuzhiyun while (--cntdn) {
4824*4882a593Smuzhiyun intstat = CHIPREG_READ32(&ioc->chip->IntStatus);
4825*4882a593Smuzhiyun if (intstat & MPI_HIS_DOORBELL_INTERRUPT)
4826*4882a593Smuzhiyun break;
4827*4882a593Smuzhiyun msleep(1);
4828*4882a593Smuzhiyun count++;
4829*4882a593Smuzhiyun }
4830*4882a593Smuzhiyun } else {
4831*4882a593Smuzhiyun while (--cntdn) {
4832*4882a593Smuzhiyun intstat = CHIPREG_READ32(&ioc->chip->IntStatus);
4833*4882a593Smuzhiyun if (intstat & MPI_HIS_DOORBELL_INTERRUPT)
4834*4882a593Smuzhiyun break;
4835*4882a593Smuzhiyun udelay (1000);
4836*4882a593Smuzhiyun count++;
4837*4882a593Smuzhiyun }
4838*4882a593Smuzhiyun }
4839*4882a593Smuzhiyun
4840*4882a593Smuzhiyun if (cntdn) {
4841*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "WaitForDoorbell INT (cnt=%d) howlong=%d\n",
4842*4882a593Smuzhiyun ioc->name, count, howlong));
4843*4882a593Smuzhiyun return count;
4844*4882a593Smuzhiyun }
4845*4882a593Smuzhiyun
4846*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Doorbell INT timeout (count=%d), IntStatus=%x!\n",
4847*4882a593Smuzhiyun ioc->name, count, intstat);
4848*4882a593Smuzhiyun return -1;
4849*4882a593Smuzhiyun }
4850*4882a593Smuzhiyun
4851*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
4852*4882a593Smuzhiyun /**
4853*4882a593Smuzhiyun * WaitForDoorbellReply - Wait for and capture an IOC handshake reply.
4854*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
4855*4882a593Smuzhiyun * @howlong: How long to wait (in seconds)
4856*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
4857*4882a593Smuzhiyun *
4858*4882a593Smuzhiyun * This routine polls the IOC for a handshake reply, 16 bits at a time.
4859*4882a593Smuzhiyun * Reply is cached to IOC private area large enough to hold a maximum
4860*4882a593Smuzhiyun * of 128 bytes of reply data.
4861*4882a593Smuzhiyun *
4862*4882a593Smuzhiyun * Returns a negative value on failure, else size of reply in WORDS.
4863*4882a593Smuzhiyun */
4864*4882a593Smuzhiyun static int
WaitForDoorbellReply(MPT_ADAPTER * ioc,int howlong,int sleepFlag)4865*4882a593Smuzhiyun WaitForDoorbellReply(MPT_ADAPTER *ioc, int howlong, int sleepFlag)
4866*4882a593Smuzhiyun {
4867*4882a593Smuzhiyun int u16cnt = 0;
4868*4882a593Smuzhiyun int failcnt = 0;
4869*4882a593Smuzhiyun int t;
4870*4882a593Smuzhiyun u16 *hs_reply = ioc->hs_reply;
4871*4882a593Smuzhiyun volatile MPIDefaultReply_t *mptReply = (MPIDefaultReply_t *) ioc->hs_reply;
4872*4882a593Smuzhiyun u16 hword;
4873*4882a593Smuzhiyun
4874*4882a593Smuzhiyun hs_reply[0] = hs_reply[1] = hs_reply[7] = 0;
4875*4882a593Smuzhiyun
4876*4882a593Smuzhiyun /*
4877*4882a593Smuzhiyun * Get first two u16's so we can look at IOC's intended reply MsgLength
4878*4882a593Smuzhiyun */
4879*4882a593Smuzhiyun u16cnt=0;
4880*4882a593Smuzhiyun if ((t = WaitForDoorbellInt(ioc, howlong, sleepFlag)) < 0) {
4881*4882a593Smuzhiyun failcnt++;
4882*4882a593Smuzhiyun } else {
4883*4882a593Smuzhiyun hs_reply[u16cnt++] = le16_to_cpu(CHIPREG_READ32(&ioc->chip->Doorbell) & 0x0000FFFF);
4884*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
4885*4882a593Smuzhiyun if ((t = WaitForDoorbellInt(ioc, 5, sleepFlag)) < 0)
4886*4882a593Smuzhiyun failcnt++;
4887*4882a593Smuzhiyun else {
4888*4882a593Smuzhiyun hs_reply[u16cnt++] = le16_to_cpu(CHIPREG_READ32(&ioc->chip->Doorbell) & 0x0000FFFF);
4889*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
4890*4882a593Smuzhiyun }
4891*4882a593Smuzhiyun }
4892*4882a593Smuzhiyun
4893*4882a593Smuzhiyun dhsprintk(ioc, printk(MYIOC_s_DEBUG_FMT "WaitCnt=%d First handshake reply word=%08x%s\n",
4894*4882a593Smuzhiyun ioc->name, t, le32_to_cpu(*(u32 *)hs_reply),
4895*4882a593Smuzhiyun failcnt ? " - MISSING DOORBELL HANDSHAKE!" : ""));
4896*4882a593Smuzhiyun
4897*4882a593Smuzhiyun /*
4898*4882a593Smuzhiyun * If no error (and IOC said MsgLength is > 0), piece together
4899*4882a593Smuzhiyun * reply 16 bits at a time.
4900*4882a593Smuzhiyun */
4901*4882a593Smuzhiyun for (u16cnt=2; !failcnt && u16cnt < (2 * mptReply->MsgLength); u16cnt++) {
4902*4882a593Smuzhiyun if ((t = WaitForDoorbellInt(ioc, 5, sleepFlag)) < 0)
4903*4882a593Smuzhiyun failcnt++;
4904*4882a593Smuzhiyun hword = le16_to_cpu(CHIPREG_READ32(&ioc->chip->Doorbell) & 0x0000FFFF);
4905*4882a593Smuzhiyun /* don't overflow our IOC hs_reply[] buffer! */
4906*4882a593Smuzhiyun if (u16cnt < ARRAY_SIZE(ioc->hs_reply))
4907*4882a593Smuzhiyun hs_reply[u16cnt] = hword;
4908*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
4909*4882a593Smuzhiyun }
4910*4882a593Smuzhiyun
4911*4882a593Smuzhiyun if (!failcnt && (t = WaitForDoorbellInt(ioc, 5, sleepFlag)) < 0)
4912*4882a593Smuzhiyun failcnt++;
4913*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntStatus, 0);
4914*4882a593Smuzhiyun
4915*4882a593Smuzhiyun if (failcnt) {
4916*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "Handshake reply failure!\n",
4917*4882a593Smuzhiyun ioc->name);
4918*4882a593Smuzhiyun return -failcnt;
4919*4882a593Smuzhiyun }
4920*4882a593Smuzhiyun #if 0
4921*4882a593Smuzhiyun else if (u16cnt != (2 * mptReply->MsgLength)) {
4922*4882a593Smuzhiyun return -101;
4923*4882a593Smuzhiyun }
4924*4882a593Smuzhiyun else if ((mptReply->IOCStatus & MPI_IOCSTATUS_MASK) != MPI_IOCSTATUS_SUCCESS) {
4925*4882a593Smuzhiyun return -102;
4926*4882a593Smuzhiyun }
4927*4882a593Smuzhiyun #endif
4928*4882a593Smuzhiyun
4929*4882a593Smuzhiyun dhsprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Got Handshake reply:\n", ioc->name));
4930*4882a593Smuzhiyun DBG_DUMP_REPLY_FRAME(ioc, (u32 *)mptReply);
4931*4882a593Smuzhiyun
4932*4882a593Smuzhiyun dhsprintk(ioc, printk(MYIOC_s_DEBUG_FMT "WaitForDoorbell REPLY WaitCnt=%d (sz=%d)\n",
4933*4882a593Smuzhiyun ioc->name, t, u16cnt/2));
4934*4882a593Smuzhiyun return u16cnt/2;
4935*4882a593Smuzhiyun }
4936*4882a593Smuzhiyun
4937*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
4938*4882a593Smuzhiyun /**
4939*4882a593Smuzhiyun * GetLanConfigPages - Fetch LANConfig pages.
4940*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
4941*4882a593Smuzhiyun *
4942*4882a593Smuzhiyun * Return: 0 for success
4943*4882a593Smuzhiyun * -ENOMEM if no memory available
4944*4882a593Smuzhiyun * -EPERM if not allowed due to ISR context
4945*4882a593Smuzhiyun * -EAGAIN if no msg frames currently available
4946*4882a593Smuzhiyun * -EFAULT for non-successful reply or no reply (timeout)
4947*4882a593Smuzhiyun */
4948*4882a593Smuzhiyun static int
GetLanConfigPages(MPT_ADAPTER * ioc)4949*4882a593Smuzhiyun GetLanConfigPages(MPT_ADAPTER *ioc)
4950*4882a593Smuzhiyun {
4951*4882a593Smuzhiyun ConfigPageHeader_t hdr;
4952*4882a593Smuzhiyun CONFIGPARMS cfg;
4953*4882a593Smuzhiyun LANPage0_t *ppage0_alloc;
4954*4882a593Smuzhiyun dma_addr_t page0_dma;
4955*4882a593Smuzhiyun LANPage1_t *ppage1_alloc;
4956*4882a593Smuzhiyun dma_addr_t page1_dma;
4957*4882a593Smuzhiyun int rc = 0;
4958*4882a593Smuzhiyun int data_sz;
4959*4882a593Smuzhiyun int copy_sz;
4960*4882a593Smuzhiyun
4961*4882a593Smuzhiyun /* Get LAN Page 0 header */
4962*4882a593Smuzhiyun hdr.PageVersion = 0;
4963*4882a593Smuzhiyun hdr.PageLength = 0;
4964*4882a593Smuzhiyun hdr.PageNumber = 0;
4965*4882a593Smuzhiyun hdr.PageType = MPI_CONFIG_PAGETYPE_LAN;
4966*4882a593Smuzhiyun cfg.cfghdr.hdr = &hdr;
4967*4882a593Smuzhiyun cfg.physAddr = -1;
4968*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
4969*4882a593Smuzhiyun cfg.dir = 0;
4970*4882a593Smuzhiyun cfg.pageAddr = 0;
4971*4882a593Smuzhiyun cfg.timeout = 0;
4972*4882a593Smuzhiyun
4973*4882a593Smuzhiyun if ((rc = mpt_config(ioc, &cfg)) != 0)
4974*4882a593Smuzhiyun return rc;
4975*4882a593Smuzhiyun
4976*4882a593Smuzhiyun if (hdr.PageLength > 0) {
4977*4882a593Smuzhiyun data_sz = hdr.PageLength * 4;
4978*4882a593Smuzhiyun ppage0_alloc = (LANPage0_t *) pci_alloc_consistent(ioc->pcidev, data_sz, &page0_dma);
4979*4882a593Smuzhiyun rc = -ENOMEM;
4980*4882a593Smuzhiyun if (ppage0_alloc) {
4981*4882a593Smuzhiyun memset((u8 *)ppage0_alloc, 0, data_sz);
4982*4882a593Smuzhiyun cfg.physAddr = page0_dma;
4983*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
4984*4882a593Smuzhiyun
4985*4882a593Smuzhiyun if ((rc = mpt_config(ioc, &cfg)) == 0) {
4986*4882a593Smuzhiyun /* save the data */
4987*4882a593Smuzhiyun copy_sz = min_t(int, sizeof(LANPage0_t), data_sz);
4988*4882a593Smuzhiyun memcpy(&ioc->lan_cnfg_page0, ppage0_alloc, copy_sz);
4989*4882a593Smuzhiyun
4990*4882a593Smuzhiyun }
4991*4882a593Smuzhiyun
4992*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, data_sz, (u8 *) ppage0_alloc, page0_dma);
4993*4882a593Smuzhiyun
4994*4882a593Smuzhiyun /* FIXME!
4995*4882a593Smuzhiyun * Normalize endianness of structure data,
4996*4882a593Smuzhiyun * by byte-swapping all > 1 byte fields!
4997*4882a593Smuzhiyun */
4998*4882a593Smuzhiyun
4999*4882a593Smuzhiyun }
5000*4882a593Smuzhiyun
5001*4882a593Smuzhiyun if (rc)
5002*4882a593Smuzhiyun return rc;
5003*4882a593Smuzhiyun }
5004*4882a593Smuzhiyun
5005*4882a593Smuzhiyun /* Get LAN Page 1 header */
5006*4882a593Smuzhiyun hdr.PageVersion = 0;
5007*4882a593Smuzhiyun hdr.PageLength = 0;
5008*4882a593Smuzhiyun hdr.PageNumber = 1;
5009*4882a593Smuzhiyun hdr.PageType = MPI_CONFIG_PAGETYPE_LAN;
5010*4882a593Smuzhiyun cfg.cfghdr.hdr = &hdr;
5011*4882a593Smuzhiyun cfg.physAddr = -1;
5012*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
5013*4882a593Smuzhiyun cfg.dir = 0;
5014*4882a593Smuzhiyun cfg.pageAddr = 0;
5015*4882a593Smuzhiyun
5016*4882a593Smuzhiyun if ((rc = mpt_config(ioc, &cfg)) != 0)
5017*4882a593Smuzhiyun return rc;
5018*4882a593Smuzhiyun
5019*4882a593Smuzhiyun if (hdr.PageLength == 0)
5020*4882a593Smuzhiyun return 0;
5021*4882a593Smuzhiyun
5022*4882a593Smuzhiyun data_sz = hdr.PageLength * 4;
5023*4882a593Smuzhiyun rc = -ENOMEM;
5024*4882a593Smuzhiyun ppage1_alloc = (LANPage1_t *) pci_alloc_consistent(ioc->pcidev, data_sz, &page1_dma);
5025*4882a593Smuzhiyun if (ppage1_alloc) {
5026*4882a593Smuzhiyun memset((u8 *)ppage1_alloc, 0, data_sz);
5027*4882a593Smuzhiyun cfg.physAddr = page1_dma;
5028*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
5029*4882a593Smuzhiyun
5030*4882a593Smuzhiyun if ((rc = mpt_config(ioc, &cfg)) == 0) {
5031*4882a593Smuzhiyun /* save the data */
5032*4882a593Smuzhiyun copy_sz = min_t(int, sizeof(LANPage1_t), data_sz);
5033*4882a593Smuzhiyun memcpy(&ioc->lan_cnfg_page1, ppage1_alloc, copy_sz);
5034*4882a593Smuzhiyun }
5035*4882a593Smuzhiyun
5036*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, data_sz, (u8 *) ppage1_alloc, page1_dma);
5037*4882a593Smuzhiyun
5038*4882a593Smuzhiyun /* FIXME!
5039*4882a593Smuzhiyun * Normalize endianness of structure data,
5040*4882a593Smuzhiyun * by byte-swapping all > 1 byte fields!
5041*4882a593Smuzhiyun */
5042*4882a593Smuzhiyun
5043*4882a593Smuzhiyun }
5044*4882a593Smuzhiyun
5045*4882a593Smuzhiyun return rc;
5046*4882a593Smuzhiyun }
5047*4882a593Smuzhiyun
5048*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
5049*4882a593Smuzhiyun /**
5050*4882a593Smuzhiyun * mptbase_sas_persist_operation - Perform operation on SAS Persistent Table
5051*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
5052*4882a593Smuzhiyun * @persist_opcode: see below
5053*4882a593Smuzhiyun *
5054*4882a593Smuzhiyun * =============================== ======================================
5055*4882a593Smuzhiyun * MPI_SAS_OP_CLEAR_NOT_PRESENT Free all persist TargetID mappings for
5056*4882a593Smuzhiyun * devices not currently present.
5057*4882a593Smuzhiyun * MPI_SAS_OP_CLEAR_ALL_PERSISTENT Clear al persist TargetID mappings
5058*4882a593Smuzhiyun * =============================== ======================================
5059*4882a593Smuzhiyun *
5060*4882a593Smuzhiyun * NOTE: Don't use not this function during interrupt time.
5061*4882a593Smuzhiyun *
5062*4882a593Smuzhiyun * Returns 0 for success, non-zero error
5063*4882a593Smuzhiyun */
5064*4882a593Smuzhiyun
5065*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
5066*4882a593Smuzhiyun int
mptbase_sas_persist_operation(MPT_ADAPTER * ioc,u8 persist_opcode)5067*4882a593Smuzhiyun mptbase_sas_persist_operation(MPT_ADAPTER *ioc, u8 persist_opcode)
5068*4882a593Smuzhiyun {
5069*4882a593Smuzhiyun SasIoUnitControlRequest_t *sasIoUnitCntrReq;
5070*4882a593Smuzhiyun SasIoUnitControlReply_t *sasIoUnitCntrReply;
5071*4882a593Smuzhiyun MPT_FRAME_HDR *mf = NULL;
5072*4882a593Smuzhiyun MPIHeader_t *mpi_hdr;
5073*4882a593Smuzhiyun int ret = 0;
5074*4882a593Smuzhiyun unsigned long timeleft;
5075*4882a593Smuzhiyun
5076*4882a593Smuzhiyun mutex_lock(&ioc->mptbase_cmds.mutex);
5077*4882a593Smuzhiyun
5078*4882a593Smuzhiyun /* init the internal cmd struct */
5079*4882a593Smuzhiyun memset(ioc->mptbase_cmds.reply, 0 , MPT_DEFAULT_FRAME_SIZE);
5080*4882a593Smuzhiyun INITIALIZE_MGMT_STATUS(ioc->mptbase_cmds.status)
5081*4882a593Smuzhiyun
5082*4882a593Smuzhiyun /* insure garbage is not sent to fw */
5083*4882a593Smuzhiyun switch(persist_opcode) {
5084*4882a593Smuzhiyun
5085*4882a593Smuzhiyun case MPI_SAS_OP_CLEAR_NOT_PRESENT:
5086*4882a593Smuzhiyun case MPI_SAS_OP_CLEAR_ALL_PERSISTENT:
5087*4882a593Smuzhiyun break;
5088*4882a593Smuzhiyun
5089*4882a593Smuzhiyun default:
5090*4882a593Smuzhiyun ret = -1;
5091*4882a593Smuzhiyun goto out;
5092*4882a593Smuzhiyun }
5093*4882a593Smuzhiyun
5094*4882a593Smuzhiyun printk(KERN_DEBUG "%s: persist_opcode=%x\n",
5095*4882a593Smuzhiyun __func__, persist_opcode);
5096*4882a593Smuzhiyun
5097*4882a593Smuzhiyun /* Get a MF for this command.
5098*4882a593Smuzhiyun */
5099*4882a593Smuzhiyun if ((mf = mpt_get_msg_frame(mpt_base_index, ioc)) == NULL) {
5100*4882a593Smuzhiyun printk(KERN_DEBUG "%s: no msg frames!\n", __func__);
5101*4882a593Smuzhiyun ret = -1;
5102*4882a593Smuzhiyun goto out;
5103*4882a593Smuzhiyun }
5104*4882a593Smuzhiyun
5105*4882a593Smuzhiyun mpi_hdr = (MPIHeader_t *) mf;
5106*4882a593Smuzhiyun sasIoUnitCntrReq = (SasIoUnitControlRequest_t *)mf;
5107*4882a593Smuzhiyun memset(sasIoUnitCntrReq,0,sizeof(SasIoUnitControlRequest_t));
5108*4882a593Smuzhiyun sasIoUnitCntrReq->Function = MPI_FUNCTION_SAS_IO_UNIT_CONTROL;
5109*4882a593Smuzhiyun sasIoUnitCntrReq->MsgContext = mpi_hdr->MsgContext;
5110*4882a593Smuzhiyun sasIoUnitCntrReq->Operation = persist_opcode;
5111*4882a593Smuzhiyun
5112*4882a593Smuzhiyun mpt_put_msg_frame(mpt_base_index, ioc, mf);
5113*4882a593Smuzhiyun timeleft = wait_for_completion_timeout(&ioc->mptbase_cmds.done, 10*HZ);
5114*4882a593Smuzhiyun if (!(ioc->mptbase_cmds.status & MPT_MGMT_STATUS_COMMAND_GOOD)) {
5115*4882a593Smuzhiyun ret = -ETIME;
5116*4882a593Smuzhiyun printk(KERN_DEBUG "%s: failed\n", __func__);
5117*4882a593Smuzhiyun if (ioc->mptbase_cmds.status & MPT_MGMT_STATUS_DID_IOCRESET)
5118*4882a593Smuzhiyun goto out;
5119*4882a593Smuzhiyun if (!timeleft) {
5120*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT
5121*4882a593Smuzhiyun "Issuing Reset from %s!!, doorbell=0x%08x\n",
5122*4882a593Smuzhiyun ioc->name, __func__, mpt_GetIocState(ioc, 0));
5123*4882a593Smuzhiyun mpt_Soft_Hard_ResetHandler(ioc, CAN_SLEEP);
5124*4882a593Smuzhiyun mpt_free_msg_frame(ioc, mf);
5125*4882a593Smuzhiyun }
5126*4882a593Smuzhiyun goto out;
5127*4882a593Smuzhiyun }
5128*4882a593Smuzhiyun
5129*4882a593Smuzhiyun if (!(ioc->mptbase_cmds.status & MPT_MGMT_STATUS_RF_VALID)) {
5130*4882a593Smuzhiyun ret = -1;
5131*4882a593Smuzhiyun goto out;
5132*4882a593Smuzhiyun }
5133*4882a593Smuzhiyun
5134*4882a593Smuzhiyun sasIoUnitCntrReply =
5135*4882a593Smuzhiyun (SasIoUnitControlReply_t *)ioc->mptbase_cmds.reply;
5136*4882a593Smuzhiyun if (le16_to_cpu(sasIoUnitCntrReply->IOCStatus) != MPI_IOCSTATUS_SUCCESS) {
5137*4882a593Smuzhiyun printk(KERN_DEBUG "%s: IOCStatus=0x%X IOCLogInfo=0x%X\n",
5138*4882a593Smuzhiyun __func__, sasIoUnitCntrReply->IOCStatus,
5139*4882a593Smuzhiyun sasIoUnitCntrReply->IOCLogInfo);
5140*4882a593Smuzhiyun printk(KERN_DEBUG "%s: failed\n", __func__);
5141*4882a593Smuzhiyun ret = -1;
5142*4882a593Smuzhiyun } else
5143*4882a593Smuzhiyun printk(KERN_DEBUG "%s: success\n", __func__);
5144*4882a593Smuzhiyun out:
5145*4882a593Smuzhiyun
5146*4882a593Smuzhiyun CLEAR_MGMT_STATUS(ioc->mptbase_cmds.status)
5147*4882a593Smuzhiyun mutex_unlock(&ioc->mptbase_cmds.mutex);
5148*4882a593Smuzhiyun return ret;
5149*4882a593Smuzhiyun }
5150*4882a593Smuzhiyun
5151*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
5152*4882a593Smuzhiyun
5153*4882a593Smuzhiyun static void
mptbase_raid_process_event_data(MPT_ADAPTER * ioc,MpiEventDataRaid_t * pRaidEventData)5154*4882a593Smuzhiyun mptbase_raid_process_event_data(MPT_ADAPTER *ioc,
5155*4882a593Smuzhiyun MpiEventDataRaid_t * pRaidEventData)
5156*4882a593Smuzhiyun {
5157*4882a593Smuzhiyun int volume;
5158*4882a593Smuzhiyun int reason;
5159*4882a593Smuzhiyun int disk;
5160*4882a593Smuzhiyun int status;
5161*4882a593Smuzhiyun int flags;
5162*4882a593Smuzhiyun int state;
5163*4882a593Smuzhiyun
5164*4882a593Smuzhiyun volume = pRaidEventData->VolumeID;
5165*4882a593Smuzhiyun reason = pRaidEventData->ReasonCode;
5166*4882a593Smuzhiyun disk = pRaidEventData->PhysDiskNum;
5167*4882a593Smuzhiyun status = le32_to_cpu(pRaidEventData->SettingsStatus);
5168*4882a593Smuzhiyun flags = (status >> 0) & 0xff;
5169*4882a593Smuzhiyun state = (status >> 8) & 0xff;
5170*4882a593Smuzhiyun
5171*4882a593Smuzhiyun if (reason == MPI_EVENT_RAID_RC_DOMAIN_VAL_NEEDED) {
5172*4882a593Smuzhiyun return;
5173*4882a593Smuzhiyun }
5174*4882a593Smuzhiyun
5175*4882a593Smuzhiyun if ((reason >= MPI_EVENT_RAID_RC_PHYSDISK_CREATED &&
5176*4882a593Smuzhiyun reason <= MPI_EVENT_RAID_RC_PHYSDISK_STATUS_CHANGED) ||
5177*4882a593Smuzhiyun (reason == MPI_EVENT_RAID_RC_SMART_DATA)) {
5178*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "RAID STATUS CHANGE for PhysDisk %d id=%d\n",
5179*4882a593Smuzhiyun ioc->name, disk, volume);
5180*4882a593Smuzhiyun } else {
5181*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "RAID STATUS CHANGE for VolumeID %d\n",
5182*4882a593Smuzhiyun ioc->name, volume);
5183*4882a593Smuzhiyun }
5184*4882a593Smuzhiyun
5185*4882a593Smuzhiyun switch(reason) {
5186*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_VOLUME_CREATED:
5187*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT " volume has been created\n",
5188*4882a593Smuzhiyun ioc->name);
5189*4882a593Smuzhiyun break;
5190*4882a593Smuzhiyun
5191*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_VOLUME_DELETED:
5192*4882a593Smuzhiyun
5193*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT " volume has been deleted\n",
5194*4882a593Smuzhiyun ioc->name);
5195*4882a593Smuzhiyun break;
5196*4882a593Smuzhiyun
5197*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_VOLUME_SETTINGS_CHANGED:
5198*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT " volume settings have been changed\n",
5199*4882a593Smuzhiyun ioc->name);
5200*4882a593Smuzhiyun break;
5201*4882a593Smuzhiyun
5202*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_VOLUME_STATUS_CHANGED:
5203*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT " volume is now %s%s%s%s\n",
5204*4882a593Smuzhiyun ioc->name,
5205*4882a593Smuzhiyun state == MPI_RAIDVOL0_STATUS_STATE_OPTIMAL
5206*4882a593Smuzhiyun ? "optimal"
5207*4882a593Smuzhiyun : state == MPI_RAIDVOL0_STATUS_STATE_DEGRADED
5208*4882a593Smuzhiyun ? "degraded"
5209*4882a593Smuzhiyun : state == MPI_RAIDVOL0_STATUS_STATE_FAILED
5210*4882a593Smuzhiyun ? "failed"
5211*4882a593Smuzhiyun : "state unknown",
5212*4882a593Smuzhiyun flags & MPI_RAIDVOL0_STATUS_FLAG_ENABLED
5213*4882a593Smuzhiyun ? ", enabled" : "",
5214*4882a593Smuzhiyun flags & MPI_RAIDVOL0_STATUS_FLAG_QUIESCED
5215*4882a593Smuzhiyun ? ", quiesced" : "",
5216*4882a593Smuzhiyun flags & MPI_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS
5217*4882a593Smuzhiyun ? ", resync in progress" : "" );
5218*4882a593Smuzhiyun break;
5219*4882a593Smuzhiyun
5220*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_VOLUME_PHYSDISK_CHANGED:
5221*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT " volume membership of PhysDisk %d has changed\n",
5222*4882a593Smuzhiyun ioc->name, disk);
5223*4882a593Smuzhiyun break;
5224*4882a593Smuzhiyun
5225*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_PHYSDISK_CREATED:
5226*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT " PhysDisk has been created\n",
5227*4882a593Smuzhiyun ioc->name);
5228*4882a593Smuzhiyun break;
5229*4882a593Smuzhiyun
5230*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_PHYSDISK_DELETED:
5231*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT " PhysDisk has been deleted\n",
5232*4882a593Smuzhiyun ioc->name);
5233*4882a593Smuzhiyun break;
5234*4882a593Smuzhiyun
5235*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_PHYSDISK_SETTINGS_CHANGED:
5236*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT " PhysDisk settings have been changed\n",
5237*4882a593Smuzhiyun ioc->name);
5238*4882a593Smuzhiyun break;
5239*4882a593Smuzhiyun
5240*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_PHYSDISK_STATUS_CHANGED:
5241*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT " PhysDisk is now %s%s%s\n",
5242*4882a593Smuzhiyun ioc->name,
5243*4882a593Smuzhiyun state == MPI_PHYSDISK0_STATUS_ONLINE
5244*4882a593Smuzhiyun ? "online"
5245*4882a593Smuzhiyun : state == MPI_PHYSDISK0_STATUS_MISSING
5246*4882a593Smuzhiyun ? "missing"
5247*4882a593Smuzhiyun : state == MPI_PHYSDISK0_STATUS_NOT_COMPATIBLE
5248*4882a593Smuzhiyun ? "not compatible"
5249*4882a593Smuzhiyun : state == MPI_PHYSDISK0_STATUS_FAILED
5250*4882a593Smuzhiyun ? "failed"
5251*4882a593Smuzhiyun : state == MPI_PHYSDISK0_STATUS_INITIALIZING
5252*4882a593Smuzhiyun ? "initializing"
5253*4882a593Smuzhiyun : state == MPI_PHYSDISK0_STATUS_OFFLINE_REQUESTED
5254*4882a593Smuzhiyun ? "offline requested"
5255*4882a593Smuzhiyun : state == MPI_PHYSDISK0_STATUS_FAILED_REQUESTED
5256*4882a593Smuzhiyun ? "failed requested"
5257*4882a593Smuzhiyun : state == MPI_PHYSDISK0_STATUS_OTHER_OFFLINE
5258*4882a593Smuzhiyun ? "offline"
5259*4882a593Smuzhiyun : "state unknown",
5260*4882a593Smuzhiyun flags & MPI_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC
5261*4882a593Smuzhiyun ? ", out of sync" : "",
5262*4882a593Smuzhiyun flags & MPI_PHYSDISK0_STATUS_FLAG_QUIESCED
5263*4882a593Smuzhiyun ? ", quiesced" : "" );
5264*4882a593Smuzhiyun break;
5265*4882a593Smuzhiyun
5266*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_DOMAIN_VAL_NEEDED:
5267*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT " Domain Validation needed for PhysDisk %d\n",
5268*4882a593Smuzhiyun ioc->name, disk);
5269*4882a593Smuzhiyun break;
5270*4882a593Smuzhiyun
5271*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_SMART_DATA:
5272*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT " SMART data received, ASC/ASCQ = %02xh/%02xh\n",
5273*4882a593Smuzhiyun ioc->name, pRaidEventData->ASC, pRaidEventData->ASCQ);
5274*4882a593Smuzhiyun break;
5275*4882a593Smuzhiyun
5276*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_REPLACE_ACTION_STARTED:
5277*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT " replacement of PhysDisk %d has started\n",
5278*4882a593Smuzhiyun ioc->name, disk);
5279*4882a593Smuzhiyun break;
5280*4882a593Smuzhiyun }
5281*4882a593Smuzhiyun }
5282*4882a593Smuzhiyun
5283*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
5284*4882a593Smuzhiyun /**
5285*4882a593Smuzhiyun * GetIoUnitPage2 - Retrieve BIOS version and boot order information.
5286*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
5287*4882a593Smuzhiyun *
5288*4882a593Smuzhiyun * Returns: 0 for success
5289*4882a593Smuzhiyun * -ENOMEM if no memory available
5290*4882a593Smuzhiyun * -EPERM if not allowed due to ISR context
5291*4882a593Smuzhiyun * -EAGAIN if no msg frames currently available
5292*4882a593Smuzhiyun * -EFAULT for non-successful reply or no reply (timeout)
5293*4882a593Smuzhiyun */
5294*4882a593Smuzhiyun static int
GetIoUnitPage2(MPT_ADAPTER * ioc)5295*4882a593Smuzhiyun GetIoUnitPage2(MPT_ADAPTER *ioc)
5296*4882a593Smuzhiyun {
5297*4882a593Smuzhiyun ConfigPageHeader_t hdr;
5298*4882a593Smuzhiyun CONFIGPARMS cfg;
5299*4882a593Smuzhiyun IOUnitPage2_t *ppage_alloc;
5300*4882a593Smuzhiyun dma_addr_t page_dma;
5301*4882a593Smuzhiyun int data_sz;
5302*4882a593Smuzhiyun int rc;
5303*4882a593Smuzhiyun
5304*4882a593Smuzhiyun /* Get the page header */
5305*4882a593Smuzhiyun hdr.PageVersion = 0;
5306*4882a593Smuzhiyun hdr.PageLength = 0;
5307*4882a593Smuzhiyun hdr.PageNumber = 2;
5308*4882a593Smuzhiyun hdr.PageType = MPI_CONFIG_PAGETYPE_IO_UNIT;
5309*4882a593Smuzhiyun cfg.cfghdr.hdr = &hdr;
5310*4882a593Smuzhiyun cfg.physAddr = -1;
5311*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
5312*4882a593Smuzhiyun cfg.dir = 0;
5313*4882a593Smuzhiyun cfg.pageAddr = 0;
5314*4882a593Smuzhiyun cfg.timeout = 0;
5315*4882a593Smuzhiyun
5316*4882a593Smuzhiyun if ((rc = mpt_config(ioc, &cfg)) != 0)
5317*4882a593Smuzhiyun return rc;
5318*4882a593Smuzhiyun
5319*4882a593Smuzhiyun if (hdr.PageLength == 0)
5320*4882a593Smuzhiyun return 0;
5321*4882a593Smuzhiyun
5322*4882a593Smuzhiyun /* Read the config page */
5323*4882a593Smuzhiyun data_sz = hdr.PageLength * 4;
5324*4882a593Smuzhiyun rc = -ENOMEM;
5325*4882a593Smuzhiyun ppage_alloc = (IOUnitPage2_t *) pci_alloc_consistent(ioc->pcidev, data_sz, &page_dma);
5326*4882a593Smuzhiyun if (ppage_alloc) {
5327*4882a593Smuzhiyun memset((u8 *)ppage_alloc, 0, data_sz);
5328*4882a593Smuzhiyun cfg.physAddr = page_dma;
5329*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
5330*4882a593Smuzhiyun
5331*4882a593Smuzhiyun /* If Good, save data */
5332*4882a593Smuzhiyun if ((rc = mpt_config(ioc, &cfg)) == 0)
5333*4882a593Smuzhiyun ioc->biosVersion = le32_to_cpu(ppage_alloc->BiosVersion);
5334*4882a593Smuzhiyun
5335*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, data_sz, (u8 *) ppage_alloc, page_dma);
5336*4882a593Smuzhiyun }
5337*4882a593Smuzhiyun
5338*4882a593Smuzhiyun return rc;
5339*4882a593Smuzhiyun }
5340*4882a593Smuzhiyun
5341*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
5342*4882a593Smuzhiyun /**
5343*4882a593Smuzhiyun * mpt_GetScsiPortSettings - read SCSI Port Page 0 and 2
5344*4882a593Smuzhiyun * @ioc: Pointer to a Adapter Strucutre
5345*4882a593Smuzhiyun * @portnum: IOC port number
5346*4882a593Smuzhiyun *
5347*4882a593Smuzhiyun * Return: -EFAULT if read of config page header fails
5348*4882a593Smuzhiyun * or if no nvram
5349*4882a593Smuzhiyun * If read of SCSI Port Page 0 fails,
5350*4882a593Smuzhiyun * NVRAM = MPT_HOST_NVRAM_INVALID (0xFFFFFFFF)
5351*4882a593Smuzhiyun * Adapter settings: async, narrow
5352*4882a593Smuzhiyun * Return 1
5353*4882a593Smuzhiyun * If read of SCSI Port Page 2 fails,
5354*4882a593Smuzhiyun * Adapter settings valid
5355*4882a593Smuzhiyun * NVRAM = MPT_HOST_NVRAM_INVALID (0xFFFFFFFF)
5356*4882a593Smuzhiyun * Return 1
5357*4882a593Smuzhiyun * Else
5358*4882a593Smuzhiyun * Both valid
5359*4882a593Smuzhiyun * Return 0
5360*4882a593Smuzhiyun * CHECK - what type of locking mechanisms should be used????
5361*4882a593Smuzhiyun */
5362*4882a593Smuzhiyun static int
mpt_GetScsiPortSettings(MPT_ADAPTER * ioc,int portnum)5363*4882a593Smuzhiyun mpt_GetScsiPortSettings(MPT_ADAPTER *ioc, int portnum)
5364*4882a593Smuzhiyun {
5365*4882a593Smuzhiyun u8 *pbuf;
5366*4882a593Smuzhiyun dma_addr_t buf_dma;
5367*4882a593Smuzhiyun CONFIGPARMS cfg;
5368*4882a593Smuzhiyun ConfigPageHeader_t header;
5369*4882a593Smuzhiyun int ii;
5370*4882a593Smuzhiyun int data, rc = 0;
5371*4882a593Smuzhiyun
5372*4882a593Smuzhiyun /* Allocate memory
5373*4882a593Smuzhiyun */
5374*4882a593Smuzhiyun if (!ioc->spi_data.nvram) {
5375*4882a593Smuzhiyun int sz;
5376*4882a593Smuzhiyun u8 *mem;
5377*4882a593Smuzhiyun sz = MPT_MAX_SCSI_DEVICES * sizeof(int);
5378*4882a593Smuzhiyun mem = kmalloc(sz, GFP_ATOMIC);
5379*4882a593Smuzhiyun if (mem == NULL)
5380*4882a593Smuzhiyun return -EFAULT;
5381*4882a593Smuzhiyun
5382*4882a593Smuzhiyun ioc->spi_data.nvram = (int *) mem;
5383*4882a593Smuzhiyun
5384*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "SCSI device NVRAM settings @ %p, sz=%d\n",
5385*4882a593Smuzhiyun ioc->name, ioc->spi_data.nvram, sz));
5386*4882a593Smuzhiyun }
5387*4882a593Smuzhiyun
5388*4882a593Smuzhiyun /* Invalidate NVRAM information
5389*4882a593Smuzhiyun */
5390*4882a593Smuzhiyun for (ii=0; ii < MPT_MAX_SCSI_DEVICES; ii++) {
5391*4882a593Smuzhiyun ioc->spi_data.nvram[ii] = MPT_HOST_NVRAM_INVALID;
5392*4882a593Smuzhiyun }
5393*4882a593Smuzhiyun
5394*4882a593Smuzhiyun /* Read SPP0 header, allocate memory, then read page.
5395*4882a593Smuzhiyun */
5396*4882a593Smuzhiyun header.PageVersion = 0;
5397*4882a593Smuzhiyun header.PageLength = 0;
5398*4882a593Smuzhiyun header.PageNumber = 0;
5399*4882a593Smuzhiyun header.PageType = MPI_CONFIG_PAGETYPE_SCSI_PORT;
5400*4882a593Smuzhiyun cfg.cfghdr.hdr = &header;
5401*4882a593Smuzhiyun cfg.physAddr = -1;
5402*4882a593Smuzhiyun cfg.pageAddr = portnum;
5403*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
5404*4882a593Smuzhiyun cfg.dir = 0;
5405*4882a593Smuzhiyun cfg.timeout = 0; /* use default */
5406*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
5407*4882a593Smuzhiyun return -EFAULT;
5408*4882a593Smuzhiyun
5409*4882a593Smuzhiyun if (header.PageLength > 0) {
5410*4882a593Smuzhiyun pbuf = pci_alloc_consistent(ioc->pcidev, header.PageLength * 4, &buf_dma);
5411*4882a593Smuzhiyun if (pbuf) {
5412*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
5413*4882a593Smuzhiyun cfg.physAddr = buf_dma;
5414*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0) {
5415*4882a593Smuzhiyun ioc->spi_data.maxBusWidth = MPT_NARROW;
5416*4882a593Smuzhiyun ioc->spi_data.maxSyncOffset = 0;
5417*4882a593Smuzhiyun ioc->spi_data.minSyncFactor = MPT_ASYNC;
5418*4882a593Smuzhiyun ioc->spi_data.busType = MPT_HOST_BUS_UNKNOWN;
5419*4882a593Smuzhiyun rc = 1;
5420*4882a593Smuzhiyun ddvprintk(ioc, printk(MYIOC_s_DEBUG_FMT
5421*4882a593Smuzhiyun "Unable to read PortPage0 minSyncFactor=%x\n",
5422*4882a593Smuzhiyun ioc->name, ioc->spi_data.minSyncFactor));
5423*4882a593Smuzhiyun } else {
5424*4882a593Smuzhiyun /* Save the Port Page 0 data
5425*4882a593Smuzhiyun */
5426*4882a593Smuzhiyun SCSIPortPage0_t *pPP0 = (SCSIPortPage0_t *) pbuf;
5427*4882a593Smuzhiyun pPP0->Capabilities = le32_to_cpu(pPP0->Capabilities);
5428*4882a593Smuzhiyun pPP0->PhysicalInterface = le32_to_cpu(pPP0->PhysicalInterface);
5429*4882a593Smuzhiyun
5430*4882a593Smuzhiyun if ( (pPP0->Capabilities & MPI_SCSIPORTPAGE0_CAP_QAS) == 0 ) {
5431*4882a593Smuzhiyun ioc->spi_data.noQas |= MPT_TARGET_NO_NEGO_QAS;
5432*4882a593Smuzhiyun ddvprintk(ioc, printk(MYIOC_s_DEBUG_FMT
5433*4882a593Smuzhiyun "noQas due to Capabilities=%x\n",
5434*4882a593Smuzhiyun ioc->name, pPP0->Capabilities));
5435*4882a593Smuzhiyun }
5436*4882a593Smuzhiyun ioc->spi_data.maxBusWidth = pPP0->Capabilities & MPI_SCSIPORTPAGE0_CAP_WIDE ? 1 : 0;
5437*4882a593Smuzhiyun data = pPP0->Capabilities & MPI_SCSIPORTPAGE0_CAP_MAX_SYNC_OFFSET_MASK;
5438*4882a593Smuzhiyun if (data) {
5439*4882a593Smuzhiyun ioc->spi_data.maxSyncOffset = (u8) (data >> 16);
5440*4882a593Smuzhiyun data = pPP0->Capabilities & MPI_SCSIPORTPAGE0_CAP_MIN_SYNC_PERIOD_MASK;
5441*4882a593Smuzhiyun ioc->spi_data.minSyncFactor = (u8) (data >> 8);
5442*4882a593Smuzhiyun ddvprintk(ioc, printk(MYIOC_s_DEBUG_FMT
5443*4882a593Smuzhiyun "PortPage0 minSyncFactor=%x\n",
5444*4882a593Smuzhiyun ioc->name, ioc->spi_data.minSyncFactor));
5445*4882a593Smuzhiyun } else {
5446*4882a593Smuzhiyun ioc->spi_data.maxSyncOffset = 0;
5447*4882a593Smuzhiyun ioc->spi_data.minSyncFactor = MPT_ASYNC;
5448*4882a593Smuzhiyun }
5449*4882a593Smuzhiyun
5450*4882a593Smuzhiyun ioc->spi_data.busType = pPP0->PhysicalInterface & MPI_SCSIPORTPAGE0_PHY_SIGNAL_TYPE_MASK;
5451*4882a593Smuzhiyun
5452*4882a593Smuzhiyun /* Update the minSyncFactor based on bus type.
5453*4882a593Smuzhiyun */
5454*4882a593Smuzhiyun if ((ioc->spi_data.busType == MPI_SCSIPORTPAGE0_PHY_SIGNAL_HVD) ||
5455*4882a593Smuzhiyun (ioc->spi_data.busType == MPI_SCSIPORTPAGE0_PHY_SIGNAL_SE)) {
5456*4882a593Smuzhiyun
5457*4882a593Smuzhiyun if (ioc->spi_data.minSyncFactor < MPT_ULTRA) {
5458*4882a593Smuzhiyun ioc->spi_data.minSyncFactor = MPT_ULTRA;
5459*4882a593Smuzhiyun ddvprintk(ioc, printk(MYIOC_s_DEBUG_FMT
5460*4882a593Smuzhiyun "HVD or SE detected, minSyncFactor=%x\n",
5461*4882a593Smuzhiyun ioc->name, ioc->spi_data.minSyncFactor));
5462*4882a593Smuzhiyun }
5463*4882a593Smuzhiyun }
5464*4882a593Smuzhiyun }
5465*4882a593Smuzhiyun if (pbuf) {
5466*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, header.PageLength * 4, pbuf, buf_dma);
5467*4882a593Smuzhiyun }
5468*4882a593Smuzhiyun }
5469*4882a593Smuzhiyun }
5470*4882a593Smuzhiyun
5471*4882a593Smuzhiyun /* SCSI Port Page 2 - Read the header then the page.
5472*4882a593Smuzhiyun */
5473*4882a593Smuzhiyun header.PageVersion = 0;
5474*4882a593Smuzhiyun header.PageLength = 0;
5475*4882a593Smuzhiyun header.PageNumber = 2;
5476*4882a593Smuzhiyun header.PageType = MPI_CONFIG_PAGETYPE_SCSI_PORT;
5477*4882a593Smuzhiyun cfg.cfghdr.hdr = &header;
5478*4882a593Smuzhiyun cfg.physAddr = -1;
5479*4882a593Smuzhiyun cfg.pageAddr = portnum;
5480*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
5481*4882a593Smuzhiyun cfg.dir = 0;
5482*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
5483*4882a593Smuzhiyun return -EFAULT;
5484*4882a593Smuzhiyun
5485*4882a593Smuzhiyun if (header.PageLength > 0) {
5486*4882a593Smuzhiyun /* Allocate memory and read SCSI Port Page 2
5487*4882a593Smuzhiyun */
5488*4882a593Smuzhiyun pbuf = pci_alloc_consistent(ioc->pcidev, header.PageLength * 4, &buf_dma);
5489*4882a593Smuzhiyun if (pbuf) {
5490*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_NVRAM;
5491*4882a593Smuzhiyun cfg.physAddr = buf_dma;
5492*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0) {
5493*4882a593Smuzhiyun /* Nvram data is left with INVALID mark
5494*4882a593Smuzhiyun */
5495*4882a593Smuzhiyun rc = 1;
5496*4882a593Smuzhiyun } else if (ioc->pcidev->vendor == PCI_VENDOR_ID_ATTO) {
5497*4882a593Smuzhiyun
5498*4882a593Smuzhiyun /* This is an ATTO adapter, read Page2 accordingly
5499*4882a593Smuzhiyun */
5500*4882a593Smuzhiyun ATTO_SCSIPortPage2_t *pPP2 = (ATTO_SCSIPortPage2_t *) pbuf;
5501*4882a593Smuzhiyun ATTODeviceInfo_t *pdevice = NULL;
5502*4882a593Smuzhiyun u16 ATTOFlags;
5503*4882a593Smuzhiyun
5504*4882a593Smuzhiyun /* Save the Port Page 2 data
5505*4882a593Smuzhiyun * (reformat into a 32bit quantity)
5506*4882a593Smuzhiyun */
5507*4882a593Smuzhiyun for (ii=0; ii < MPT_MAX_SCSI_DEVICES; ii++) {
5508*4882a593Smuzhiyun pdevice = &pPP2->DeviceSettings[ii];
5509*4882a593Smuzhiyun ATTOFlags = le16_to_cpu(pdevice->ATTOFlags);
5510*4882a593Smuzhiyun data = 0;
5511*4882a593Smuzhiyun
5512*4882a593Smuzhiyun /* Translate ATTO device flags to LSI format
5513*4882a593Smuzhiyun */
5514*4882a593Smuzhiyun if (ATTOFlags & ATTOFLAG_DISC)
5515*4882a593Smuzhiyun data |= (MPI_SCSIPORTPAGE2_DEVICE_DISCONNECT_ENABLE);
5516*4882a593Smuzhiyun if (ATTOFlags & ATTOFLAG_ID_ENB)
5517*4882a593Smuzhiyun data |= (MPI_SCSIPORTPAGE2_DEVICE_ID_SCAN_ENABLE);
5518*4882a593Smuzhiyun if (ATTOFlags & ATTOFLAG_LUN_ENB)
5519*4882a593Smuzhiyun data |= (MPI_SCSIPORTPAGE2_DEVICE_LUN_SCAN_ENABLE);
5520*4882a593Smuzhiyun if (ATTOFlags & ATTOFLAG_TAGGED)
5521*4882a593Smuzhiyun data |= (MPI_SCSIPORTPAGE2_DEVICE_TAG_QUEUE_ENABLE);
5522*4882a593Smuzhiyun if (!(ATTOFlags & ATTOFLAG_WIDE_ENB))
5523*4882a593Smuzhiyun data |= (MPI_SCSIPORTPAGE2_DEVICE_WIDE_DISABLE);
5524*4882a593Smuzhiyun
5525*4882a593Smuzhiyun data = (data << 16) | (pdevice->Period << 8) | 10;
5526*4882a593Smuzhiyun ioc->spi_data.nvram[ii] = data;
5527*4882a593Smuzhiyun }
5528*4882a593Smuzhiyun } else {
5529*4882a593Smuzhiyun SCSIPortPage2_t *pPP2 = (SCSIPortPage2_t *) pbuf;
5530*4882a593Smuzhiyun MpiDeviceInfo_t *pdevice = NULL;
5531*4882a593Smuzhiyun
5532*4882a593Smuzhiyun /*
5533*4882a593Smuzhiyun * Save "Set to Avoid SCSI Bus Resets" flag
5534*4882a593Smuzhiyun */
5535*4882a593Smuzhiyun ioc->spi_data.bus_reset =
5536*4882a593Smuzhiyun (le32_to_cpu(pPP2->PortFlags) &
5537*4882a593Smuzhiyun MPI_SCSIPORTPAGE2_PORT_FLAGS_AVOID_SCSI_RESET) ?
5538*4882a593Smuzhiyun 0 : 1 ;
5539*4882a593Smuzhiyun
5540*4882a593Smuzhiyun /* Save the Port Page 2 data
5541*4882a593Smuzhiyun * (reformat into a 32bit quantity)
5542*4882a593Smuzhiyun */
5543*4882a593Smuzhiyun data = le32_to_cpu(pPP2->PortFlags) & MPI_SCSIPORTPAGE2_PORT_FLAGS_DV_MASK;
5544*4882a593Smuzhiyun ioc->spi_data.PortFlags = data;
5545*4882a593Smuzhiyun for (ii=0; ii < MPT_MAX_SCSI_DEVICES; ii++) {
5546*4882a593Smuzhiyun pdevice = &pPP2->DeviceSettings[ii];
5547*4882a593Smuzhiyun data = (le16_to_cpu(pdevice->DeviceFlags) << 16) |
5548*4882a593Smuzhiyun (pdevice->SyncFactor << 8) | pdevice->Timeout;
5549*4882a593Smuzhiyun ioc->spi_data.nvram[ii] = data;
5550*4882a593Smuzhiyun }
5551*4882a593Smuzhiyun }
5552*4882a593Smuzhiyun
5553*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, header.PageLength * 4, pbuf, buf_dma);
5554*4882a593Smuzhiyun }
5555*4882a593Smuzhiyun }
5556*4882a593Smuzhiyun
5557*4882a593Smuzhiyun /* Update Adapter limits with those from NVRAM
5558*4882a593Smuzhiyun * Comment: Don't need to do this. Target performance
5559*4882a593Smuzhiyun * parameters will never exceed the adapters limits.
5560*4882a593Smuzhiyun */
5561*4882a593Smuzhiyun
5562*4882a593Smuzhiyun return rc;
5563*4882a593Smuzhiyun }
5564*4882a593Smuzhiyun
5565*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
5566*4882a593Smuzhiyun /**
5567*4882a593Smuzhiyun * mpt_readScsiDevicePageHeaders - save version and length of SDP1
5568*4882a593Smuzhiyun * @ioc: Pointer to a Adapter Strucutre
5569*4882a593Smuzhiyun * @portnum: IOC port number
5570*4882a593Smuzhiyun *
5571*4882a593Smuzhiyun * Return: -EFAULT if read of config page header fails
5572*4882a593Smuzhiyun * or 0 if success.
5573*4882a593Smuzhiyun */
5574*4882a593Smuzhiyun static int
mpt_readScsiDevicePageHeaders(MPT_ADAPTER * ioc,int portnum)5575*4882a593Smuzhiyun mpt_readScsiDevicePageHeaders(MPT_ADAPTER *ioc, int portnum)
5576*4882a593Smuzhiyun {
5577*4882a593Smuzhiyun CONFIGPARMS cfg;
5578*4882a593Smuzhiyun ConfigPageHeader_t header;
5579*4882a593Smuzhiyun
5580*4882a593Smuzhiyun /* Read the SCSI Device Page 1 header
5581*4882a593Smuzhiyun */
5582*4882a593Smuzhiyun header.PageVersion = 0;
5583*4882a593Smuzhiyun header.PageLength = 0;
5584*4882a593Smuzhiyun header.PageNumber = 1;
5585*4882a593Smuzhiyun header.PageType = MPI_CONFIG_PAGETYPE_SCSI_DEVICE;
5586*4882a593Smuzhiyun cfg.cfghdr.hdr = &header;
5587*4882a593Smuzhiyun cfg.physAddr = -1;
5588*4882a593Smuzhiyun cfg.pageAddr = portnum;
5589*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
5590*4882a593Smuzhiyun cfg.dir = 0;
5591*4882a593Smuzhiyun cfg.timeout = 0;
5592*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
5593*4882a593Smuzhiyun return -EFAULT;
5594*4882a593Smuzhiyun
5595*4882a593Smuzhiyun ioc->spi_data.sdp1version = cfg.cfghdr.hdr->PageVersion;
5596*4882a593Smuzhiyun ioc->spi_data.sdp1length = cfg.cfghdr.hdr->PageLength;
5597*4882a593Smuzhiyun
5598*4882a593Smuzhiyun header.PageVersion = 0;
5599*4882a593Smuzhiyun header.PageLength = 0;
5600*4882a593Smuzhiyun header.PageNumber = 0;
5601*4882a593Smuzhiyun header.PageType = MPI_CONFIG_PAGETYPE_SCSI_DEVICE;
5602*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
5603*4882a593Smuzhiyun return -EFAULT;
5604*4882a593Smuzhiyun
5605*4882a593Smuzhiyun ioc->spi_data.sdp0version = cfg.cfghdr.hdr->PageVersion;
5606*4882a593Smuzhiyun ioc->spi_data.sdp0length = cfg.cfghdr.hdr->PageLength;
5607*4882a593Smuzhiyun
5608*4882a593Smuzhiyun dcprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Headers: 0: version %d length %d\n",
5609*4882a593Smuzhiyun ioc->name, ioc->spi_data.sdp0version, ioc->spi_data.sdp0length));
5610*4882a593Smuzhiyun
5611*4882a593Smuzhiyun dcprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Headers: 1: version %d length %d\n",
5612*4882a593Smuzhiyun ioc->name, ioc->spi_data.sdp1version, ioc->spi_data.sdp1length));
5613*4882a593Smuzhiyun return 0;
5614*4882a593Smuzhiyun }
5615*4882a593Smuzhiyun
5616*4882a593Smuzhiyun /**
5617*4882a593Smuzhiyun * mpt_inactive_raid_list_free - This clears this link list.
5618*4882a593Smuzhiyun * @ioc : pointer to per adapter structure
5619*4882a593Smuzhiyun **/
5620*4882a593Smuzhiyun static void
mpt_inactive_raid_list_free(MPT_ADAPTER * ioc)5621*4882a593Smuzhiyun mpt_inactive_raid_list_free(MPT_ADAPTER *ioc)
5622*4882a593Smuzhiyun {
5623*4882a593Smuzhiyun struct inactive_raid_component_info *component_info, *pNext;
5624*4882a593Smuzhiyun
5625*4882a593Smuzhiyun if (list_empty(&ioc->raid_data.inactive_list))
5626*4882a593Smuzhiyun return;
5627*4882a593Smuzhiyun
5628*4882a593Smuzhiyun mutex_lock(&ioc->raid_data.inactive_list_mutex);
5629*4882a593Smuzhiyun list_for_each_entry_safe(component_info, pNext,
5630*4882a593Smuzhiyun &ioc->raid_data.inactive_list, list) {
5631*4882a593Smuzhiyun list_del(&component_info->list);
5632*4882a593Smuzhiyun kfree(component_info);
5633*4882a593Smuzhiyun }
5634*4882a593Smuzhiyun mutex_unlock(&ioc->raid_data.inactive_list_mutex);
5635*4882a593Smuzhiyun }
5636*4882a593Smuzhiyun
5637*4882a593Smuzhiyun /**
5638*4882a593Smuzhiyun * mpt_inactive_raid_volumes - sets up link list of phy_disk_nums for devices belonging in an inactive volume
5639*4882a593Smuzhiyun *
5640*4882a593Smuzhiyun * @ioc : pointer to per adapter structure
5641*4882a593Smuzhiyun * @channel : volume channel
5642*4882a593Smuzhiyun * @id : volume target id
5643*4882a593Smuzhiyun **/
5644*4882a593Smuzhiyun static void
mpt_inactive_raid_volumes(MPT_ADAPTER * ioc,u8 channel,u8 id)5645*4882a593Smuzhiyun mpt_inactive_raid_volumes(MPT_ADAPTER *ioc, u8 channel, u8 id)
5646*4882a593Smuzhiyun {
5647*4882a593Smuzhiyun CONFIGPARMS cfg;
5648*4882a593Smuzhiyun ConfigPageHeader_t hdr;
5649*4882a593Smuzhiyun dma_addr_t dma_handle;
5650*4882a593Smuzhiyun pRaidVolumePage0_t buffer = NULL;
5651*4882a593Smuzhiyun int i;
5652*4882a593Smuzhiyun RaidPhysDiskPage0_t phys_disk;
5653*4882a593Smuzhiyun struct inactive_raid_component_info *component_info;
5654*4882a593Smuzhiyun int handle_inactive_volumes;
5655*4882a593Smuzhiyun
5656*4882a593Smuzhiyun memset(&cfg, 0 , sizeof(CONFIGPARMS));
5657*4882a593Smuzhiyun memset(&hdr, 0 , sizeof(ConfigPageHeader_t));
5658*4882a593Smuzhiyun hdr.PageType = MPI_CONFIG_PAGETYPE_RAID_VOLUME;
5659*4882a593Smuzhiyun cfg.pageAddr = (channel << 8) + id;
5660*4882a593Smuzhiyun cfg.cfghdr.hdr = &hdr;
5661*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
5662*4882a593Smuzhiyun
5663*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
5664*4882a593Smuzhiyun goto out;
5665*4882a593Smuzhiyun
5666*4882a593Smuzhiyun if (!hdr.PageLength)
5667*4882a593Smuzhiyun goto out;
5668*4882a593Smuzhiyun
5669*4882a593Smuzhiyun buffer = pci_alloc_consistent(ioc->pcidev, hdr.PageLength * 4,
5670*4882a593Smuzhiyun &dma_handle);
5671*4882a593Smuzhiyun
5672*4882a593Smuzhiyun if (!buffer)
5673*4882a593Smuzhiyun goto out;
5674*4882a593Smuzhiyun
5675*4882a593Smuzhiyun cfg.physAddr = dma_handle;
5676*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
5677*4882a593Smuzhiyun
5678*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
5679*4882a593Smuzhiyun goto out;
5680*4882a593Smuzhiyun
5681*4882a593Smuzhiyun if (!buffer->NumPhysDisks)
5682*4882a593Smuzhiyun goto out;
5683*4882a593Smuzhiyun
5684*4882a593Smuzhiyun handle_inactive_volumes =
5685*4882a593Smuzhiyun (buffer->VolumeStatus.Flags & MPI_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE ||
5686*4882a593Smuzhiyun (buffer->VolumeStatus.Flags & MPI_RAIDVOL0_STATUS_FLAG_ENABLED) == 0 ||
5687*4882a593Smuzhiyun buffer->VolumeStatus.State == MPI_RAIDVOL0_STATUS_STATE_FAILED ||
5688*4882a593Smuzhiyun buffer->VolumeStatus.State == MPI_RAIDVOL0_STATUS_STATE_MISSING) ? 1 : 0;
5689*4882a593Smuzhiyun
5690*4882a593Smuzhiyun if (!handle_inactive_volumes)
5691*4882a593Smuzhiyun goto out;
5692*4882a593Smuzhiyun
5693*4882a593Smuzhiyun mutex_lock(&ioc->raid_data.inactive_list_mutex);
5694*4882a593Smuzhiyun for (i = 0; i < buffer->NumPhysDisks; i++) {
5695*4882a593Smuzhiyun if(mpt_raid_phys_disk_pg0(ioc,
5696*4882a593Smuzhiyun buffer->PhysDisk[i].PhysDiskNum, &phys_disk) != 0)
5697*4882a593Smuzhiyun continue;
5698*4882a593Smuzhiyun
5699*4882a593Smuzhiyun if ((component_info = kmalloc(sizeof (*component_info),
5700*4882a593Smuzhiyun GFP_KERNEL)) == NULL)
5701*4882a593Smuzhiyun continue;
5702*4882a593Smuzhiyun
5703*4882a593Smuzhiyun component_info->volumeID = id;
5704*4882a593Smuzhiyun component_info->volumeBus = channel;
5705*4882a593Smuzhiyun component_info->d.PhysDiskNum = phys_disk.PhysDiskNum;
5706*4882a593Smuzhiyun component_info->d.PhysDiskBus = phys_disk.PhysDiskBus;
5707*4882a593Smuzhiyun component_info->d.PhysDiskID = phys_disk.PhysDiskID;
5708*4882a593Smuzhiyun component_info->d.PhysDiskIOC = phys_disk.PhysDiskIOC;
5709*4882a593Smuzhiyun
5710*4882a593Smuzhiyun list_add_tail(&component_info->list,
5711*4882a593Smuzhiyun &ioc->raid_data.inactive_list);
5712*4882a593Smuzhiyun }
5713*4882a593Smuzhiyun mutex_unlock(&ioc->raid_data.inactive_list_mutex);
5714*4882a593Smuzhiyun
5715*4882a593Smuzhiyun out:
5716*4882a593Smuzhiyun if (buffer)
5717*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, hdr.PageLength * 4, buffer,
5718*4882a593Smuzhiyun dma_handle);
5719*4882a593Smuzhiyun }
5720*4882a593Smuzhiyun
5721*4882a593Smuzhiyun /**
5722*4882a593Smuzhiyun * mpt_raid_phys_disk_pg0 - returns phys disk page zero
5723*4882a593Smuzhiyun * @ioc: Pointer to a Adapter Structure
5724*4882a593Smuzhiyun * @phys_disk_num: io unit unique phys disk num generated by the ioc
5725*4882a593Smuzhiyun * @phys_disk: requested payload data returned
5726*4882a593Smuzhiyun *
5727*4882a593Smuzhiyun * Return:
5728*4882a593Smuzhiyun * 0 on success
5729*4882a593Smuzhiyun * -EFAULT if read of config page header fails or data pointer not NULL
5730*4882a593Smuzhiyun * -ENOMEM if pci_alloc failed
5731*4882a593Smuzhiyun **/
5732*4882a593Smuzhiyun int
mpt_raid_phys_disk_pg0(MPT_ADAPTER * ioc,u8 phys_disk_num,RaidPhysDiskPage0_t * phys_disk)5733*4882a593Smuzhiyun mpt_raid_phys_disk_pg0(MPT_ADAPTER *ioc, u8 phys_disk_num,
5734*4882a593Smuzhiyun RaidPhysDiskPage0_t *phys_disk)
5735*4882a593Smuzhiyun {
5736*4882a593Smuzhiyun CONFIGPARMS cfg;
5737*4882a593Smuzhiyun ConfigPageHeader_t hdr;
5738*4882a593Smuzhiyun dma_addr_t dma_handle;
5739*4882a593Smuzhiyun pRaidPhysDiskPage0_t buffer = NULL;
5740*4882a593Smuzhiyun int rc;
5741*4882a593Smuzhiyun
5742*4882a593Smuzhiyun memset(&cfg, 0 , sizeof(CONFIGPARMS));
5743*4882a593Smuzhiyun memset(&hdr, 0 , sizeof(ConfigPageHeader_t));
5744*4882a593Smuzhiyun memset(phys_disk, 0, sizeof(RaidPhysDiskPage0_t));
5745*4882a593Smuzhiyun
5746*4882a593Smuzhiyun hdr.PageVersion = MPI_RAIDPHYSDISKPAGE0_PAGEVERSION;
5747*4882a593Smuzhiyun hdr.PageType = MPI_CONFIG_PAGETYPE_RAID_PHYSDISK;
5748*4882a593Smuzhiyun cfg.cfghdr.hdr = &hdr;
5749*4882a593Smuzhiyun cfg.physAddr = -1;
5750*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
5751*4882a593Smuzhiyun
5752*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0) {
5753*4882a593Smuzhiyun rc = -EFAULT;
5754*4882a593Smuzhiyun goto out;
5755*4882a593Smuzhiyun }
5756*4882a593Smuzhiyun
5757*4882a593Smuzhiyun if (!hdr.PageLength) {
5758*4882a593Smuzhiyun rc = -EFAULT;
5759*4882a593Smuzhiyun goto out;
5760*4882a593Smuzhiyun }
5761*4882a593Smuzhiyun
5762*4882a593Smuzhiyun buffer = pci_alloc_consistent(ioc->pcidev, hdr.PageLength * 4,
5763*4882a593Smuzhiyun &dma_handle);
5764*4882a593Smuzhiyun
5765*4882a593Smuzhiyun if (!buffer) {
5766*4882a593Smuzhiyun rc = -ENOMEM;
5767*4882a593Smuzhiyun goto out;
5768*4882a593Smuzhiyun }
5769*4882a593Smuzhiyun
5770*4882a593Smuzhiyun cfg.physAddr = dma_handle;
5771*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
5772*4882a593Smuzhiyun cfg.pageAddr = phys_disk_num;
5773*4882a593Smuzhiyun
5774*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0) {
5775*4882a593Smuzhiyun rc = -EFAULT;
5776*4882a593Smuzhiyun goto out;
5777*4882a593Smuzhiyun }
5778*4882a593Smuzhiyun
5779*4882a593Smuzhiyun rc = 0;
5780*4882a593Smuzhiyun memcpy(phys_disk, buffer, sizeof(*buffer));
5781*4882a593Smuzhiyun phys_disk->MaxLBA = le32_to_cpu(buffer->MaxLBA);
5782*4882a593Smuzhiyun
5783*4882a593Smuzhiyun out:
5784*4882a593Smuzhiyun
5785*4882a593Smuzhiyun if (buffer)
5786*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, hdr.PageLength * 4, buffer,
5787*4882a593Smuzhiyun dma_handle);
5788*4882a593Smuzhiyun
5789*4882a593Smuzhiyun return rc;
5790*4882a593Smuzhiyun }
5791*4882a593Smuzhiyun
5792*4882a593Smuzhiyun /**
5793*4882a593Smuzhiyun * mpt_raid_phys_disk_get_num_paths - returns number paths associated to this phys_num
5794*4882a593Smuzhiyun * @ioc: Pointer to a Adapter Structure
5795*4882a593Smuzhiyun * @phys_disk_num: io unit unique phys disk num generated by the ioc
5796*4882a593Smuzhiyun *
5797*4882a593Smuzhiyun * Return:
5798*4882a593Smuzhiyun * returns number paths
5799*4882a593Smuzhiyun **/
5800*4882a593Smuzhiyun int
mpt_raid_phys_disk_get_num_paths(MPT_ADAPTER * ioc,u8 phys_disk_num)5801*4882a593Smuzhiyun mpt_raid_phys_disk_get_num_paths(MPT_ADAPTER *ioc, u8 phys_disk_num)
5802*4882a593Smuzhiyun {
5803*4882a593Smuzhiyun CONFIGPARMS cfg;
5804*4882a593Smuzhiyun ConfigPageHeader_t hdr;
5805*4882a593Smuzhiyun dma_addr_t dma_handle;
5806*4882a593Smuzhiyun pRaidPhysDiskPage1_t buffer = NULL;
5807*4882a593Smuzhiyun int rc;
5808*4882a593Smuzhiyun
5809*4882a593Smuzhiyun memset(&cfg, 0 , sizeof(CONFIGPARMS));
5810*4882a593Smuzhiyun memset(&hdr, 0 , sizeof(ConfigPageHeader_t));
5811*4882a593Smuzhiyun
5812*4882a593Smuzhiyun hdr.PageVersion = MPI_RAIDPHYSDISKPAGE1_PAGEVERSION;
5813*4882a593Smuzhiyun hdr.PageType = MPI_CONFIG_PAGETYPE_RAID_PHYSDISK;
5814*4882a593Smuzhiyun hdr.PageNumber = 1;
5815*4882a593Smuzhiyun cfg.cfghdr.hdr = &hdr;
5816*4882a593Smuzhiyun cfg.physAddr = -1;
5817*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
5818*4882a593Smuzhiyun
5819*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0) {
5820*4882a593Smuzhiyun rc = 0;
5821*4882a593Smuzhiyun goto out;
5822*4882a593Smuzhiyun }
5823*4882a593Smuzhiyun
5824*4882a593Smuzhiyun if (!hdr.PageLength) {
5825*4882a593Smuzhiyun rc = 0;
5826*4882a593Smuzhiyun goto out;
5827*4882a593Smuzhiyun }
5828*4882a593Smuzhiyun
5829*4882a593Smuzhiyun buffer = pci_alloc_consistent(ioc->pcidev, hdr.PageLength * 4,
5830*4882a593Smuzhiyun &dma_handle);
5831*4882a593Smuzhiyun
5832*4882a593Smuzhiyun if (!buffer) {
5833*4882a593Smuzhiyun rc = 0;
5834*4882a593Smuzhiyun goto out;
5835*4882a593Smuzhiyun }
5836*4882a593Smuzhiyun
5837*4882a593Smuzhiyun cfg.physAddr = dma_handle;
5838*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
5839*4882a593Smuzhiyun cfg.pageAddr = phys_disk_num;
5840*4882a593Smuzhiyun
5841*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0) {
5842*4882a593Smuzhiyun rc = 0;
5843*4882a593Smuzhiyun goto out;
5844*4882a593Smuzhiyun }
5845*4882a593Smuzhiyun
5846*4882a593Smuzhiyun rc = buffer->NumPhysDiskPaths;
5847*4882a593Smuzhiyun out:
5848*4882a593Smuzhiyun
5849*4882a593Smuzhiyun if (buffer)
5850*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, hdr.PageLength * 4, buffer,
5851*4882a593Smuzhiyun dma_handle);
5852*4882a593Smuzhiyun
5853*4882a593Smuzhiyun return rc;
5854*4882a593Smuzhiyun }
5855*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_raid_phys_disk_get_num_paths);
5856*4882a593Smuzhiyun
5857*4882a593Smuzhiyun /**
5858*4882a593Smuzhiyun * mpt_raid_phys_disk_pg1 - returns phys disk page 1
5859*4882a593Smuzhiyun * @ioc: Pointer to a Adapter Structure
5860*4882a593Smuzhiyun * @phys_disk_num: io unit unique phys disk num generated by the ioc
5861*4882a593Smuzhiyun * @phys_disk: requested payload data returned
5862*4882a593Smuzhiyun *
5863*4882a593Smuzhiyun * Return:
5864*4882a593Smuzhiyun * 0 on success
5865*4882a593Smuzhiyun * -EFAULT if read of config page header fails or data pointer not NULL
5866*4882a593Smuzhiyun * -ENOMEM if pci_alloc failed
5867*4882a593Smuzhiyun **/
5868*4882a593Smuzhiyun int
mpt_raid_phys_disk_pg1(MPT_ADAPTER * ioc,u8 phys_disk_num,RaidPhysDiskPage1_t * phys_disk)5869*4882a593Smuzhiyun mpt_raid_phys_disk_pg1(MPT_ADAPTER *ioc, u8 phys_disk_num,
5870*4882a593Smuzhiyun RaidPhysDiskPage1_t *phys_disk)
5871*4882a593Smuzhiyun {
5872*4882a593Smuzhiyun CONFIGPARMS cfg;
5873*4882a593Smuzhiyun ConfigPageHeader_t hdr;
5874*4882a593Smuzhiyun dma_addr_t dma_handle;
5875*4882a593Smuzhiyun pRaidPhysDiskPage1_t buffer = NULL;
5876*4882a593Smuzhiyun int rc;
5877*4882a593Smuzhiyun int i;
5878*4882a593Smuzhiyun __le64 sas_address;
5879*4882a593Smuzhiyun
5880*4882a593Smuzhiyun memset(&cfg, 0 , sizeof(CONFIGPARMS));
5881*4882a593Smuzhiyun memset(&hdr, 0 , sizeof(ConfigPageHeader_t));
5882*4882a593Smuzhiyun rc = 0;
5883*4882a593Smuzhiyun
5884*4882a593Smuzhiyun hdr.PageVersion = MPI_RAIDPHYSDISKPAGE1_PAGEVERSION;
5885*4882a593Smuzhiyun hdr.PageType = MPI_CONFIG_PAGETYPE_RAID_PHYSDISK;
5886*4882a593Smuzhiyun hdr.PageNumber = 1;
5887*4882a593Smuzhiyun cfg.cfghdr.hdr = &hdr;
5888*4882a593Smuzhiyun cfg.physAddr = -1;
5889*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
5890*4882a593Smuzhiyun
5891*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0) {
5892*4882a593Smuzhiyun rc = -EFAULT;
5893*4882a593Smuzhiyun goto out;
5894*4882a593Smuzhiyun }
5895*4882a593Smuzhiyun
5896*4882a593Smuzhiyun if (!hdr.PageLength) {
5897*4882a593Smuzhiyun rc = -EFAULT;
5898*4882a593Smuzhiyun goto out;
5899*4882a593Smuzhiyun }
5900*4882a593Smuzhiyun
5901*4882a593Smuzhiyun buffer = pci_alloc_consistent(ioc->pcidev, hdr.PageLength * 4,
5902*4882a593Smuzhiyun &dma_handle);
5903*4882a593Smuzhiyun
5904*4882a593Smuzhiyun if (!buffer) {
5905*4882a593Smuzhiyun rc = -ENOMEM;
5906*4882a593Smuzhiyun goto out;
5907*4882a593Smuzhiyun }
5908*4882a593Smuzhiyun
5909*4882a593Smuzhiyun cfg.physAddr = dma_handle;
5910*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
5911*4882a593Smuzhiyun cfg.pageAddr = phys_disk_num;
5912*4882a593Smuzhiyun
5913*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0) {
5914*4882a593Smuzhiyun rc = -EFAULT;
5915*4882a593Smuzhiyun goto out;
5916*4882a593Smuzhiyun }
5917*4882a593Smuzhiyun
5918*4882a593Smuzhiyun phys_disk->NumPhysDiskPaths = buffer->NumPhysDiskPaths;
5919*4882a593Smuzhiyun phys_disk->PhysDiskNum = phys_disk_num;
5920*4882a593Smuzhiyun for (i = 0; i < phys_disk->NumPhysDiskPaths; i++) {
5921*4882a593Smuzhiyun phys_disk->Path[i].PhysDiskID = buffer->Path[i].PhysDiskID;
5922*4882a593Smuzhiyun phys_disk->Path[i].PhysDiskBus = buffer->Path[i].PhysDiskBus;
5923*4882a593Smuzhiyun phys_disk->Path[i].OwnerIdentifier =
5924*4882a593Smuzhiyun buffer->Path[i].OwnerIdentifier;
5925*4882a593Smuzhiyun phys_disk->Path[i].Flags = le16_to_cpu(buffer->Path[i].Flags);
5926*4882a593Smuzhiyun memcpy(&sas_address, &buffer->Path[i].WWID, sizeof(__le64));
5927*4882a593Smuzhiyun sas_address = le64_to_cpu(sas_address);
5928*4882a593Smuzhiyun memcpy(&phys_disk->Path[i].WWID, &sas_address, sizeof(__le64));
5929*4882a593Smuzhiyun memcpy(&sas_address,
5930*4882a593Smuzhiyun &buffer->Path[i].OwnerWWID, sizeof(__le64));
5931*4882a593Smuzhiyun sas_address = le64_to_cpu(sas_address);
5932*4882a593Smuzhiyun memcpy(&phys_disk->Path[i].OwnerWWID,
5933*4882a593Smuzhiyun &sas_address, sizeof(__le64));
5934*4882a593Smuzhiyun }
5935*4882a593Smuzhiyun
5936*4882a593Smuzhiyun out:
5937*4882a593Smuzhiyun
5938*4882a593Smuzhiyun if (buffer)
5939*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, hdr.PageLength * 4, buffer,
5940*4882a593Smuzhiyun dma_handle);
5941*4882a593Smuzhiyun
5942*4882a593Smuzhiyun return rc;
5943*4882a593Smuzhiyun }
5944*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_raid_phys_disk_pg1);
5945*4882a593Smuzhiyun
5946*4882a593Smuzhiyun
5947*4882a593Smuzhiyun /**
5948*4882a593Smuzhiyun * mpt_findImVolumes - Identify IDs of hidden disks and RAID Volumes
5949*4882a593Smuzhiyun * @ioc: Pointer to a Adapter Strucutre
5950*4882a593Smuzhiyun *
5951*4882a593Smuzhiyun * Return:
5952*4882a593Smuzhiyun * 0 on success
5953*4882a593Smuzhiyun * -EFAULT if read of config page header fails or data pointer not NULL
5954*4882a593Smuzhiyun * -ENOMEM if pci_alloc failed
5955*4882a593Smuzhiyun **/
5956*4882a593Smuzhiyun int
mpt_findImVolumes(MPT_ADAPTER * ioc)5957*4882a593Smuzhiyun mpt_findImVolumes(MPT_ADAPTER *ioc)
5958*4882a593Smuzhiyun {
5959*4882a593Smuzhiyun IOCPage2_t *pIoc2;
5960*4882a593Smuzhiyun u8 *mem;
5961*4882a593Smuzhiyun dma_addr_t ioc2_dma;
5962*4882a593Smuzhiyun CONFIGPARMS cfg;
5963*4882a593Smuzhiyun ConfigPageHeader_t header;
5964*4882a593Smuzhiyun int rc = 0;
5965*4882a593Smuzhiyun int iocpage2sz;
5966*4882a593Smuzhiyun int i;
5967*4882a593Smuzhiyun
5968*4882a593Smuzhiyun if (!ioc->ir_firmware)
5969*4882a593Smuzhiyun return 0;
5970*4882a593Smuzhiyun
5971*4882a593Smuzhiyun /* Free the old page
5972*4882a593Smuzhiyun */
5973*4882a593Smuzhiyun kfree(ioc->raid_data.pIocPg2);
5974*4882a593Smuzhiyun ioc->raid_data.pIocPg2 = NULL;
5975*4882a593Smuzhiyun mpt_inactive_raid_list_free(ioc);
5976*4882a593Smuzhiyun
5977*4882a593Smuzhiyun /* Read IOCP2 header then the page.
5978*4882a593Smuzhiyun */
5979*4882a593Smuzhiyun header.PageVersion = 0;
5980*4882a593Smuzhiyun header.PageLength = 0;
5981*4882a593Smuzhiyun header.PageNumber = 2;
5982*4882a593Smuzhiyun header.PageType = MPI_CONFIG_PAGETYPE_IOC;
5983*4882a593Smuzhiyun cfg.cfghdr.hdr = &header;
5984*4882a593Smuzhiyun cfg.physAddr = -1;
5985*4882a593Smuzhiyun cfg.pageAddr = 0;
5986*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
5987*4882a593Smuzhiyun cfg.dir = 0;
5988*4882a593Smuzhiyun cfg.timeout = 0;
5989*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
5990*4882a593Smuzhiyun return -EFAULT;
5991*4882a593Smuzhiyun
5992*4882a593Smuzhiyun if (header.PageLength == 0)
5993*4882a593Smuzhiyun return -EFAULT;
5994*4882a593Smuzhiyun
5995*4882a593Smuzhiyun iocpage2sz = header.PageLength * 4;
5996*4882a593Smuzhiyun pIoc2 = pci_alloc_consistent(ioc->pcidev, iocpage2sz, &ioc2_dma);
5997*4882a593Smuzhiyun if (!pIoc2)
5998*4882a593Smuzhiyun return -ENOMEM;
5999*4882a593Smuzhiyun
6000*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
6001*4882a593Smuzhiyun cfg.physAddr = ioc2_dma;
6002*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
6003*4882a593Smuzhiyun goto out;
6004*4882a593Smuzhiyun
6005*4882a593Smuzhiyun mem = kmemdup(pIoc2, iocpage2sz, GFP_KERNEL);
6006*4882a593Smuzhiyun if (!mem) {
6007*4882a593Smuzhiyun rc = -ENOMEM;
6008*4882a593Smuzhiyun goto out;
6009*4882a593Smuzhiyun }
6010*4882a593Smuzhiyun
6011*4882a593Smuzhiyun ioc->raid_data.pIocPg2 = (IOCPage2_t *) mem;
6012*4882a593Smuzhiyun
6013*4882a593Smuzhiyun mpt_read_ioc_pg_3(ioc);
6014*4882a593Smuzhiyun
6015*4882a593Smuzhiyun for (i = 0; i < pIoc2->NumActiveVolumes ; i++)
6016*4882a593Smuzhiyun mpt_inactive_raid_volumes(ioc,
6017*4882a593Smuzhiyun pIoc2->RaidVolume[i].VolumeBus,
6018*4882a593Smuzhiyun pIoc2->RaidVolume[i].VolumeID);
6019*4882a593Smuzhiyun
6020*4882a593Smuzhiyun out:
6021*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, iocpage2sz, pIoc2, ioc2_dma);
6022*4882a593Smuzhiyun
6023*4882a593Smuzhiyun return rc;
6024*4882a593Smuzhiyun }
6025*4882a593Smuzhiyun
6026*4882a593Smuzhiyun static int
mpt_read_ioc_pg_3(MPT_ADAPTER * ioc)6027*4882a593Smuzhiyun mpt_read_ioc_pg_3(MPT_ADAPTER *ioc)
6028*4882a593Smuzhiyun {
6029*4882a593Smuzhiyun IOCPage3_t *pIoc3;
6030*4882a593Smuzhiyun u8 *mem;
6031*4882a593Smuzhiyun CONFIGPARMS cfg;
6032*4882a593Smuzhiyun ConfigPageHeader_t header;
6033*4882a593Smuzhiyun dma_addr_t ioc3_dma;
6034*4882a593Smuzhiyun int iocpage3sz = 0;
6035*4882a593Smuzhiyun
6036*4882a593Smuzhiyun /* Free the old page
6037*4882a593Smuzhiyun */
6038*4882a593Smuzhiyun kfree(ioc->raid_data.pIocPg3);
6039*4882a593Smuzhiyun ioc->raid_data.pIocPg3 = NULL;
6040*4882a593Smuzhiyun
6041*4882a593Smuzhiyun /* There is at least one physical disk.
6042*4882a593Smuzhiyun * Read and save IOC Page 3
6043*4882a593Smuzhiyun */
6044*4882a593Smuzhiyun header.PageVersion = 0;
6045*4882a593Smuzhiyun header.PageLength = 0;
6046*4882a593Smuzhiyun header.PageNumber = 3;
6047*4882a593Smuzhiyun header.PageType = MPI_CONFIG_PAGETYPE_IOC;
6048*4882a593Smuzhiyun cfg.cfghdr.hdr = &header;
6049*4882a593Smuzhiyun cfg.physAddr = -1;
6050*4882a593Smuzhiyun cfg.pageAddr = 0;
6051*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
6052*4882a593Smuzhiyun cfg.dir = 0;
6053*4882a593Smuzhiyun cfg.timeout = 0;
6054*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
6055*4882a593Smuzhiyun return 0;
6056*4882a593Smuzhiyun
6057*4882a593Smuzhiyun if (header.PageLength == 0)
6058*4882a593Smuzhiyun return 0;
6059*4882a593Smuzhiyun
6060*4882a593Smuzhiyun /* Read Header good, alloc memory
6061*4882a593Smuzhiyun */
6062*4882a593Smuzhiyun iocpage3sz = header.PageLength * 4;
6063*4882a593Smuzhiyun pIoc3 = pci_alloc_consistent(ioc->pcidev, iocpage3sz, &ioc3_dma);
6064*4882a593Smuzhiyun if (!pIoc3)
6065*4882a593Smuzhiyun return 0;
6066*4882a593Smuzhiyun
6067*4882a593Smuzhiyun /* Read the Page and save the data
6068*4882a593Smuzhiyun * into malloc'd memory.
6069*4882a593Smuzhiyun */
6070*4882a593Smuzhiyun cfg.physAddr = ioc3_dma;
6071*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
6072*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) == 0) {
6073*4882a593Smuzhiyun mem = kmalloc(iocpage3sz, GFP_KERNEL);
6074*4882a593Smuzhiyun if (mem) {
6075*4882a593Smuzhiyun memcpy(mem, (u8 *)pIoc3, iocpage3sz);
6076*4882a593Smuzhiyun ioc->raid_data.pIocPg3 = (IOCPage3_t *) mem;
6077*4882a593Smuzhiyun }
6078*4882a593Smuzhiyun }
6079*4882a593Smuzhiyun
6080*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, iocpage3sz, pIoc3, ioc3_dma);
6081*4882a593Smuzhiyun
6082*4882a593Smuzhiyun return 0;
6083*4882a593Smuzhiyun }
6084*4882a593Smuzhiyun
6085*4882a593Smuzhiyun static void
mpt_read_ioc_pg_4(MPT_ADAPTER * ioc)6086*4882a593Smuzhiyun mpt_read_ioc_pg_4(MPT_ADAPTER *ioc)
6087*4882a593Smuzhiyun {
6088*4882a593Smuzhiyun IOCPage4_t *pIoc4;
6089*4882a593Smuzhiyun CONFIGPARMS cfg;
6090*4882a593Smuzhiyun ConfigPageHeader_t header;
6091*4882a593Smuzhiyun dma_addr_t ioc4_dma;
6092*4882a593Smuzhiyun int iocpage4sz;
6093*4882a593Smuzhiyun
6094*4882a593Smuzhiyun /* Read and save IOC Page 4
6095*4882a593Smuzhiyun */
6096*4882a593Smuzhiyun header.PageVersion = 0;
6097*4882a593Smuzhiyun header.PageLength = 0;
6098*4882a593Smuzhiyun header.PageNumber = 4;
6099*4882a593Smuzhiyun header.PageType = MPI_CONFIG_PAGETYPE_IOC;
6100*4882a593Smuzhiyun cfg.cfghdr.hdr = &header;
6101*4882a593Smuzhiyun cfg.physAddr = -1;
6102*4882a593Smuzhiyun cfg.pageAddr = 0;
6103*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
6104*4882a593Smuzhiyun cfg.dir = 0;
6105*4882a593Smuzhiyun cfg.timeout = 0;
6106*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
6107*4882a593Smuzhiyun return;
6108*4882a593Smuzhiyun
6109*4882a593Smuzhiyun if (header.PageLength == 0)
6110*4882a593Smuzhiyun return;
6111*4882a593Smuzhiyun
6112*4882a593Smuzhiyun if ( (pIoc4 = ioc->spi_data.pIocPg4) == NULL ) {
6113*4882a593Smuzhiyun iocpage4sz = (header.PageLength + 4) * 4; /* Allow 4 additional SEP's */
6114*4882a593Smuzhiyun pIoc4 = pci_alloc_consistent(ioc->pcidev, iocpage4sz, &ioc4_dma);
6115*4882a593Smuzhiyun if (!pIoc4)
6116*4882a593Smuzhiyun return;
6117*4882a593Smuzhiyun ioc->alloc_total += iocpage4sz;
6118*4882a593Smuzhiyun } else {
6119*4882a593Smuzhiyun ioc4_dma = ioc->spi_data.IocPg4_dma;
6120*4882a593Smuzhiyun iocpage4sz = ioc->spi_data.IocPg4Sz;
6121*4882a593Smuzhiyun }
6122*4882a593Smuzhiyun
6123*4882a593Smuzhiyun /* Read the Page into dma memory.
6124*4882a593Smuzhiyun */
6125*4882a593Smuzhiyun cfg.physAddr = ioc4_dma;
6126*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
6127*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) == 0) {
6128*4882a593Smuzhiyun ioc->spi_data.pIocPg4 = (IOCPage4_t *) pIoc4;
6129*4882a593Smuzhiyun ioc->spi_data.IocPg4_dma = ioc4_dma;
6130*4882a593Smuzhiyun ioc->spi_data.IocPg4Sz = iocpage4sz;
6131*4882a593Smuzhiyun } else {
6132*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, iocpage4sz, pIoc4, ioc4_dma);
6133*4882a593Smuzhiyun ioc->spi_data.pIocPg4 = NULL;
6134*4882a593Smuzhiyun ioc->alloc_total -= iocpage4sz;
6135*4882a593Smuzhiyun }
6136*4882a593Smuzhiyun }
6137*4882a593Smuzhiyun
6138*4882a593Smuzhiyun static void
mpt_read_ioc_pg_1(MPT_ADAPTER * ioc)6139*4882a593Smuzhiyun mpt_read_ioc_pg_1(MPT_ADAPTER *ioc)
6140*4882a593Smuzhiyun {
6141*4882a593Smuzhiyun IOCPage1_t *pIoc1;
6142*4882a593Smuzhiyun CONFIGPARMS cfg;
6143*4882a593Smuzhiyun ConfigPageHeader_t header;
6144*4882a593Smuzhiyun dma_addr_t ioc1_dma;
6145*4882a593Smuzhiyun int iocpage1sz = 0;
6146*4882a593Smuzhiyun u32 tmp;
6147*4882a593Smuzhiyun
6148*4882a593Smuzhiyun /* Check the Coalescing Timeout in IOC Page 1
6149*4882a593Smuzhiyun */
6150*4882a593Smuzhiyun header.PageVersion = 0;
6151*4882a593Smuzhiyun header.PageLength = 0;
6152*4882a593Smuzhiyun header.PageNumber = 1;
6153*4882a593Smuzhiyun header.PageType = MPI_CONFIG_PAGETYPE_IOC;
6154*4882a593Smuzhiyun cfg.cfghdr.hdr = &header;
6155*4882a593Smuzhiyun cfg.physAddr = -1;
6156*4882a593Smuzhiyun cfg.pageAddr = 0;
6157*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
6158*4882a593Smuzhiyun cfg.dir = 0;
6159*4882a593Smuzhiyun cfg.timeout = 0;
6160*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
6161*4882a593Smuzhiyun return;
6162*4882a593Smuzhiyun
6163*4882a593Smuzhiyun if (header.PageLength == 0)
6164*4882a593Smuzhiyun return;
6165*4882a593Smuzhiyun
6166*4882a593Smuzhiyun /* Read Header good, alloc memory
6167*4882a593Smuzhiyun */
6168*4882a593Smuzhiyun iocpage1sz = header.PageLength * 4;
6169*4882a593Smuzhiyun pIoc1 = pci_alloc_consistent(ioc->pcidev, iocpage1sz, &ioc1_dma);
6170*4882a593Smuzhiyun if (!pIoc1)
6171*4882a593Smuzhiyun return;
6172*4882a593Smuzhiyun
6173*4882a593Smuzhiyun /* Read the Page and check coalescing timeout
6174*4882a593Smuzhiyun */
6175*4882a593Smuzhiyun cfg.physAddr = ioc1_dma;
6176*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
6177*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) == 0) {
6178*4882a593Smuzhiyun
6179*4882a593Smuzhiyun tmp = le32_to_cpu(pIoc1->Flags) & MPI_IOCPAGE1_REPLY_COALESCING;
6180*4882a593Smuzhiyun if (tmp == MPI_IOCPAGE1_REPLY_COALESCING) {
6181*4882a593Smuzhiyun tmp = le32_to_cpu(pIoc1->CoalescingTimeout);
6182*4882a593Smuzhiyun
6183*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Coalescing Enabled Timeout = %d\n",
6184*4882a593Smuzhiyun ioc->name, tmp));
6185*4882a593Smuzhiyun
6186*4882a593Smuzhiyun if (tmp > MPT_COALESCING_TIMEOUT) {
6187*4882a593Smuzhiyun pIoc1->CoalescingTimeout = cpu_to_le32(MPT_COALESCING_TIMEOUT);
6188*4882a593Smuzhiyun
6189*4882a593Smuzhiyun /* Write NVRAM and current
6190*4882a593Smuzhiyun */
6191*4882a593Smuzhiyun cfg.dir = 1;
6192*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_WRITE_CURRENT;
6193*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) == 0) {
6194*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Reset Current Coalescing Timeout to = %d\n",
6195*4882a593Smuzhiyun ioc->name, MPT_COALESCING_TIMEOUT));
6196*4882a593Smuzhiyun
6197*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_WRITE_NVRAM;
6198*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) == 0) {
6199*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT
6200*4882a593Smuzhiyun "Reset NVRAM Coalescing Timeout to = %d\n",
6201*4882a593Smuzhiyun ioc->name, MPT_COALESCING_TIMEOUT));
6202*4882a593Smuzhiyun } else {
6203*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_DEBUG_FMT
6204*4882a593Smuzhiyun "Reset NVRAM Coalescing Timeout Failed\n",
6205*4882a593Smuzhiyun ioc->name));
6206*4882a593Smuzhiyun }
6207*4882a593Smuzhiyun
6208*4882a593Smuzhiyun } else {
6209*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_WARN_FMT
6210*4882a593Smuzhiyun "Reset of Current Coalescing Timeout Failed!\n",
6211*4882a593Smuzhiyun ioc->name));
6212*4882a593Smuzhiyun }
6213*4882a593Smuzhiyun }
6214*4882a593Smuzhiyun
6215*4882a593Smuzhiyun } else {
6216*4882a593Smuzhiyun dprintk(ioc, printk(MYIOC_s_WARN_FMT "Coalescing Disabled\n", ioc->name));
6217*4882a593Smuzhiyun }
6218*4882a593Smuzhiyun }
6219*4882a593Smuzhiyun
6220*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, iocpage1sz, pIoc1, ioc1_dma);
6221*4882a593Smuzhiyun
6222*4882a593Smuzhiyun return;
6223*4882a593Smuzhiyun }
6224*4882a593Smuzhiyun
6225*4882a593Smuzhiyun static void
mpt_get_manufacturing_pg_0(MPT_ADAPTER * ioc)6226*4882a593Smuzhiyun mpt_get_manufacturing_pg_0(MPT_ADAPTER *ioc)
6227*4882a593Smuzhiyun {
6228*4882a593Smuzhiyun CONFIGPARMS cfg;
6229*4882a593Smuzhiyun ConfigPageHeader_t hdr;
6230*4882a593Smuzhiyun dma_addr_t buf_dma;
6231*4882a593Smuzhiyun ManufacturingPage0_t *pbuf = NULL;
6232*4882a593Smuzhiyun
6233*4882a593Smuzhiyun memset(&cfg, 0 , sizeof(CONFIGPARMS));
6234*4882a593Smuzhiyun memset(&hdr, 0 , sizeof(ConfigPageHeader_t));
6235*4882a593Smuzhiyun
6236*4882a593Smuzhiyun hdr.PageType = MPI_CONFIG_PAGETYPE_MANUFACTURING;
6237*4882a593Smuzhiyun cfg.cfghdr.hdr = &hdr;
6238*4882a593Smuzhiyun cfg.physAddr = -1;
6239*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_HEADER;
6240*4882a593Smuzhiyun cfg.timeout = 10;
6241*4882a593Smuzhiyun
6242*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
6243*4882a593Smuzhiyun goto out;
6244*4882a593Smuzhiyun
6245*4882a593Smuzhiyun if (!cfg.cfghdr.hdr->PageLength)
6246*4882a593Smuzhiyun goto out;
6247*4882a593Smuzhiyun
6248*4882a593Smuzhiyun cfg.action = MPI_CONFIG_ACTION_PAGE_READ_CURRENT;
6249*4882a593Smuzhiyun pbuf = pci_alloc_consistent(ioc->pcidev, hdr.PageLength * 4, &buf_dma);
6250*4882a593Smuzhiyun if (!pbuf)
6251*4882a593Smuzhiyun goto out;
6252*4882a593Smuzhiyun
6253*4882a593Smuzhiyun cfg.physAddr = buf_dma;
6254*4882a593Smuzhiyun
6255*4882a593Smuzhiyun if (mpt_config(ioc, &cfg) != 0)
6256*4882a593Smuzhiyun goto out;
6257*4882a593Smuzhiyun
6258*4882a593Smuzhiyun memcpy(ioc->board_name, pbuf->BoardName, sizeof(ioc->board_name));
6259*4882a593Smuzhiyun memcpy(ioc->board_assembly, pbuf->BoardAssembly, sizeof(ioc->board_assembly));
6260*4882a593Smuzhiyun memcpy(ioc->board_tracer, pbuf->BoardTracerNumber, sizeof(ioc->board_tracer));
6261*4882a593Smuzhiyun
6262*4882a593Smuzhiyun out:
6263*4882a593Smuzhiyun
6264*4882a593Smuzhiyun if (pbuf)
6265*4882a593Smuzhiyun pci_free_consistent(ioc->pcidev, hdr.PageLength * 4, pbuf, buf_dma);
6266*4882a593Smuzhiyun }
6267*4882a593Smuzhiyun
6268*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
6269*4882a593Smuzhiyun /**
6270*4882a593Smuzhiyun * SendEventNotification - Send EventNotification (on or off) request to adapter
6271*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
6272*4882a593Smuzhiyun * @EvSwitch: Event switch flags
6273*4882a593Smuzhiyun * @sleepFlag: Specifies whether the process can sleep
6274*4882a593Smuzhiyun */
6275*4882a593Smuzhiyun static int
SendEventNotification(MPT_ADAPTER * ioc,u8 EvSwitch,int sleepFlag)6276*4882a593Smuzhiyun SendEventNotification(MPT_ADAPTER *ioc, u8 EvSwitch, int sleepFlag)
6277*4882a593Smuzhiyun {
6278*4882a593Smuzhiyun EventNotification_t evn;
6279*4882a593Smuzhiyun MPIDefaultReply_t reply_buf;
6280*4882a593Smuzhiyun
6281*4882a593Smuzhiyun memset(&evn, 0, sizeof(EventNotification_t));
6282*4882a593Smuzhiyun memset(&reply_buf, 0, sizeof(MPIDefaultReply_t));
6283*4882a593Smuzhiyun
6284*4882a593Smuzhiyun evn.Function = MPI_FUNCTION_EVENT_NOTIFICATION;
6285*4882a593Smuzhiyun evn.Switch = EvSwitch;
6286*4882a593Smuzhiyun evn.MsgContext = cpu_to_le32(mpt_base_index << 16);
6287*4882a593Smuzhiyun
6288*4882a593Smuzhiyun devtverboseprintk(ioc, printk(MYIOC_s_DEBUG_FMT
6289*4882a593Smuzhiyun "Sending EventNotification (%d) request %p\n",
6290*4882a593Smuzhiyun ioc->name, EvSwitch, &evn));
6291*4882a593Smuzhiyun
6292*4882a593Smuzhiyun return mpt_handshake_req_reply_wait(ioc, sizeof(EventNotification_t),
6293*4882a593Smuzhiyun (u32 *)&evn, sizeof(MPIDefaultReply_t), (u16 *)&reply_buf, 30,
6294*4882a593Smuzhiyun sleepFlag);
6295*4882a593Smuzhiyun }
6296*4882a593Smuzhiyun
6297*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
6298*4882a593Smuzhiyun /**
6299*4882a593Smuzhiyun * SendEventAck - Send EventAck request to MPT adapter.
6300*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
6301*4882a593Smuzhiyun * @evnp: Pointer to original EventNotification request
6302*4882a593Smuzhiyun */
6303*4882a593Smuzhiyun static int
SendEventAck(MPT_ADAPTER * ioc,EventNotificationReply_t * evnp)6304*4882a593Smuzhiyun SendEventAck(MPT_ADAPTER *ioc, EventNotificationReply_t *evnp)
6305*4882a593Smuzhiyun {
6306*4882a593Smuzhiyun EventAck_t *pAck;
6307*4882a593Smuzhiyun
6308*4882a593Smuzhiyun if ((pAck = (EventAck_t *) mpt_get_msg_frame(mpt_base_index, ioc)) == NULL) {
6309*4882a593Smuzhiyun dfailprintk(ioc, printk(MYIOC_s_WARN_FMT "%s, no msg frames!!\n",
6310*4882a593Smuzhiyun ioc->name, __func__));
6311*4882a593Smuzhiyun return -1;
6312*4882a593Smuzhiyun }
6313*4882a593Smuzhiyun
6314*4882a593Smuzhiyun devtverboseprintk(ioc, printk(MYIOC_s_DEBUG_FMT "Sending EventAck\n", ioc->name));
6315*4882a593Smuzhiyun
6316*4882a593Smuzhiyun pAck->Function = MPI_FUNCTION_EVENT_ACK;
6317*4882a593Smuzhiyun pAck->ChainOffset = 0;
6318*4882a593Smuzhiyun pAck->Reserved[0] = pAck->Reserved[1] = 0;
6319*4882a593Smuzhiyun pAck->MsgFlags = 0;
6320*4882a593Smuzhiyun pAck->Reserved1[0] = pAck->Reserved1[1] = pAck->Reserved1[2] = 0;
6321*4882a593Smuzhiyun pAck->Event = evnp->Event;
6322*4882a593Smuzhiyun pAck->EventContext = evnp->EventContext;
6323*4882a593Smuzhiyun
6324*4882a593Smuzhiyun mpt_put_msg_frame(mpt_base_index, ioc, (MPT_FRAME_HDR *)pAck);
6325*4882a593Smuzhiyun
6326*4882a593Smuzhiyun return 0;
6327*4882a593Smuzhiyun }
6328*4882a593Smuzhiyun
6329*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
6330*4882a593Smuzhiyun /**
6331*4882a593Smuzhiyun * mpt_config - Generic function to issue config message
6332*4882a593Smuzhiyun * @ioc: Pointer to an adapter structure
6333*4882a593Smuzhiyun * @pCfg: Pointer to a configuration structure. Struct contains
6334*4882a593Smuzhiyun * action, page address, direction, physical address
6335*4882a593Smuzhiyun * and pointer to a configuration page header
6336*4882a593Smuzhiyun * Page header is updated.
6337*4882a593Smuzhiyun *
6338*4882a593Smuzhiyun * Returns 0 for success
6339*4882a593Smuzhiyun * -EPERM if not allowed due to ISR context
6340*4882a593Smuzhiyun * -EAGAIN if no msg frames currently available
6341*4882a593Smuzhiyun * -EFAULT for non-successful reply or no reply (timeout)
6342*4882a593Smuzhiyun */
6343*4882a593Smuzhiyun int
mpt_config(MPT_ADAPTER * ioc,CONFIGPARMS * pCfg)6344*4882a593Smuzhiyun mpt_config(MPT_ADAPTER *ioc, CONFIGPARMS *pCfg)
6345*4882a593Smuzhiyun {
6346*4882a593Smuzhiyun Config_t *pReq;
6347*4882a593Smuzhiyun ConfigReply_t *pReply;
6348*4882a593Smuzhiyun ConfigExtendedPageHeader_t *pExtHdr = NULL;
6349*4882a593Smuzhiyun MPT_FRAME_HDR *mf;
6350*4882a593Smuzhiyun int ii;
6351*4882a593Smuzhiyun int flagsLength;
6352*4882a593Smuzhiyun long timeout;
6353*4882a593Smuzhiyun int ret;
6354*4882a593Smuzhiyun u8 page_type = 0, extend_page;
6355*4882a593Smuzhiyun unsigned long timeleft;
6356*4882a593Smuzhiyun unsigned long flags;
6357*4882a593Smuzhiyun int in_isr;
6358*4882a593Smuzhiyun u8 issue_hard_reset = 0;
6359*4882a593Smuzhiyun u8 retry_count = 0;
6360*4882a593Smuzhiyun
6361*4882a593Smuzhiyun /* Prevent calling wait_event() (below), if caller happens
6362*4882a593Smuzhiyun * to be in ISR context, because that is fatal!
6363*4882a593Smuzhiyun */
6364*4882a593Smuzhiyun in_isr = in_interrupt();
6365*4882a593Smuzhiyun if (in_isr) {
6366*4882a593Smuzhiyun dcprintk(ioc, printk(MYIOC_s_WARN_FMT "Config request not allowed in ISR context!\n",
6367*4882a593Smuzhiyun ioc->name));
6368*4882a593Smuzhiyun return -EPERM;
6369*4882a593Smuzhiyun }
6370*4882a593Smuzhiyun
6371*4882a593Smuzhiyun /* don't send a config page during diag reset */
6372*4882a593Smuzhiyun spin_lock_irqsave(&ioc->taskmgmt_lock, flags);
6373*4882a593Smuzhiyun if (ioc->ioc_reset_in_progress) {
6374*4882a593Smuzhiyun dfailprintk(ioc, printk(MYIOC_s_DEBUG_FMT
6375*4882a593Smuzhiyun "%s: busy with host reset\n", ioc->name, __func__));
6376*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
6377*4882a593Smuzhiyun return -EBUSY;
6378*4882a593Smuzhiyun }
6379*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
6380*4882a593Smuzhiyun
6381*4882a593Smuzhiyun /* don't send if no chance of success */
6382*4882a593Smuzhiyun if (!ioc->active ||
6383*4882a593Smuzhiyun mpt_GetIocState(ioc, 1) != MPI_IOC_STATE_OPERATIONAL) {
6384*4882a593Smuzhiyun dfailprintk(ioc, printk(MYIOC_s_DEBUG_FMT
6385*4882a593Smuzhiyun "%s: ioc not operational, %d, %xh\n",
6386*4882a593Smuzhiyun ioc->name, __func__, ioc->active,
6387*4882a593Smuzhiyun mpt_GetIocState(ioc, 0)));
6388*4882a593Smuzhiyun return -EFAULT;
6389*4882a593Smuzhiyun }
6390*4882a593Smuzhiyun
6391*4882a593Smuzhiyun retry_config:
6392*4882a593Smuzhiyun mutex_lock(&ioc->mptbase_cmds.mutex);
6393*4882a593Smuzhiyun /* init the internal cmd struct */
6394*4882a593Smuzhiyun memset(ioc->mptbase_cmds.reply, 0 , MPT_DEFAULT_FRAME_SIZE);
6395*4882a593Smuzhiyun INITIALIZE_MGMT_STATUS(ioc->mptbase_cmds.status)
6396*4882a593Smuzhiyun
6397*4882a593Smuzhiyun /* Get and Populate a free Frame
6398*4882a593Smuzhiyun */
6399*4882a593Smuzhiyun if ((mf = mpt_get_msg_frame(mpt_base_index, ioc)) == NULL) {
6400*4882a593Smuzhiyun dcprintk(ioc, printk(MYIOC_s_WARN_FMT
6401*4882a593Smuzhiyun "mpt_config: no msg frames!\n", ioc->name));
6402*4882a593Smuzhiyun ret = -EAGAIN;
6403*4882a593Smuzhiyun goto out;
6404*4882a593Smuzhiyun }
6405*4882a593Smuzhiyun
6406*4882a593Smuzhiyun pReq = (Config_t *)mf;
6407*4882a593Smuzhiyun pReq->Action = pCfg->action;
6408*4882a593Smuzhiyun pReq->Reserved = 0;
6409*4882a593Smuzhiyun pReq->ChainOffset = 0;
6410*4882a593Smuzhiyun pReq->Function = MPI_FUNCTION_CONFIG;
6411*4882a593Smuzhiyun
6412*4882a593Smuzhiyun /* Assume page type is not extended and clear "reserved" fields. */
6413*4882a593Smuzhiyun pReq->ExtPageLength = 0;
6414*4882a593Smuzhiyun pReq->ExtPageType = 0;
6415*4882a593Smuzhiyun pReq->MsgFlags = 0;
6416*4882a593Smuzhiyun
6417*4882a593Smuzhiyun for (ii=0; ii < 8; ii++)
6418*4882a593Smuzhiyun pReq->Reserved2[ii] = 0;
6419*4882a593Smuzhiyun
6420*4882a593Smuzhiyun pReq->Header.PageVersion = pCfg->cfghdr.hdr->PageVersion;
6421*4882a593Smuzhiyun pReq->Header.PageLength = pCfg->cfghdr.hdr->PageLength;
6422*4882a593Smuzhiyun pReq->Header.PageNumber = pCfg->cfghdr.hdr->PageNumber;
6423*4882a593Smuzhiyun pReq->Header.PageType = (pCfg->cfghdr.hdr->PageType & MPI_CONFIG_PAGETYPE_MASK);
6424*4882a593Smuzhiyun
6425*4882a593Smuzhiyun if ((pCfg->cfghdr.hdr->PageType & MPI_CONFIG_PAGETYPE_MASK) == MPI_CONFIG_PAGETYPE_EXTENDED) {
6426*4882a593Smuzhiyun pExtHdr = (ConfigExtendedPageHeader_t *)pCfg->cfghdr.ehdr;
6427*4882a593Smuzhiyun pReq->ExtPageLength = cpu_to_le16(pExtHdr->ExtPageLength);
6428*4882a593Smuzhiyun pReq->ExtPageType = pExtHdr->ExtPageType;
6429*4882a593Smuzhiyun pReq->Header.PageType = MPI_CONFIG_PAGETYPE_EXTENDED;
6430*4882a593Smuzhiyun
6431*4882a593Smuzhiyun /* Page Length must be treated as a reserved field for the
6432*4882a593Smuzhiyun * extended header.
6433*4882a593Smuzhiyun */
6434*4882a593Smuzhiyun pReq->Header.PageLength = 0;
6435*4882a593Smuzhiyun }
6436*4882a593Smuzhiyun
6437*4882a593Smuzhiyun pReq->PageAddress = cpu_to_le32(pCfg->pageAddr);
6438*4882a593Smuzhiyun
6439*4882a593Smuzhiyun /* Add a SGE to the config request.
6440*4882a593Smuzhiyun */
6441*4882a593Smuzhiyun if (pCfg->dir)
6442*4882a593Smuzhiyun flagsLength = MPT_SGE_FLAGS_SSIMPLE_WRITE;
6443*4882a593Smuzhiyun else
6444*4882a593Smuzhiyun flagsLength = MPT_SGE_FLAGS_SSIMPLE_READ;
6445*4882a593Smuzhiyun
6446*4882a593Smuzhiyun if ((pCfg->cfghdr.hdr->PageType & MPI_CONFIG_PAGETYPE_MASK) ==
6447*4882a593Smuzhiyun MPI_CONFIG_PAGETYPE_EXTENDED) {
6448*4882a593Smuzhiyun flagsLength |= pExtHdr->ExtPageLength * 4;
6449*4882a593Smuzhiyun page_type = pReq->ExtPageType;
6450*4882a593Smuzhiyun extend_page = 1;
6451*4882a593Smuzhiyun } else {
6452*4882a593Smuzhiyun flagsLength |= pCfg->cfghdr.hdr->PageLength * 4;
6453*4882a593Smuzhiyun page_type = pReq->Header.PageType;
6454*4882a593Smuzhiyun extend_page = 0;
6455*4882a593Smuzhiyun }
6456*4882a593Smuzhiyun
6457*4882a593Smuzhiyun dcprintk(ioc, printk(MYIOC_s_DEBUG_FMT
6458*4882a593Smuzhiyun "Sending Config request type 0x%x, page 0x%x and action %d\n",
6459*4882a593Smuzhiyun ioc->name, page_type, pReq->Header.PageNumber, pReq->Action));
6460*4882a593Smuzhiyun
6461*4882a593Smuzhiyun ioc->add_sge((char *)&pReq->PageBufferSGE, flagsLength, pCfg->physAddr);
6462*4882a593Smuzhiyun timeout = (pCfg->timeout < 15) ? HZ*15 : HZ*pCfg->timeout;
6463*4882a593Smuzhiyun mpt_put_msg_frame(mpt_base_index, ioc, mf);
6464*4882a593Smuzhiyun timeleft = wait_for_completion_timeout(&ioc->mptbase_cmds.done,
6465*4882a593Smuzhiyun timeout);
6466*4882a593Smuzhiyun if (!(ioc->mptbase_cmds.status & MPT_MGMT_STATUS_COMMAND_GOOD)) {
6467*4882a593Smuzhiyun ret = -ETIME;
6468*4882a593Smuzhiyun dfailprintk(ioc, printk(MYIOC_s_DEBUG_FMT
6469*4882a593Smuzhiyun "Failed Sending Config request type 0x%x, page 0x%x,"
6470*4882a593Smuzhiyun " action %d, status %xh, time left %ld\n\n",
6471*4882a593Smuzhiyun ioc->name, page_type, pReq->Header.PageNumber,
6472*4882a593Smuzhiyun pReq->Action, ioc->mptbase_cmds.status, timeleft));
6473*4882a593Smuzhiyun if (ioc->mptbase_cmds.status & MPT_MGMT_STATUS_DID_IOCRESET)
6474*4882a593Smuzhiyun goto out;
6475*4882a593Smuzhiyun if (!timeleft) {
6476*4882a593Smuzhiyun spin_lock_irqsave(&ioc->taskmgmt_lock, flags);
6477*4882a593Smuzhiyun if (ioc->ioc_reset_in_progress) {
6478*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock,
6479*4882a593Smuzhiyun flags);
6480*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "%s: host reset in"
6481*4882a593Smuzhiyun " progress mpt_config timed out.!!\n",
6482*4882a593Smuzhiyun __func__, ioc->name);
6483*4882a593Smuzhiyun mutex_unlock(&ioc->mptbase_cmds.mutex);
6484*4882a593Smuzhiyun return -EFAULT;
6485*4882a593Smuzhiyun }
6486*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
6487*4882a593Smuzhiyun issue_hard_reset = 1;
6488*4882a593Smuzhiyun }
6489*4882a593Smuzhiyun goto out;
6490*4882a593Smuzhiyun }
6491*4882a593Smuzhiyun
6492*4882a593Smuzhiyun if (!(ioc->mptbase_cmds.status & MPT_MGMT_STATUS_RF_VALID)) {
6493*4882a593Smuzhiyun ret = -1;
6494*4882a593Smuzhiyun goto out;
6495*4882a593Smuzhiyun }
6496*4882a593Smuzhiyun pReply = (ConfigReply_t *)ioc->mptbase_cmds.reply;
6497*4882a593Smuzhiyun ret = le16_to_cpu(pReply->IOCStatus) & MPI_IOCSTATUS_MASK;
6498*4882a593Smuzhiyun if (ret == MPI_IOCSTATUS_SUCCESS) {
6499*4882a593Smuzhiyun if (extend_page) {
6500*4882a593Smuzhiyun pCfg->cfghdr.ehdr->ExtPageLength =
6501*4882a593Smuzhiyun le16_to_cpu(pReply->ExtPageLength);
6502*4882a593Smuzhiyun pCfg->cfghdr.ehdr->ExtPageType =
6503*4882a593Smuzhiyun pReply->ExtPageType;
6504*4882a593Smuzhiyun }
6505*4882a593Smuzhiyun pCfg->cfghdr.hdr->PageVersion = pReply->Header.PageVersion;
6506*4882a593Smuzhiyun pCfg->cfghdr.hdr->PageLength = pReply->Header.PageLength;
6507*4882a593Smuzhiyun pCfg->cfghdr.hdr->PageNumber = pReply->Header.PageNumber;
6508*4882a593Smuzhiyun pCfg->cfghdr.hdr->PageType = pReply->Header.PageType;
6509*4882a593Smuzhiyun
6510*4882a593Smuzhiyun }
6511*4882a593Smuzhiyun
6512*4882a593Smuzhiyun if (retry_count)
6513*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "Retry completed "
6514*4882a593Smuzhiyun "ret=0x%x timeleft=%ld\n",
6515*4882a593Smuzhiyun ioc->name, ret, timeleft);
6516*4882a593Smuzhiyun
6517*4882a593Smuzhiyun dcprintk(ioc, printk(KERN_DEBUG "IOCStatus=%04xh, IOCLogInfo=%08xh\n",
6518*4882a593Smuzhiyun ret, le32_to_cpu(pReply->IOCLogInfo)));
6519*4882a593Smuzhiyun
6520*4882a593Smuzhiyun out:
6521*4882a593Smuzhiyun
6522*4882a593Smuzhiyun CLEAR_MGMT_STATUS(ioc->mptbase_cmds.status)
6523*4882a593Smuzhiyun mutex_unlock(&ioc->mptbase_cmds.mutex);
6524*4882a593Smuzhiyun if (issue_hard_reset) {
6525*4882a593Smuzhiyun issue_hard_reset = 0;
6526*4882a593Smuzhiyun printk(MYIOC_s_WARN_FMT
6527*4882a593Smuzhiyun "Issuing Reset from %s!!, doorbell=0x%08x\n",
6528*4882a593Smuzhiyun ioc->name, __func__, mpt_GetIocState(ioc, 0));
6529*4882a593Smuzhiyun if (retry_count == 0) {
6530*4882a593Smuzhiyun if (mpt_Soft_Hard_ResetHandler(ioc, CAN_SLEEP) != 0)
6531*4882a593Smuzhiyun retry_count++;
6532*4882a593Smuzhiyun } else
6533*4882a593Smuzhiyun mpt_HardResetHandler(ioc, CAN_SLEEP);
6534*4882a593Smuzhiyun
6535*4882a593Smuzhiyun mpt_free_msg_frame(ioc, mf);
6536*4882a593Smuzhiyun /* attempt one retry for a timed out command */
6537*4882a593Smuzhiyun if (retry_count < 2) {
6538*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT
6539*4882a593Smuzhiyun "Attempting Retry Config request"
6540*4882a593Smuzhiyun " type 0x%x, page 0x%x,"
6541*4882a593Smuzhiyun " action %d\n", ioc->name, page_type,
6542*4882a593Smuzhiyun pCfg->cfghdr.hdr->PageNumber, pCfg->action);
6543*4882a593Smuzhiyun retry_count++;
6544*4882a593Smuzhiyun goto retry_config;
6545*4882a593Smuzhiyun }
6546*4882a593Smuzhiyun }
6547*4882a593Smuzhiyun return ret;
6548*4882a593Smuzhiyun
6549*4882a593Smuzhiyun }
6550*4882a593Smuzhiyun
6551*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
6552*4882a593Smuzhiyun /**
6553*4882a593Smuzhiyun * mpt_ioc_reset - Base cleanup for hard reset
6554*4882a593Smuzhiyun * @ioc: Pointer to the adapter structure
6555*4882a593Smuzhiyun * @reset_phase: Indicates pre- or post-reset functionality
6556*4882a593Smuzhiyun *
6557*4882a593Smuzhiyun * Remark: Frees resources with internally generated commands.
6558*4882a593Smuzhiyun */
6559*4882a593Smuzhiyun static int
mpt_ioc_reset(MPT_ADAPTER * ioc,int reset_phase)6560*4882a593Smuzhiyun mpt_ioc_reset(MPT_ADAPTER *ioc, int reset_phase)
6561*4882a593Smuzhiyun {
6562*4882a593Smuzhiyun switch (reset_phase) {
6563*4882a593Smuzhiyun case MPT_IOC_SETUP_RESET:
6564*4882a593Smuzhiyun ioc->taskmgmt_quiesce_io = 1;
6565*4882a593Smuzhiyun dtmprintk(ioc, printk(MYIOC_s_DEBUG_FMT
6566*4882a593Smuzhiyun "%s: MPT_IOC_SETUP_RESET\n", ioc->name, __func__));
6567*4882a593Smuzhiyun break;
6568*4882a593Smuzhiyun case MPT_IOC_PRE_RESET:
6569*4882a593Smuzhiyun dtmprintk(ioc, printk(MYIOC_s_DEBUG_FMT
6570*4882a593Smuzhiyun "%s: MPT_IOC_PRE_RESET\n", ioc->name, __func__));
6571*4882a593Smuzhiyun break;
6572*4882a593Smuzhiyun case MPT_IOC_POST_RESET:
6573*4882a593Smuzhiyun dtmprintk(ioc, printk(MYIOC_s_DEBUG_FMT
6574*4882a593Smuzhiyun "%s: MPT_IOC_POST_RESET\n", ioc->name, __func__));
6575*4882a593Smuzhiyun /* wake up mptbase_cmds */
6576*4882a593Smuzhiyun if (ioc->mptbase_cmds.status & MPT_MGMT_STATUS_PENDING) {
6577*4882a593Smuzhiyun ioc->mptbase_cmds.status |=
6578*4882a593Smuzhiyun MPT_MGMT_STATUS_DID_IOCRESET;
6579*4882a593Smuzhiyun complete(&ioc->mptbase_cmds.done);
6580*4882a593Smuzhiyun }
6581*4882a593Smuzhiyun /* wake up taskmgmt_cmds */
6582*4882a593Smuzhiyun if (ioc->taskmgmt_cmds.status & MPT_MGMT_STATUS_PENDING) {
6583*4882a593Smuzhiyun ioc->taskmgmt_cmds.status |=
6584*4882a593Smuzhiyun MPT_MGMT_STATUS_DID_IOCRESET;
6585*4882a593Smuzhiyun complete(&ioc->taskmgmt_cmds.done);
6586*4882a593Smuzhiyun }
6587*4882a593Smuzhiyun break;
6588*4882a593Smuzhiyun default:
6589*4882a593Smuzhiyun break;
6590*4882a593Smuzhiyun }
6591*4882a593Smuzhiyun
6592*4882a593Smuzhiyun return 1; /* currently means nothing really */
6593*4882a593Smuzhiyun }
6594*4882a593Smuzhiyun
6595*4882a593Smuzhiyun
6596*4882a593Smuzhiyun #ifdef CONFIG_PROC_FS /* { */
6597*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
6598*4882a593Smuzhiyun /*
6599*4882a593Smuzhiyun * procfs (%MPT_PROCFS_MPTBASEDIR/...) support stuff...
6600*4882a593Smuzhiyun */
6601*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
6602*4882a593Smuzhiyun /**
6603*4882a593Smuzhiyun * procmpt_create - Create %MPT_PROCFS_MPTBASEDIR entries.
6604*4882a593Smuzhiyun *
6605*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
6606*4882a593Smuzhiyun */
6607*4882a593Smuzhiyun static int
procmpt_create(void)6608*4882a593Smuzhiyun procmpt_create(void)
6609*4882a593Smuzhiyun {
6610*4882a593Smuzhiyun mpt_proc_root_dir = proc_mkdir(MPT_PROCFS_MPTBASEDIR, NULL);
6611*4882a593Smuzhiyun if (mpt_proc_root_dir == NULL)
6612*4882a593Smuzhiyun return -ENOTDIR;
6613*4882a593Smuzhiyun
6614*4882a593Smuzhiyun proc_create_single("summary", S_IRUGO, mpt_proc_root_dir,
6615*4882a593Smuzhiyun mpt_summary_proc_show);
6616*4882a593Smuzhiyun proc_create_single("version", S_IRUGO, mpt_proc_root_dir,
6617*4882a593Smuzhiyun mpt_version_proc_show);
6618*4882a593Smuzhiyun return 0;
6619*4882a593Smuzhiyun }
6620*4882a593Smuzhiyun
6621*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
6622*4882a593Smuzhiyun /**
6623*4882a593Smuzhiyun * procmpt_destroy - Tear down %MPT_PROCFS_MPTBASEDIR entries.
6624*4882a593Smuzhiyun *
6625*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
6626*4882a593Smuzhiyun */
6627*4882a593Smuzhiyun static void
procmpt_destroy(void)6628*4882a593Smuzhiyun procmpt_destroy(void)
6629*4882a593Smuzhiyun {
6630*4882a593Smuzhiyun remove_proc_entry("version", mpt_proc_root_dir);
6631*4882a593Smuzhiyun remove_proc_entry("summary", mpt_proc_root_dir);
6632*4882a593Smuzhiyun remove_proc_entry(MPT_PROCFS_MPTBASEDIR, NULL);
6633*4882a593Smuzhiyun }
6634*4882a593Smuzhiyun
6635*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
6636*4882a593Smuzhiyun /*
6637*4882a593Smuzhiyun * Handles read request from /proc/mpt/summary or /proc/mpt/iocN/summary.
6638*4882a593Smuzhiyun */
6639*4882a593Smuzhiyun static void seq_mpt_print_ioc_summary(MPT_ADAPTER *ioc, struct seq_file *m, int showlan);
6640*4882a593Smuzhiyun
mpt_summary_proc_show(struct seq_file * m,void * v)6641*4882a593Smuzhiyun static int mpt_summary_proc_show(struct seq_file *m, void *v)
6642*4882a593Smuzhiyun {
6643*4882a593Smuzhiyun MPT_ADAPTER *ioc = m->private;
6644*4882a593Smuzhiyun
6645*4882a593Smuzhiyun if (ioc) {
6646*4882a593Smuzhiyun seq_mpt_print_ioc_summary(ioc, m, 1);
6647*4882a593Smuzhiyun } else {
6648*4882a593Smuzhiyun list_for_each_entry(ioc, &ioc_list, list) {
6649*4882a593Smuzhiyun seq_mpt_print_ioc_summary(ioc, m, 1);
6650*4882a593Smuzhiyun }
6651*4882a593Smuzhiyun }
6652*4882a593Smuzhiyun
6653*4882a593Smuzhiyun return 0;
6654*4882a593Smuzhiyun }
6655*4882a593Smuzhiyun
mpt_version_proc_show(struct seq_file * m,void * v)6656*4882a593Smuzhiyun static int mpt_version_proc_show(struct seq_file *m, void *v)
6657*4882a593Smuzhiyun {
6658*4882a593Smuzhiyun u8 cb_idx;
6659*4882a593Smuzhiyun int scsi, fc, sas, lan, ctl, targ, dmp;
6660*4882a593Smuzhiyun char *drvname;
6661*4882a593Smuzhiyun
6662*4882a593Smuzhiyun seq_printf(m, "%s-%s\n", "mptlinux", MPT_LINUX_VERSION_COMMON);
6663*4882a593Smuzhiyun seq_printf(m, " Fusion MPT base driver\n");
6664*4882a593Smuzhiyun
6665*4882a593Smuzhiyun scsi = fc = sas = lan = ctl = targ = dmp = 0;
6666*4882a593Smuzhiyun for (cb_idx = MPT_MAX_PROTOCOL_DRIVERS-1; cb_idx; cb_idx--) {
6667*4882a593Smuzhiyun drvname = NULL;
6668*4882a593Smuzhiyun if (MptCallbacks[cb_idx]) {
6669*4882a593Smuzhiyun switch (MptDriverClass[cb_idx]) {
6670*4882a593Smuzhiyun case MPTSPI_DRIVER:
6671*4882a593Smuzhiyun if (!scsi++) drvname = "SPI host";
6672*4882a593Smuzhiyun break;
6673*4882a593Smuzhiyun case MPTFC_DRIVER:
6674*4882a593Smuzhiyun if (!fc++) drvname = "FC host";
6675*4882a593Smuzhiyun break;
6676*4882a593Smuzhiyun case MPTSAS_DRIVER:
6677*4882a593Smuzhiyun if (!sas++) drvname = "SAS host";
6678*4882a593Smuzhiyun break;
6679*4882a593Smuzhiyun case MPTLAN_DRIVER:
6680*4882a593Smuzhiyun if (!lan++) drvname = "LAN";
6681*4882a593Smuzhiyun break;
6682*4882a593Smuzhiyun case MPTSTM_DRIVER:
6683*4882a593Smuzhiyun if (!targ++) drvname = "SCSI target";
6684*4882a593Smuzhiyun break;
6685*4882a593Smuzhiyun case MPTCTL_DRIVER:
6686*4882a593Smuzhiyun if (!ctl++) drvname = "ioctl";
6687*4882a593Smuzhiyun break;
6688*4882a593Smuzhiyun }
6689*4882a593Smuzhiyun
6690*4882a593Smuzhiyun if (drvname)
6691*4882a593Smuzhiyun seq_printf(m, " Fusion MPT %s driver\n", drvname);
6692*4882a593Smuzhiyun }
6693*4882a593Smuzhiyun }
6694*4882a593Smuzhiyun
6695*4882a593Smuzhiyun return 0;
6696*4882a593Smuzhiyun }
6697*4882a593Smuzhiyun
mpt_iocinfo_proc_show(struct seq_file * m,void * v)6698*4882a593Smuzhiyun static int mpt_iocinfo_proc_show(struct seq_file *m, void *v)
6699*4882a593Smuzhiyun {
6700*4882a593Smuzhiyun MPT_ADAPTER *ioc = m->private;
6701*4882a593Smuzhiyun char expVer[32];
6702*4882a593Smuzhiyun int sz;
6703*4882a593Smuzhiyun int p;
6704*4882a593Smuzhiyun
6705*4882a593Smuzhiyun mpt_get_fw_exp_ver(expVer, ioc);
6706*4882a593Smuzhiyun
6707*4882a593Smuzhiyun seq_printf(m, "%s:", ioc->name);
6708*4882a593Smuzhiyun if (ioc->facts.Flags & MPI_IOCFACTS_FLAGS_FW_DOWNLOAD_BOOT)
6709*4882a593Smuzhiyun seq_printf(m, " (f/w download boot flag set)");
6710*4882a593Smuzhiyun // if (ioc->facts.IOCExceptions & MPI_IOCFACTS_EXCEPT_CONFIG_CHECKSUM_FAIL)
6711*4882a593Smuzhiyun // seq_printf(m, " CONFIG_CHECKSUM_FAIL!");
6712*4882a593Smuzhiyun
6713*4882a593Smuzhiyun seq_printf(m, "\n ProductID = 0x%04x (%s)\n",
6714*4882a593Smuzhiyun ioc->facts.ProductID,
6715*4882a593Smuzhiyun ioc->prod_name);
6716*4882a593Smuzhiyun seq_printf(m, " FWVersion = 0x%08x%s", ioc->facts.FWVersion.Word, expVer);
6717*4882a593Smuzhiyun if (ioc->facts.FWImageSize)
6718*4882a593Smuzhiyun seq_printf(m, " (fw_size=%d)", ioc->facts.FWImageSize);
6719*4882a593Smuzhiyun seq_printf(m, "\n MsgVersion = 0x%04x\n", ioc->facts.MsgVersion);
6720*4882a593Smuzhiyun seq_printf(m, " FirstWhoInit = 0x%02x\n", ioc->FirstWhoInit);
6721*4882a593Smuzhiyun seq_printf(m, " EventState = 0x%02x\n", ioc->facts.EventState);
6722*4882a593Smuzhiyun
6723*4882a593Smuzhiyun seq_printf(m, " CurrentHostMfaHighAddr = 0x%08x\n",
6724*4882a593Smuzhiyun ioc->facts.CurrentHostMfaHighAddr);
6725*4882a593Smuzhiyun seq_printf(m, " CurrentSenseBufferHighAddr = 0x%08x\n",
6726*4882a593Smuzhiyun ioc->facts.CurrentSenseBufferHighAddr);
6727*4882a593Smuzhiyun
6728*4882a593Smuzhiyun seq_printf(m, " MaxChainDepth = 0x%02x frames\n", ioc->facts.MaxChainDepth);
6729*4882a593Smuzhiyun seq_printf(m, " MinBlockSize = 0x%02x bytes\n", 4*ioc->facts.BlockSize);
6730*4882a593Smuzhiyun
6731*4882a593Smuzhiyun seq_printf(m, " RequestFrames @ 0x%p (Dma @ 0x%p)\n",
6732*4882a593Smuzhiyun (void *)ioc->req_frames, (void *)(ulong)ioc->req_frames_dma);
6733*4882a593Smuzhiyun /*
6734*4882a593Smuzhiyun * Rounding UP to nearest 4-kB boundary here...
6735*4882a593Smuzhiyun */
6736*4882a593Smuzhiyun sz = (ioc->req_sz * ioc->req_depth) + 128;
6737*4882a593Smuzhiyun sz = ((sz + 0x1000UL - 1UL) / 0x1000) * 0x1000;
6738*4882a593Smuzhiyun seq_printf(m, " {CurReqSz=%d} x {CurReqDepth=%d} = %d bytes ^= 0x%x\n",
6739*4882a593Smuzhiyun ioc->req_sz, ioc->req_depth, ioc->req_sz*ioc->req_depth, sz);
6740*4882a593Smuzhiyun seq_printf(m, " {MaxReqSz=%d} {MaxReqDepth=%d}\n",
6741*4882a593Smuzhiyun 4*ioc->facts.RequestFrameSize,
6742*4882a593Smuzhiyun ioc->facts.GlobalCredits);
6743*4882a593Smuzhiyun
6744*4882a593Smuzhiyun seq_printf(m, " Frames @ 0x%p (Dma @ 0x%p)\n",
6745*4882a593Smuzhiyun (void *)ioc->alloc, (void *)(ulong)ioc->alloc_dma);
6746*4882a593Smuzhiyun sz = (ioc->reply_sz * ioc->reply_depth) + 128;
6747*4882a593Smuzhiyun seq_printf(m, " {CurRepSz=%d} x {CurRepDepth=%d} = %d bytes ^= 0x%x\n",
6748*4882a593Smuzhiyun ioc->reply_sz, ioc->reply_depth, ioc->reply_sz*ioc->reply_depth, sz);
6749*4882a593Smuzhiyun seq_printf(m, " {MaxRepSz=%d} {MaxRepDepth=%d}\n",
6750*4882a593Smuzhiyun ioc->facts.CurReplyFrameSize,
6751*4882a593Smuzhiyun ioc->facts.ReplyQueueDepth);
6752*4882a593Smuzhiyun
6753*4882a593Smuzhiyun seq_printf(m, " MaxDevices = %d\n",
6754*4882a593Smuzhiyun (ioc->facts.MaxDevices==0) ? 255 : ioc->facts.MaxDevices);
6755*4882a593Smuzhiyun seq_printf(m, " MaxBuses = %d\n", ioc->facts.MaxBuses);
6756*4882a593Smuzhiyun
6757*4882a593Smuzhiyun /* per-port info */
6758*4882a593Smuzhiyun for (p=0; p < ioc->facts.NumberOfPorts; p++) {
6759*4882a593Smuzhiyun seq_printf(m, " PortNumber = %d (of %d)\n",
6760*4882a593Smuzhiyun p+1,
6761*4882a593Smuzhiyun ioc->facts.NumberOfPorts);
6762*4882a593Smuzhiyun if (ioc->bus_type == FC) {
6763*4882a593Smuzhiyun if (ioc->pfacts[p].ProtocolFlags & MPI_PORTFACTS_PROTOCOL_LAN) {
6764*4882a593Smuzhiyun u8 *a = (u8*)&ioc->lan_cnfg_page1.HardwareAddressLow;
6765*4882a593Smuzhiyun seq_printf(m, " LanAddr = %pMR\n", a);
6766*4882a593Smuzhiyun }
6767*4882a593Smuzhiyun seq_printf(m, " WWN = %08X%08X:%08X%08X\n",
6768*4882a593Smuzhiyun ioc->fc_port_page0[p].WWNN.High,
6769*4882a593Smuzhiyun ioc->fc_port_page0[p].WWNN.Low,
6770*4882a593Smuzhiyun ioc->fc_port_page0[p].WWPN.High,
6771*4882a593Smuzhiyun ioc->fc_port_page0[p].WWPN.Low);
6772*4882a593Smuzhiyun }
6773*4882a593Smuzhiyun }
6774*4882a593Smuzhiyun
6775*4882a593Smuzhiyun return 0;
6776*4882a593Smuzhiyun }
6777*4882a593Smuzhiyun #endif /* CONFIG_PROC_FS } */
6778*4882a593Smuzhiyun
6779*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
6780*4882a593Smuzhiyun static void
mpt_get_fw_exp_ver(char * buf,MPT_ADAPTER * ioc)6781*4882a593Smuzhiyun mpt_get_fw_exp_ver(char *buf, MPT_ADAPTER *ioc)
6782*4882a593Smuzhiyun {
6783*4882a593Smuzhiyun buf[0] ='\0';
6784*4882a593Smuzhiyun if ((ioc->facts.FWVersion.Word >> 24) == 0x0E) {
6785*4882a593Smuzhiyun sprintf(buf, " (Exp %02d%02d)",
6786*4882a593Smuzhiyun (ioc->facts.FWVersion.Word >> 16) & 0x00FF, /* Month */
6787*4882a593Smuzhiyun (ioc->facts.FWVersion.Word >> 8) & 0x1F); /* Day */
6788*4882a593Smuzhiyun
6789*4882a593Smuzhiyun /* insider hack! */
6790*4882a593Smuzhiyun if ((ioc->facts.FWVersion.Word >> 8) & 0x80)
6791*4882a593Smuzhiyun strcat(buf, " [MDBG]");
6792*4882a593Smuzhiyun }
6793*4882a593Smuzhiyun }
6794*4882a593Smuzhiyun
6795*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
6796*4882a593Smuzhiyun /**
6797*4882a593Smuzhiyun * mpt_print_ioc_summary - Write ASCII summary of IOC to a buffer.
6798*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
6799*4882a593Smuzhiyun * @buffer: Pointer to buffer where IOC summary info should be written
6800*4882a593Smuzhiyun * @size: Pointer to number of bytes we wrote (set by this routine)
6801*4882a593Smuzhiyun * @len: Offset at which to start writing in buffer
6802*4882a593Smuzhiyun * @showlan: Display LAN stuff?
6803*4882a593Smuzhiyun *
6804*4882a593Smuzhiyun * This routine writes (english readable) ASCII text, which represents
6805*4882a593Smuzhiyun * a summary of IOC information, to a buffer.
6806*4882a593Smuzhiyun */
6807*4882a593Smuzhiyun void
mpt_print_ioc_summary(MPT_ADAPTER * ioc,char * buffer,int * size,int len,int showlan)6808*4882a593Smuzhiyun mpt_print_ioc_summary(MPT_ADAPTER *ioc, char *buffer, int *size, int len, int showlan)
6809*4882a593Smuzhiyun {
6810*4882a593Smuzhiyun char expVer[32];
6811*4882a593Smuzhiyun int y;
6812*4882a593Smuzhiyun
6813*4882a593Smuzhiyun mpt_get_fw_exp_ver(expVer, ioc);
6814*4882a593Smuzhiyun
6815*4882a593Smuzhiyun /*
6816*4882a593Smuzhiyun * Shorter summary of attached ioc's...
6817*4882a593Smuzhiyun */
6818*4882a593Smuzhiyun y = sprintf(buffer+len, "%s: %s, %s%08xh%s, Ports=%d, MaxQ=%d",
6819*4882a593Smuzhiyun ioc->name,
6820*4882a593Smuzhiyun ioc->prod_name,
6821*4882a593Smuzhiyun MPT_FW_REV_MAGIC_ID_STRING, /* "FwRev=" or somesuch */
6822*4882a593Smuzhiyun ioc->facts.FWVersion.Word,
6823*4882a593Smuzhiyun expVer,
6824*4882a593Smuzhiyun ioc->facts.NumberOfPorts,
6825*4882a593Smuzhiyun ioc->req_depth);
6826*4882a593Smuzhiyun
6827*4882a593Smuzhiyun if (showlan && (ioc->pfacts[0].ProtocolFlags & MPI_PORTFACTS_PROTOCOL_LAN)) {
6828*4882a593Smuzhiyun u8 *a = (u8*)&ioc->lan_cnfg_page1.HardwareAddressLow;
6829*4882a593Smuzhiyun y += sprintf(buffer+len+y, ", LanAddr=%pMR", a);
6830*4882a593Smuzhiyun }
6831*4882a593Smuzhiyun
6832*4882a593Smuzhiyun y += sprintf(buffer+len+y, ", IRQ=%d", ioc->pci_irq);
6833*4882a593Smuzhiyun
6834*4882a593Smuzhiyun if (!ioc->active)
6835*4882a593Smuzhiyun y += sprintf(buffer+len+y, " (disabled)");
6836*4882a593Smuzhiyun
6837*4882a593Smuzhiyun y += sprintf(buffer+len+y, "\n");
6838*4882a593Smuzhiyun
6839*4882a593Smuzhiyun *size = y;
6840*4882a593Smuzhiyun }
6841*4882a593Smuzhiyun
6842*4882a593Smuzhiyun #ifdef CONFIG_PROC_FS
seq_mpt_print_ioc_summary(MPT_ADAPTER * ioc,struct seq_file * m,int showlan)6843*4882a593Smuzhiyun static void seq_mpt_print_ioc_summary(MPT_ADAPTER *ioc, struct seq_file *m, int showlan)
6844*4882a593Smuzhiyun {
6845*4882a593Smuzhiyun char expVer[32];
6846*4882a593Smuzhiyun
6847*4882a593Smuzhiyun mpt_get_fw_exp_ver(expVer, ioc);
6848*4882a593Smuzhiyun
6849*4882a593Smuzhiyun /*
6850*4882a593Smuzhiyun * Shorter summary of attached ioc's...
6851*4882a593Smuzhiyun */
6852*4882a593Smuzhiyun seq_printf(m, "%s: %s, %s%08xh%s, Ports=%d, MaxQ=%d",
6853*4882a593Smuzhiyun ioc->name,
6854*4882a593Smuzhiyun ioc->prod_name,
6855*4882a593Smuzhiyun MPT_FW_REV_MAGIC_ID_STRING, /* "FwRev=" or somesuch */
6856*4882a593Smuzhiyun ioc->facts.FWVersion.Word,
6857*4882a593Smuzhiyun expVer,
6858*4882a593Smuzhiyun ioc->facts.NumberOfPorts,
6859*4882a593Smuzhiyun ioc->req_depth);
6860*4882a593Smuzhiyun
6861*4882a593Smuzhiyun if (showlan && (ioc->pfacts[0].ProtocolFlags & MPI_PORTFACTS_PROTOCOL_LAN)) {
6862*4882a593Smuzhiyun u8 *a = (u8*)&ioc->lan_cnfg_page1.HardwareAddressLow;
6863*4882a593Smuzhiyun seq_printf(m, ", LanAddr=%pMR", a);
6864*4882a593Smuzhiyun }
6865*4882a593Smuzhiyun
6866*4882a593Smuzhiyun seq_printf(m, ", IRQ=%d", ioc->pci_irq);
6867*4882a593Smuzhiyun
6868*4882a593Smuzhiyun if (!ioc->active)
6869*4882a593Smuzhiyun seq_printf(m, " (disabled)");
6870*4882a593Smuzhiyun
6871*4882a593Smuzhiyun seq_putc(m, '\n');
6872*4882a593Smuzhiyun }
6873*4882a593Smuzhiyun #endif
6874*4882a593Smuzhiyun
6875*4882a593Smuzhiyun /**
6876*4882a593Smuzhiyun * mpt_set_taskmgmt_in_progress_flag - set flags associated with task management
6877*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
6878*4882a593Smuzhiyun *
6879*4882a593Smuzhiyun * Returns 0 for SUCCESS or -1 if FAILED.
6880*4882a593Smuzhiyun *
6881*4882a593Smuzhiyun * If -1 is return, then it was not possible to set the flags
6882*4882a593Smuzhiyun **/
6883*4882a593Smuzhiyun int
mpt_set_taskmgmt_in_progress_flag(MPT_ADAPTER * ioc)6884*4882a593Smuzhiyun mpt_set_taskmgmt_in_progress_flag(MPT_ADAPTER *ioc)
6885*4882a593Smuzhiyun {
6886*4882a593Smuzhiyun unsigned long flags;
6887*4882a593Smuzhiyun int retval;
6888*4882a593Smuzhiyun
6889*4882a593Smuzhiyun spin_lock_irqsave(&ioc->taskmgmt_lock, flags);
6890*4882a593Smuzhiyun if (ioc->ioc_reset_in_progress || ioc->taskmgmt_in_progress ||
6891*4882a593Smuzhiyun (ioc->alt_ioc && ioc->alt_ioc->taskmgmt_in_progress)) {
6892*4882a593Smuzhiyun retval = -1;
6893*4882a593Smuzhiyun goto out;
6894*4882a593Smuzhiyun }
6895*4882a593Smuzhiyun retval = 0;
6896*4882a593Smuzhiyun ioc->taskmgmt_in_progress = 1;
6897*4882a593Smuzhiyun ioc->taskmgmt_quiesce_io = 1;
6898*4882a593Smuzhiyun if (ioc->alt_ioc) {
6899*4882a593Smuzhiyun ioc->alt_ioc->taskmgmt_in_progress = 1;
6900*4882a593Smuzhiyun ioc->alt_ioc->taskmgmt_quiesce_io = 1;
6901*4882a593Smuzhiyun }
6902*4882a593Smuzhiyun out:
6903*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
6904*4882a593Smuzhiyun return retval;
6905*4882a593Smuzhiyun }
6906*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_set_taskmgmt_in_progress_flag);
6907*4882a593Smuzhiyun
6908*4882a593Smuzhiyun /**
6909*4882a593Smuzhiyun * mpt_clear_taskmgmt_in_progress_flag - clear flags associated with task management
6910*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
6911*4882a593Smuzhiyun *
6912*4882a593Smuzhiyun **/
6913*4882a593Smuzhiyun void
mpt_clear_taskmgmt_in_progress_flag(MPT_ADAPTER * ioc)6914*4882a593Smuzhiyun mpt_clear_taskmgmt_in_progress_flag(MPT_ADAPTER *ioc)
6915*4882a593Smuzhiyun {
6916*4882a593Smuzhiyun unsigned long flags;
6917*4882a593Smuzhiyun
6918*4882a593Smuzhiyun spin_lock_irqsave(&ioc->taskmgmt_lock, flags);
6919*4882a593Smuzhiyun ioc->taskmgmt_in_progress = 0;
6920*4882a593Smuzhiyun ioc->taskmgmt_quiesce_io = 0;
6921*4882a593Smuzhiyun if (ioc->alt_ioc) {
6922*4882a593Smuzhiyun ioc->alt_ioc->taskmgmt_in_progress = 0;
6923*4882a593Smuzhiyun ioc->alt_ioc->taskmgmt_quiesce_io = 0;
6924*4882a593Smuzhiyun }
6925*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
6926*4882a593Smuzhiyun }
6927*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_clear_taskmgmt_in_progress_flag);
6928*4882a593Smuzhiyun
6929*4882a593Smuzhiyun
6930*4882a593Smuzhiyun /**
6931*4882a593Smuzhiyun * mpt_halt_firmware - Halts the firmware if it is operational and panic
6932*4882a593Smuzhiyun * the kernel
6933*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
6934*4882a593Smuzhiyun *
6935*4882a593Smuzhiyun **/
6936*4882a593Smuzhiyun void
mpt_halt_firmware(MPT_ADAPTER * ioc)6937*4882a593Smuzhiyun mpt_halt_firmware(MPT_ADAPTER *ioc)
6938*4882a593Smuzhiyun {
6939*4882a593Smuzhiyun u32 ioc_raw_state;
6940*4882a593Smuzhiyun
6941*4882a593Smuzhiyun ioc_raw_state = mpt_GetIocState(ioc, 0);
6942*4882a593Smuzhiyun
6943*4882a593Smuzhiyun if ((ioc_raw_state & MPI_IOC_STATE_MASK) == MPI_IOC_STATE_FAULT) {
6944*4882a593Smuzhiyun printk(MYIOC_s_ERR_FMT "IOC is in FAULT state (%04xh)!!!\n",
6945*4882a593Smuzhiyun ioc->name, ioc_raw_state & MPI_DOORBELL_DATA_MASK);
6946*4882a593Smuzhiyun panic("%s: IOC Fault (%04xh)!!!\n", ioc->name,
6947*4882a593Smuzhiyun ioc_raw_state & MPI_DOORBELL_DATA_MASK);
6948*4882a593Smuzhiyun } else {
6949*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->Doorbell, 0xC0FFEE00);
6950*4882a593Smuzhiyun panic("%s: Firmware is halted due to command timeout\n",
6951*4882a593Smuzhiyun ioc->name);
6952*4882a593Smuzhiyun }
6953*4882a593Smuzhiyun }
6954*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_halt_firmware);
6955*4882a593Smuzhiyun
6956*4882a593Smuzhiyun /**
6957*4882a593Smuzhiyun * mpt_SoftResetHandler - Issues a less expensive reset
6958*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
6959*4882a593Smuzhiyun * @sleepFlag: Indicates if sleep or schedule must be called.
6960*4882a593Smuzhiyun *
6961*4882a593Smuzhiyun * Returns 0 for SUCCESS or -1 if FAILED.
6962*4882a593Smuzhiyun *
6963*4882a593Smuzhiyun * Message Unit Reset - instructs the IOC to reset the Reply Post and
6964*4882a593Smuzhiyun * Free FIFO's. All the Message Frames on Reply Free FIFO are discarded.
6965*4882a593Smuzhiyun * All posted buffers are freed, and event notification is turned off.
6966*4882a593Smuzhiyun * IOC doesn't reply to any outstanding request. This will transfer IOC
6967*4882a593Smuzhiyun * to READY state.
6968*4882a593Smuzhiyun **/
6969*4882a593Smuzhiyun static int
mpt_SoftResetHandler(MPT_ADAPTER * ioc,int sleepFlag)6970*4882a593Smuzhiyun mpt_SoftResetHandler(MPT_ADAPTER *ioc, int sleepFlag)
6971*4882a593Smuzhiyun {
6972*4882a593Smuzhiyun int rc;
6973*4882a593Smuzhiyun int ii;
6974*4882a593Smuzhiyun u8 cb_idx;
6975*4882a593Smuzhiyun unsigned long flags;
6976*4882a593Smuzhiyun u32 ioc_state;
6977*4882a593Smuzhiyun unsigned long time_count;
6978*4882a593Smuzhiyun
6979*4882a593Smuzhiyun dtmprintk(ioc, printk(MYIOC_s_DEBUG_FMT "SoftResetHandler Entered!\n",
6980*4882a593Smuzhiyun ioc->name));
6981*4882a593Smuzhiyun
6982*4882a593Smuzhiyun ioc_state = mpt_GetIocState(ioc, 0) & MPI_IOC_STATE_MASK;
6983*4882a593Smuzhiyun
6984*4882a593Smuzhiyun if (mpt_fwfault_debug)
6985*4882a593Smuzhiyun mpt_halt_firmware(ioc);
6986*4882a593Smuzhiyun
6987*4882a593Smuzhiyun if (ioc_state == MPI_IOC_STATE_FAULT ||
6988*4882a593Smuzhiyun ioc_state == MPI_IOC_STATE_RESET) {
6989*4882a593Smuzhiyun dtmprintk(ioc, printk(MYIOC_s_DEBUG_FMT
6990*4882a593Smuzhiyun "skipping, either in FAULT or RESET state!\n", ioc->name));
6991*4882a593Smuzhiyun return -1;
6992*4882a593Smuzhiyun }
6993*4882a593Smuzhiyun
6994*4882a593Smuzhiyun if (ioc->bus_type == FC) {
6995*4882a593Smuzhiyun dtmprintk(ioc, printk(MYIOC_s_DEBUG_FMT
6996*4882a593Smuzhiyun "skipping, because the bus type is FC!\n", ioc->name));
6997*4882a593Smuzhiyun return -1;
6998*4882a593Smuzhiyun }
6999*4882a593Smuzhiyun
7000*4882a593Smuzhiyun spin_lock_irqsave(&ioc->taskmgmt_lock, flags);
7001*4882a593Smuzhiyun if (ioc->ioc_reset_in_progress) {
7002*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
7003*4882a593Smuzhiyun return -1;
7004*4882a593Smuzhiyun }
7005*4882a593Smuzhiyun ioc->ioc_reset_in_progress = 1;
7006*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
7007*4882a593Smuzhiyun
7008*4882a593Smuzhiyun rc = -1;
7009*4882a593Smuzhiyun
7010*4882a593Smuzhiyun for (cb_idx = MPT_MAX_PROTOCOL_DRIVERS-1; cb_idx; cb_idx--) {
7011*4882a593Smuzhiyun if (MptResetHandlers[cb_idx])
7012*4882a593Smuzhiyun mpt_signal_reset(cb_idx, ioc, MPT_IOC_SETUP_RESET);
7013*4882a593Smuzhiyun }
7014*4882a593Smuzhiyun
7015*4882a593Smuzhiyun spin_lock_irqsave(&ioc->taskmgmt_lock, flags);
7016*4882a593Smuzhiyun if (ioc->taskmgmt_in_progress) {
7017*4882a593Smuzhiyun ioc->ioc_reset_in_progress = 0;
7018*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
7019*4882a593Smuzhiyun return -1;
7020*4882a593Smuzhiyun }
7021*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
7022*4882a593Smuzhiyun /* Disable reply interrupts (also blocks FreeQ) */
7023*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntMask, 0xFFFFFFFF);
7024*4882a593Smuzhiyun ioc->active = 0;
7025*4882a593Smuzhiyun time_count = jiffies;
7026*4882a593Smuzhiyun
7027*4882a593Smuzhiyun rc = SendIocReset(ioc, MPI_FUNCTION_IOC_MESSAGE_UNIT_RESET, sleepFlag);
7028*4882a593Smuzhiyun
7029*4882a593Smuzhiyun for (cb_idx = MPT_MAX_PROTOCOL_DRIVERS-1; cb_idx; cb_idx--) {
7030*4882a593Smuzhiyun if (MptResetHandlers[cb_idx])
7031*4882a593Smuzhiyun mpt_signal_reset(cb_idx, ioc, MPT_IOC_PRE_RESET);
7032*4882a593Smuzhiyun }
7033*4882a593Smuzhiyun
7034*4882a593Smuzhiyun if (rc)
7035*4882a593Smuzhiyun goto out;
7036*4882a593Smuzhiyun
7037*4882a593Smuzhiyun ioc_state = mpt_GetIocState(ioc, 0) & MPI_IOC_STATE_MASK;
7038*4882a593Smuzhiyun if (ioc_state != MPI_IOC_STATE_READY)
7039*4882a593Smuzhiyun goto out;
7040*4882a593Smuzhiyun
7041*4882a593Smuzhiyun for (ii = 0; ii < 5; ii++) {
7042*4882a593Smuzhiyun /* Get IOC facts! Allow 5 retries */
7043*4882a593Smuzhiyun rc = GetIocFacts(ioc, sleepFlag,
7044*4882a593Smuzhiyun MPT_HOSTEVENT_IOC_RECOVER);
7045*4882a593Smuzhiyun if (rc == 0)
7046*4882a593Smuzhiyun break;
7047*4882a593Smuzhiyun if (sleepFlag == CAN_SLEEP)
7048*4882a593Smuzhiyun msleep(100);
7049*4882a593Smuzhiyun else
7050*4882a593Smuzhiyun mdelay(100);
7051*4882a593Smuzhiyun }
7052*4882a593Smuzhiyun if (ii == 5)
7053*4882a593Smuzhiyun goto out;
7054*4882a593Smuzhiyun
7055*4882a593Smuzhiyun rc = PrimeIocFifos(ioc);
7056*4882a593Smuzhiyun if (rc != 0)
7057*4882a593Smuzhiyun goto out;
7058*4882a593Smuzhiyun
7059*4882a593Smuzhiyun rc = SendIocInit(ioc, sleepFlag);
7060*4882a593Smuzhiyun if (rc != 0)
7061*4882a593Smuzhiyun goto out;
7062*4882a593Smuzhiyun
7063*4882a593Smuzhiyun rc = SendEventNotification(ioc, 1, sleepFlag);
7064*4882a593Smuzhiyun if (rc != 0)
7065*4882a593Smuzhiyun goto out;
7066*4882a593Smuzhiyun
7067*4882a593Smuzhiyun if (ioc->hard_resets < -1)
7068*4882a593Smuzhiyun ioc->hard_resets++;
7069*4882a593Smuzhiyun
7070*4882a593Smuzhiyun /*
7071*4882a593Smuzhiyun * At this point, we know soft reset succeeded.
7072*4882a593Smuzhiyun */
7073*4882a593Smuzhiyun
7074*4882a593Smuzhiyun ioc->active = 1;
7075*4882a593Smuzhiyun CHIPREG_WRITE32(&ioc->chip->IntMask, MPI_HIM_DIM);
7076*4882a593Smuzhiyun
7077*4882a593Smuzhiyun out:
7078*4882a593Smuzhiyun spin_lock_irqsave(&ioc->taskmgmt_lock, flags);
7079*4882a593Smuzhiyun ioc->ioc_reset_in_progress = 0;
7080*4882a593Smuzhiyun ioc->taskmgmt_quiesce_io = 0;
7081*4882a593Smuzhiyun ioc->taskmgmt_in_progress = 0;
7082*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
7083*4882a593Smuzhiyun
7084*4882a593Smuzhiyun if (ioc->active) { /* otherwise, hard reset coming */
7085*4882a593Smuzhiyun for (cb_idx = MPT_MAX_PROTOCOL_DRIVERS-1; cb_idx; cb_idx--) {
7086*4882a593Smuzhiyun if (MptResetHandlers[cb_idx])
7087*4882a593Smuzhiyun mpt_signal_reset(cb_idx, ioc,
7088*4882a593Smuzhiyun MPT_IOC_POST_RESET);
7089*4882a593Smuzhiyun }
7090*4882a593Smuzhiyun }
7091*4882a593Smuzhiyun
7092*4882a593Smuzhiyun dtmprintk(ioc, printk(MYIOC_s_DEBUG_FMT
7093*4882a593Smuzhiyun "SoftResetHandler: completed (%d seconds): %s\n",
7094*4882a593Smuzhiyun ioc->name, jiffies_to_msecs(jiffies - time_count)/1000,
7095*4882a593Smuzhiyun ((rc == 0) ? "SUCCESS" : "FAILED")));
7096*4882a593Smuzhiyun
7097*4882a593Smuzhiyun return rc;
7098*4882a593Smuzhiyun }
7099*4882a593Smuzhiyun
7100*4882a593Smuzhiyun /**
7101*4882a593Smuzhiyun * mpt_Soft_Hard_ResetHandler - Try less expensive reset
7102*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
7103*4882a593Smuzhiyun * @sleepFlag: Indicates if sleep or schedule must be called.
7104*4882a593Smuzhiyun *
7105*4882a593Smuzhiyun * Returns 0 for SUCCESS or -1 if FAILED.
7106*4882a593Smuzhiyun * Try for softreset first, only if it fails go for expensive
7107*4882a593Smuzhiyun * HardReset.
7108*4882a593Smuzhiyun **/
7109*4882a593Smuzhiyun int
mpt_Soft_Hard_ResetHandler(MPT_ADAPTER * ioc,int sleepFlag)7110*4882a593Smuzhiyun mpt_Soft_Hard_ResetHandler(MPT_ADAPTER *ioc, int sleepFlag) {
7111*4882a593Smuzhiyun int ret = -1;
7112*4882a593Smuzhiyun
7113*4882a593Smuzhiyun ret = mpt_SoftResetHandler(ioc, sleepFlag);
7114*4882a593Smuzhiyun if (ret == 0)
7115*4882a593Smuzhiyun return ret;
7116*4882a593Smuzhiyun ret = mpt_HardResetHandler(ioc, sleepFlag);
7117*4882a593Smuzhiyun return ret;
7118*4882a593Smuzhiyun }
7119*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_Soft_Hard_ResetHandler);
7120*4882a593Smuzhiyun
7121*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
7122*4882a593Smuzhiyun /*
7123*4882a593Smuzhiyun * Reset Handling
7124*4882a593Smuzhiyun */
7125*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
7126*4882a593Smuzhiyun /**
7127*4882a593Smuzhiyun * mpt_HardResetHandler - Generic reset handler
7128*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
7129*4882a593Smuzhiyun * @sleepFlag: Indicates if sleep or schedule must be called.
7130*4882a593Smuzhiyun *
7131*4882a593Smuzhiyun * Issues SCSI Task Management call based on input arg values.
7132*4882a593Smuzhiyun * If TaskMgmt fails, returns associated SCSI request.
7133*4882a593Smuzhiyun *
7134*4882a593Smuzhiyun * Remark: _HardResetHandler can be invoked from an interrupt thread (timer)
7135*4882a593Smuzhiyun * or a non-interrupt thread. In the former, must not call schedule().
7136*4882a593Smuzhiyun *
7137*4882a593Smuzhiyun * Note: A return of -1 is a FATAL error case, as it means a
7138*4882a593Smuzhiyun * FW reload/initialization failed.
7139*4882a593Smuzhiyun *
7140*4882a593Smuzhiyun * Returns 0 for SUCCESS or -1 if FAILED.
7141*4882a593Smuzhiyun */
7142*4882a593Smuzhiyun int
mpt_HardResetHandler(MPT_ADAPTER * ioc,int sleepFlag)7143*4882a593Smuzhiyun mpt_HardResetHandler(MPT_ADAPTER *ioc, int sleepFlag)
7144*4882a593Smuzhiyun {
7145*4882a593Smuzhiyun int rc;
7146*4882a593Smuzhiyun u8 cb_idx;
7147*4882a593Smuzhiyun unsigned long flags;
7148*4882a593Smuzhiyun unsigned long time_count;
7149*4882a593Smuzhiyun
7150*4882a593Smuzhiyun dtmprintk(ioc, printk(MYIOC_s_DEBUG_FMT "HardResetHandler Entered!\n", ioc->name));
7151*4882a593Smuzhiyun #ifdef MFCNT
7152*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "HardResetHandler Entered!\n", ioc->name);
7153*4882a593Smuzhiyun printk("MF count 0x%x !\n", ioc->mfcnt);
7154*4882a593Smuzhiyun #endif
7155*4882a593Smuzhiyun if (mpt_fwfault_debug)
7156*4882a593Smuzhiyun mpt_halt_firmware(ioc);
7157*4882a593Smuzhiyun
7158*4882a593Smuzhiyun /* Reset the adapter. Prevent more than 1 call to
7159*4882a593Smuzhiyun * mpt_do_ioc_recovery at any instant in time.
7160*4882a593Smuzhiyun */
7161*4882a593Smuzhiyun spin_lock_irqsave(&ioc->taskmgmt_lock, flags);
7162*4882a593Smuzhiyun if (ioc->ioc_reset_in_progress) {
7163*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
7164*4882a593Smuzhiyun ioc->wait_on_reset_completion = 1;
7165*4882a593Smuzhiyun do {
7166*4882a593Smuzhiyun ssleep(1);
7167*4882a593Smuzhiyun } while (ioc->ioc_reset_in_progress == 1);
7168*4882a593Smuzhiyun ioc->wait_on_reset_completion = 0;
7169*4882a593Smuzhiyun return ioc->reset_status;
7170*4882a593Smuzhiyun }
7171*4882a593Smuzhiyun if (ioc->wait_on_reset_completion) {
7172*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
7173*4882a593Smuzhiyun rc = 0;
7174*4882a593Smuzhiyun time_count = jiffies;
7175*4882a593Smuzhiyun goto exit;
7176*4882a593Smuzhiyun }
7177*4882a593Smuzhiyun ioc->ioc_reset_in_progress = 1;
7178*4882a593Smuzhiyun if (ioc->alt_ioc)
7179*4882a593Smuzhiyun ioc->alt_ioc->ioc_reset_in_progress = 1;
7180*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
7181*4882a593Smuzhiyun
7182*4882a593Smuzhiyun
7183*4882a593Smuzhiyun /* The SCSI driver needs to adjust timeouts on all current
7184*4882a593Smuzhiyun * commands prior to the diagnostic reset being issued.
7185*4882a593Smuzhiyun * Prevents timeouts occurring during a diagnostic reset...very bad.
7186*4882a593Smuzhiyun * For all other protocol drivers, this is a no-op.
7187*4882a593Smuzhiyun */
7188*4882a593Smuzhiyun for (cb_idx = MPT_MAX_PROTOCOL_DRIVERS-1; cb_idx; cb_idx--) {
7189*4882a593Smuzhiyun if (MptResetHandlers[cb_idx]) {
7190*4882a593Smuzhiyun mpt_signal_reset(cb_idx, ioc, MPT_IOC_SETUP_RESET);
7191*4882a593Smuzhiyun if (ioc->alt_ioc)
7192*4882a593Smuzhiyun mpt_signal_reset(cb_idx, ioc->alt_ioc,
7193*4882a593Smuzhiyun MPT_IOC_SETUP_RESET);
7194*4882a593Smuzhiyun }
7195*4882a593Smuzhiyun }
7196*4882a593Smuzhiyun
7197*4882a593Smuzhiyun time_count = jiffies;
7198*4882a593Smuzhiyun rc = mpt_do_ioc_recovery(ioc, MPT_HOSTEVENT_IOC_RECOVER, sleepFlag);
7199*4882a593Smuzhiyun if (rc != 0) {
7200*4882a593Smuzhiyun printk(KERN_WARNING MYNAM
7201*4882a593Smuzhiyun ": WARNING - (%d) Cannot recover %s, doorbell=0x%08x\n",
7202*4882a593Smuzhiyun rc, ioc->name, mpt_GetIocState(ioc, 0));
7203*4882a593Smuzhiyun } else {
7204*4882a593Smuzhiyun if (ioc->hard_resets < -1)
7205*4882a593Smuzhiyun ioc->hard_resets++;
7206*4882a593Smuzhiyun }
7207*4882a593Smuzhiyun
7208*4882a593Smuzhiyun spin_lock_irqsave(&ioc->taskmgmt_lock, flags);
7209*4882a593Smuzhiyun ioc->ioc_reset_in_progress = 0;
7210*4882a593Smuzhiyun ioc->taskmgmt_quiesce_io = 0;
7211*4882a593Smuzhiyun ioc->taskmgmt_in_progress = 0;
7212*4882a593Smuzhiyun ioc->reset_status = rc;
7213*4882a593Smuzhiyun if (ioc->alt_ioc) {
7214*4882a593Smuzhiyun ioc->alt_ioc->ioc_reset_in_progress = 0;
7215*4882a593Smuzhiyun ioc->alt_ioc->taskmgmt_quiesce_io = 0;
7216*4882a593Smuzhiyun ioc->alt_ioc->taskmgmt_in_progress = 0;
7217*4882a593Smuzhiyun }
7218*4882a593Smuzhiyun spin_unlock_irqrestore(&ioc->taskmgmt_lock, flags);
7219*4882a593Smuzhiyun
7220*4882a593Smuzhiyun for (cb_idx = MPT_MAX_PROTOCOL_DRIVERS-1; cb_idx; cb_idx--) {
7221*4882a593Smuzhiyun if (MptResetHandlers[cb_idx]) {
7222*4882a593Smuzhiyun mpt_signal_reset(cb_idx, ioc, MPT_IOC_POST_RESET);
7223*4882a593Smuzhiyun if (ioc->alt_ioc)
7224*4882a593Smuzhiyun mpt_signal_reset(cb_idx,
7225*4882a593Smuzhiyun ioc->alt_ioc, MPT_IOC_POST_RESET);
7226*4882a593Smuzhiyun }
7227*4882a593Smuzhiyun }
7228*4882a593Smuzhiyun exit:
7229*4882a593Smuzhiyun dtmprintk(ioc,
7230*4882a593Smuzhiyun printk(MYIOC_s_DEBUG_FMT
7231*4882a593Smuzhiyun "HardResetHandler: completed (%d seconds): %s\n", ioc->name,
7232*4882a593Smuzhiyun jiffies_to_msecs(jiffies - time_count)/1000, ((rc == 0) ?
7233*4882a593Smuzhiyun "SUCCESS" : "FAILED")));
7234*4882a593Smuzhiyun
7235*4882a593Smuzhiyun return rc;
7236*4882a593Smuzhiyun }
7237*4882a593Smuzhiyun
7238*4882a593Smuzhiyun #ifdef CONFIG_FUSION_LOGGING
7239*4882a593Smuzhiyun static void
mpt_display_event_info(MPT_ADAPTER * ioc,EventNotificationReply_t * pEventReply)7240*4882a593Smuzhiyun mpt_display_event_info(MPT_ADAPTER *ioc, EventNotificationReply_t *pEventReply)
7241*4882a593Smuzhiyun {
7242*4882a593Smuzhiyun char *ds = NULL;
7243*4882a593Smuzhiyun u32 evData0;
7244*4882a593Smuzhiyun int ii;
7245*4882a593Smuzhiyun u8 event;
7246*4882a593Smuzhiyun char *evStr = ioc->evStr;
7247*4882a593Smuzhiyun
7248*4882a593Smuzhiyun event = le32_to_cpu(pEventReply->Event) & 0xFF;
7249*4882a593Smuzhiyun evData0 = le32_to_cpu(pEventReply->Data[0]);
7250*4882a593Smuzhiyun
7251*4882a593Smuzhiyun switch(event) {
7252*4882a593Smuzhiyun case MPI_EVENT_NONE:
7253*4882a593Smuzhiyun ds = "None";
7254*4882a593Smuzhiyun break;
7255*4882a593Smuzhiyun case MPI_EVENT_LOG_DATA:
7256*4882a593Smuzhiyun ds = "Log Data";
7257*4882a593Smuzhiyun break;
7258*4882a593Smuzhiyun case MPI_EVENT_STATE_CHANGE:
7259*4882a593Smuzhiyun ds = "State Change";
7260*4882a593Smuzhiyun break;
7261*4882a593Smuzhiyun case MPI_EVENT_UNIT_ATTENTION:
7262*4882a593Smuzhiyun ds = "Unit Attention";
7263*4882a593Smuzhiyun break;
7264*4882a593Smuzhiyun case MPI_EVENT_IOC_BUS_RESET:
7265*4882a593Smuzhiyun ds = "IOC Bus Reset";
7266*4882a593Smuzhiyun break;
7267*4882a593Smuzhiyun case MPI_EVENT_EXT_BUS_RESET:
7268*4882a593Smuzhiyun ds = "External Bus Reset";
7269*4882a593Smuzhiyun break;
7270*4882a593Smuzhiyun case MPI_EVENT_RESCAN:
7271*4882a593Smuzhiyun ds = "Bus Rescan Event";
7272*4882a593Smuzhiyun break;
7273*4882a593Smuzhiyun case MPI_EVENT_LINK_STATUS_CHANGE:
7274*4882a593Smuzhiyun if (evData0 == MPI_EVENT_LINK_STATUS_FAILURE)
7275*4882a593Smuzhiyun ds = "Link Status(FAILURE) Change";
7276*4882a593Smuzhiyun else
7277*4882a593Smuzhiyun ds = "Link Status(ACTIVE) Change";
7278*4882a593Smuzhiyun break;
7279*4882a593Smuzhiyun case MPI_EVENT_LOOP_STATE_CHANGE:
7280*4882a593Smuzhiyun if (evData0 == MPI_EVENT_LOOP_STATE_CHANGE_LIP)
7281*4882a593Smuzhiyun ds = "Loop State(LIP) Change";
7282*4882a593Smuzhiyun else if (evData0 == MPI_EVENT_LOOP_STATE_CHANGE_LPE)
7283*4882a593Smuzhiyun ds = "Loop State(LPE) Change";
7284*4882a593Smuzhiyun else
7285*4882a593Smuzhiyun ds = "Loop State(LPB) Change";
7286*4882a593Smuzhiyun break;
7287*4882a593Smuzhiyun case MPI_EVENT_LOGOUT:
7288*4882a593Smuzhiyun ds = "Logout";
7289*4882a593Smuzhiyun break;
7290*4882a593Smuzhiyun case MPI_EVENT_EVENT_CHANGE:
7291*4882a593Smuzhiyun if (evData0)
7292*4882a593Smuzhiyun ds = "Events ON";
7293*4882a593Smuzhiyun else
7294*4882a593Smuzhiyun ds = "Events OFF";
7295*4882a593Smuzhiyun break;
7296*4882a593Smuzhiyun case MPI_EVENT_INTEGRATED_RAID:
7297*4882a593Smuzhiyun {
7298*4882a593Smuzhiyun u8 ReasonCode = (u8)(evData0 >> 16);
7299*4882a593Smuzhiyun switch (ReasonCode) {
7300*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_VOLUME_CREATED :
7301*4882a593Smuzhiyun ds = "Integrated Raid: Volume Created";
7302*4882a593Smuzhiyun break;
7303*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_VOLUME_DELETED :
7304*4882a593Smuzhiyun ds = "Integrated Raid: Volume Deleted";
7305*4882a593Smuzhiyun break;
7306*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_VOLUME_SETTINGS_CHANGED :
7307*4882a593Smuzhiyun ds = "Integrated Raid: Volume Settings Changed";
7308*4882a593Smuzhiyun break;
7309*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_VOLUME_STATUS_CHANGED :
7310*4882a593Smuzhiyun ds = "Integrated Raid: Volume Status Changed";
7311*4882a593Smuzhiyun break;
7312*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_VOLUME_PHYSDISK_CHANGED :
7313*4882a593Smuzhiyun ds = "Integrated Raid: Volume Physdisk Changed";
7314*4882a593Smuzhiyun break;
7315*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_PHYSDISK_CREATED :
7316*4882a593Smuzhiyun ds = "Integrated Raid: Physdisk Created";
7317*4882a593Smuzhiyun break;
7318*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_PHYSDISK_DELETED :
7319*4882a593Smuzhiyun ds = "Integrated Raid: Physdisk Deleted";
7320*4882a593Smuzhiyun break;
7321*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_PHYSDISK_SETTINGS_CHANGED :
7322*4882a593Smuzhiyun ds = "Integrated Raid: Physdisk Settings Changed";
7323*4882a593Smuzhiyun break;
7324*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_PHYSDISK_STATUS_CHANGED :
7325*4882a593Smuzhiyun ds = "Integrated Raid: Physdisk Status Changed";
7326*4882a593Smuzhiyun break;
7327*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_DOMAIN_VAL_NEEDED :
7328*4882a593Smuzhiyun ds = "Integrated Raid: Domain Validation Needed";
7329*4882a593Smuzhiyun break;
7330*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_SMART_DATA :
7331*4882a593Smuzhiyun ds = "Integrated Raid; Smart Data";
7332*4882a593Smuzhiyun break;
7333*4882a593Smuzhiyun case MPI_EVENT_RAID_RC_REPLACE_ACTION_STARTED :
7334*4882a593Smuzhiyun ds = "Integrated Raid: Replace Action Started";
7335*4882a593Smuzhiyun break;
7336*4882a593Smuzhiyun default:
7337*4882a593Smuzhiyun ds = "Integrated Raid";
7338*4882a593Smuzhiyun break;
7339*4882a593Smuzhiyun }
7340*4882a593Smuzhiyun break;
7341*4882a593Smuzhiyun }
7342*4882a593Smuzhiyun case MPI_EVENT_SCSI_DEVICE_STATUS_CHANGE:
7343*4882a593Smuzhiyun ds = "SCSI Device Status Change";
7344*4882a593Smuzhiyun break;
7345*4882a593Smuzhiyun case MPI_EVENT_SAS_DEVICE_STATUS_CHANGE:
7346*4882a593Smuzhiyun {
7347*4882a593Smuzhiyun u8 id = (u8)(evData0);
7348*4882a593Smuzhiyun u8 channel = (u8)(evData0 >> 8);
7349*4882a593Smuzhiyun u8 ReasonCode = (u8)(evData0 >> 16);
7350*4882a593Smuzhiyun switch (ReasonCode) {
7351*4882a593Smuzhiyun case MPI_EVENT_SAS_DEV_STAT_RC_ADDED:
7352*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7353*4882a593Smuzhiyun "SAS Device Status Change: Added: "
7354*4882a593Smuzhiyun "id=%d channel=%d", id, channel);
7355*4882a593Smuzhiyun break;
7356*4882a593Smuzhiyun case MPI_EVENT_SAS_DEV_STAT_RC_NOT_RESPONDING:
7357*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7358*4882a593Smuzhiyun "SAS Device Status Change: Deleted: "
7359*4882a593Smuzhiyun "id=%d channel=%d", id, channel);
7360*4882a593Smuzhiyun break;
7361*4882a593Smuzhiyun case MPI_EVENT_SAS_DEV_STAT_RC_SMART_DATA:
7362*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7363*4882a593Smuzhiyun "SAS Device Status Change: SMART Data: "
7364*4882a593Smuzhiyun "id=%d channel=%d", id, channel);
7365*4882a593Smuzhiyun break;
7366*4882a593Smuzhiyun case MPI_EVENT_SAS_DEV_STAT_RC_NO_PERSIST_ADDED:
7367*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7368*4882a593Smuzhiyun "SAS Device Status Change: No Persistency: "
7369*4882a593Smuzhiyun "id=%d channel=%d", id, channel);
7370*4882a593Smuzhiyun break;
7371*4882a593Smuzhiyun case MPI_EVENT_SAS_DEV_STAT_RC_UNSUPPORTED:
7372*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7373*4882a593Smuzhiyun "SAS Device Status Change: Unsupported Device "
7374*4882a593Smuzhiyun "Discovered : id=%d channel=%d", id, channel);
7375*4882a593Smuzhiyun break;
7376*4882a593Smuzhiyun case MPI_EVENT_SAS_DEV_STAT_RC_INTERNAL_DEVICE_RESET:
7377*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7378*4882a593Smuzhiyun "SAS Device Status Change: Internal Device "
7379*4882a593Smuzhiyun "Reset : id=%d channel=%d", id, channel);
7380*4882a593Smuzhiyun break;
7381*4882a593Smuzhiyun case MPI_EVENT_SAS_DEV_STAT_RC_TASK_ABORT_INTERNAL:
7382*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7383*4882a593Smuzhiyun "SAS Device Status Change: Internal Task "
7384*4882a593Smuzhiyun "Abort : id=%d channel=%d", id, channel);
7385*4882a593Smuzhiyun break;
7386*4882a593Smuzhiyun case MPI_EVENT_SAS_DEV_STAT_RC_ABORT_TASK_SET_INTERNAL:
7387*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7388*4882a593Smuzhiyun "SAS Device Status Change: Internal Abort "
7389*4882a593Smuzhiyun "Task Set : id=%d channel=%d", id, channel);
7390*4882a593Smuzhiyun break;
7391*4882a593Smuzhiyun case MPI_EVENT_SAS_DEV_STAT_RC_CLEAR_TASK_SET_INTERNAL:
7392*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7393*4882a593Smuzhiyun "SAS Device Status Change: Internal Clear "
7394*4882a593Smuzhiyun "Task Set : id=%d channel=%d", id, channel);
7395*4882a593Smuzhiyun break;
7396*4882a593Smuzhiyun case MPI_EVENT_SAS_DEV_STAT_RC_QUERY_TASK_INTERNAL:
7397*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7398*4882a593Smuzhiyun "SAS Device Status Change: Internal Query "
7399*4882a593Smuzhiyun "Task : id=%d channel=%d", id, channel);
7400*4882a593Smuzhiyun break;
7401*4882a593Smuzhiyun default:
7402*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7403*4882a593Smuzhiyun "SAS Device Status Change: Unknown: "
7404*4882a593Smuzhiyun "id=%d channel=%d", id, channel);
7405*4882a593Smuzhiyun break;
7406*4882a593Smuzhiyun }
7407*4882a593Smuzhiyun break;
7408*4882a593Smuzhiyun }
7409*4882a593Smuzhiyun case MPI_EVENT_ON_BUS_TIMER_EXPIRED:
7410*4882a593Smuzhiyun ds = "Bus Timer Expired";
7411*4882a593Smuzhiyun break;
7412*4882a593Smuzhiyun case MPI_EVENT_QUEUE_FULL:
7413*4882a593Smuzhiyun {
7414*4882a593Smuzhiyun u16 curr_depth = (u16)(evData0 >> 16);
7415*4882a593Smuzhiyun u8 channel = (u8)(evData0 >> 8);
7416*4882a593Smuzhiyun u8 id = (u8)(evData0);
7417*4882a593Smuzhiyun
7418*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7419*4882a593Smuzhiyun "Queue Full: channel=%d id=%d depth=%d",
7420*4882a593Smuzhiyun channel, id, curr_depth);
7421*4882a593Smuzhiyun break;
7422*4882a593Smuzhiyun }
7423*4882a593Smuzhiyun case MPI_EVENT_SAS_SES:
7424*4882a593Smuzhiyun ds = "SAS SES Event";
7425*4882a593Smuzhiyun break;
7426*4882a593Smuzhiyun case MPI_EVENT_PERSISTENT_TABLE_FULL:
7427*4882a593Smuzhiyun ds = "Persistent Table Full";
7428*4882a593Smuzhiyun break;
7429*4882a593Smuzhiyun case MPI_EVENT_SAS_PHY_LINK_STATUS:
7430*4882a593Smuzhiyun {
7431*4882a593Smuzhiyun u8 LinkRates = (u8)(evData0 >> 8);
7432*4882a593Smuzhiyun u8 PhyNumber = (u8)(evData0);
7433*4882a593Smuzhiyun LinkRates = (LinkRates & MPI_EVENT_SAS_PLS_LR_CURRENT_MASK) >>
7434*4882a593Smuzhiyun MPI_EVENT_SAS_PLS_LR_CURRENT_SHIFT;
7435*4882a593Smuzhiyun switch (LinkRates) {
7436*4882a593Smuzhiyun case MPI_EVENT_SAS_PLS_LR_RATE_UNKNOWN:
7437*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7438*4882a593Smuzhiyun "SAS PHY Link Status: Phy=%d:"
7439*4882a593Smuzhiyun " Rate Unknown",PhyNumber);
7440*4882a593Smuzhiyun break;
7441*4882a593Smuzhiyun case MPI_EVENT_SAS_PLS_LR_RATE_PHY_DISABLED:
7442*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7443*4882a593Smuzhiyun "SAS PHY Link Status: Phy=%d:"
7444*4882a593Smuzhiyun " Phy Disabled",PhyNumber);
7445*4882a593Smuzhiyun break;
7446*4882a593Smuzhiyun case MPI_EVENT_SAS_PLS_LR_RATE_FAILED_SPEED_NEGOTIATION:
7447*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7448*4882a593Smuzhiyun "SAS PHY Link Status: Phy=%d:"
7449*4882a593Smuzhiyun " Failed Speed Nego",PhyNumber);
7450*4882a593Smuzhiyun break;
7451*4882a593Smuzhiyun case MPI_EVENT_SAS_PLS_LR_RATE_SATA_OOB_COMPLETE:
7452*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7453*4882a593Smuzhiyun "SAS PHY Link Status: Phy=%d:"
7454*4882a593Smuzhiyun " Sata OOB Completed",PhyNumber);
7455*4882a593Smuzhiyun break;
7456*4882a593Smuzhiyun case MPI_EVENT_SAS_PLS_LR_RATE_1_5:
7457*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7458*4882a593Smuzhiyun "SAS PHY Link Status: Phy=%d:"
7459*4882a593Smuzhiyun " Rate 1.5 Gbps",PhyNumber);
7460*4882a593Smuzhiyun break;
7461*4882a593Smuzhiyun case MPI_EVENT_SAS_PLS_LR_RATE_3_0:
7462*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7463*4882a593Smuzhiyun "SAS PHY Link Status: Phy=%d:"
7464*4882a593Smuzhiyun " Rate 3.0 Gbps", PhyNumber);
7465*4882a593Smuzhiyun break;
7466*4882a593Smuzhiyun case MPI_EVENT_SAS_PLS_LR_RATE_6_0:
7467*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7468*4882a593Smuzhiyun "SAS PHY Link Status: Phy=%d:"
7469*4882a593Smuzhiyun " Rate 6.0 Gbps", PhyNumber);
7470*4882a593Smuzhiyun break;
7471*4882a593Smuzhiyun default:
7472*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7473*4882a593Smuzhiyun "SAS PHY Link Status: Phy=%d", PhyNumber);
7474*4882a593Smuzhiyun break;
7475*4882a593Smuzhiyun }
7476*4882a593Smuzhiyun break;
7477*4882a593Smuzhiyun }
7478*4882a593Smuzhiyun case MPI_EVENT_SAS_DISCOVERY_ERROR:
7479*4882a593Smuzhiyun ds = "SAS Discovery Error";
7480*4882a593Smuzhiyun break;
7481*4882a593Smuzhiyun case MPI_EVENT_IR_RESYNC_UPDATE:
7482*4882a593Smuzhiyun {
7483*4882a593Smuzhiyun u8 resync_complete = (u8)(evData0 >> 16);
7484*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7485*4882a593Smuzhiyun "IR Resync Update: Complete = %d:",resync_complete);
7486*4882a593Smuzhiyun break;
7487*4882a593Smuzhiyun }
7488*4882a593Smuzhiyun case MPI_EVENT_IR2:
7489*4882a593Smuzhiyun {
7490*4882a593Smuzhiyun u8 id = (u8)(evData0);
7491*4882a593Smuzhiyun u8 channel = (u8)(evData0 >> 8);
7492*4882a593Smuzhiyun u8 phys_num = (u8)(evData0 >> 24);
7493*4882a593Smuzhiyun u8 ReasonCode = (u8)(evData0 >> 16);
7494*4882a593Smuzhiyun
7495*4882a593Smuzhiyun switch (ReasonCode) {
7496*4882a593Smuzhiyun case MPI_EVENT_IR2_RC_LD_STATE_CHANGED:
7497*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7498*4882a593Smuzhiyun "IR2: LD State Changed: "
7499*4882a593Smuzhiyun "id=%d channel=%d phys_num=%d",
7500*4882a593Smuzhiyun id, channel, phys_num);
7501*4882a593Smuzhiyun break;
7502*4882a593Smuzhiyun case MPI_EVENT_IR2_RC_PD_STATE_CHANGED:
7503*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7504*4882a593Smuzhiyun "IR2: PD State Changed "
7505*4882a593Smuzhiyun "id=%d channel=%d phys_num=%d",
7506*4882a593Smuzhiyun id, channel, phys_num);
7507*4882a593Smuzhiyun break;
7508*4882a593Smuzhiyun case MPI_EVENT_IR2_RC_BAD_BLOCK_TABLE_FULL:
7509*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7510*4882a593Smuzhiyun "IR2: Bad Block Table Full: "
7511*4882a593Smuzhiyun "id=%d channel=%d phys_num=%d",
7512*4882a593Smuzhiyun id, channel, phys_num);
7513*4882a593Smuzhiyun break;
7514*4882a593Smuzhiyun case MPI_EVENT_IR2_RC_PD_INSERTED:
7515*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7516*4882a593Smuzhiyun "IR2: PD Inserted: "
7517*4882a593Smuzhiyun "id=%d channel=%d phys_num=%d",
7518*4882a593Smuzhiyun id, channel, phys_num);
7519*4882a593Smuzhiyun break;
7520*4882a593Smuzhiyun case MPI_EVENT_IR2_RC_PD_REMOVED:
7521*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7522*4882a593Smuzhiyun "IR2: PD Removed: "
7523*4882a593Smuzhiyun "id=%d channel=%d phys_num=%d",
7524*4882a593Smuzhiyun id, channel, phys_num);
7525*4882a593Smuzhiyun break;
7526*4882a593Smuzhiyun case MPI_EVENT_IR2_RC_FOREIGN_CFG_DETECTED:
7527*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7528*4882a593Smuzhiyun "IR2: Foreign CFG Detected: "
7529*4882a593Smuzhiyun "id=%d channel=%d phys_num=%d",
7530*4882a593Smuzhiyun id, channel, phys_num);
7531*4882a593Smuzhiyun break;
7532*4882a593Smuzhiyun case MPI_EVENT_IR2_RC_REBUILD_MEDIUM_ERROR:
7533*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7534*4882a593Smuzhiyun "IR2: Rebuild Medium Error: "
7535*4882a593Smuzhiyun "id=%d channel=%d phys_num=%d",
7536*4882a593Smuzhiyun id, channel, phys_num);
7537*4882a593Smuzhiyun break;
7538*4882a593Smuzhiyun case MPI_EVENT_IR2_RC_DUAL_PORT_ADDED:
7539*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7540*4882a593Smuzhiyun "IR2: Dual Port Added: "
7541*4882a593Smuzhiyun "id=%d channel=%d phys_num=%d",
7542*4882a593Smuzhiyun id, channel, phys_num);
7543*4882a593Smuzhiyun break;
7544*4882a593Smuzhiyun case MPI_EVENT_IR2_RC_DUAL_PORT_REMOVED:
7545*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7546*4882a593Smuzhiyun "IR2: Dual Port Removed: "
7547*4882a593Smuzhiyun "id=%d channel=%d phys_num=%d",
7548*4882a593Smuzhiyun id, channel, phys_num);
7549*4882a593Smuzhiyun break;
7550*4882a593Smuzhiyun default:
7551*4882a593Smuzhiyun ds = "IR2";
7552*4882a593Smuzhiyun break;
7553*4882a593Smuzhiyun }
7554*4882a593Smuzhiyun break;
7555*4882a593Smuzhiyun }
7556*4882a593Smuzhiyun case MPI_EVENT_SAS_DISCOVERY:
7557*4882a593Smuzhiyun {
7558*4882a593Smuzhiyun if (evData0)
7559*4882a593Smuzhiyun ds = "SAS Discovery: Start";
7560*4882a593Smuzhiyun else
7561*4882a593Smuzhiyun ds = "SAS Discovery: Stop";
7562*4882a593Smuzhiyun break;
7563*4882a593Smuzhiyun }
7564*4882a593Smuzhiyun case MPI_EVENT_LOG_ENTRY_ADDED:
7565*4882a593Smuzhiyun ds = "SAS Log Entry Added";
7566*4882a593Smuzhiyun break;
7567*4882a593Smuzhiyun
7568*4882a593Smuzhiyun case MPI_EVENT_SAS_BROADCAST_PRIMITIVE:
7569*4882a593Smuzhiyun {
7570*4882a593Smuzhiyun u8 phy_num = (u8)(evData0);
7571*4882a593Smuzhiyun u8 port_num = (u8)(evData0 >> 8);
7572*4882a593Smuzhiyun u8 port_width = (u8)(evData0 >> 16);
7573*4882a593Smuzhiyun u8 primitive = (u8)(evData0 >> 24);
7574*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7575*4882a593Smuzhiyun "SAS Broadcast Primitive: phy=%d port=%d "
7576*4882a593Smuzhiyun "width=%d primitive=0x%02x",
7577*4882a593Smuzhiyun phy_num, port_num, port_width, primitive);
7578*4882a593Smuzhiyun break;
7579*4882a593Smuzhiyun }
7580*4882a593Smuzhiyun
7581*4882a593Smuzhiyun case MPI_EVENT_SAS_INIT_DEVICE_STATUS_CHANGE:
7582*4882a593Smuzhiyun {
7583*4882a593Smuzhiyun u8 reason = (u8)(evData0);
7584*4882a593Smuzhiyun
7585*4882a593Smuzhiyun switch (reason) {
7586*4882a593Smuzhiyun case MPI_EVENT_SAS_INIT_RC_ADDED:
7587*4882a593Smuzhiyun ds = "SAS Initiator Status Change: Added";
7588*4882a593Smuzhiyun break;
7589*4882a593Smuzhiyun case MPI_EVENT_SAS_INIT_RC_REMOVED:
7590*4882a593Smuzhiyun ds = "SAS Initiator Status Change: Deleted";
7591*4882a593Smuzhiyun break;
7592*4882a593Smuzhiyun default:
7593*4882a593Smuzhiyun ds = "SAS Initiator Status Change";
7594*4882a593Smuzhiyun break;
7595*4882a593Smuzhiyun }
7596*4882a593Smuzhiyun break;
7597*4882a593Smuzhiyun }
7598*4882a593Smuzhiyun
7599*4882a593Smuzhiyun case MPI_EVENT_SAS_INIT_TABLE_OVERFLOW:
7600*4882a593Smuzhiyun {
7601*4882a593Smuzhiyun u8 max_init = (u8)(evData0);
7602*4882a593Smuzhiyun u8 current_init = (u8)(evData0 >> 8);
7603*4882a593Smuzhiyun
7604*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7605*4882a593Smuzhiyun "SAS Initiator Device Table Overflow: max initiators=%02d "
7606*4882a593Smuzhiyun "current initiators=%02d",
7607*4882a593Smuzhiyun max_init, current_init);
7608*4882a593Smuzhiyun break;
7609*4882a593Smuzhiyun }
7610*4882a593Smuzhiyun case MPI_EVENT_SAS_SMP_ERROR:
7611*4882a593Smuzhiyun {
7612*4882a593Smuzhiyun u8 status = (u8)(evData0);
7613*4882a593Smuzhiyun u8 port_num = (u8)(evData0 >> 8);
7614*4882a593Smuzhiyun u8 result = (u8)(evData0 >> 16);
7615*4882a593Smuzhiyun
7616*4882a593Smuzhiyun if (status == MPI_EVENT_SAS_SMP_FUNCTION_RESULT_VALID)
7617*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7618*4882a593Smuzhiyun "SAS SMP Error: port=%d result=0x%02x",
7619*4882a593Smuzhiyun port_num, result);
7620*4882a593Smuzhiyun else if (status == MPI_EVENT_SAS_SMP_CRC_ERROR)
7621*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7622*4882a593Smuzhiyun "SAS SMP Error: port=%d : CRC Error",
7623*4882a593Smuzhiyun port_num);
7624*4882a593Smuzhiyun else if (status == MPI_EVENT_SAS_SMP_TIMEOUT)
7625*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7626*4882a593Smuzhiyun "SAS SMP Error: port=%d : Timeout",
7627*4882a593Smuzhiyun port_num);
7628*4882a593Smuzhiyun else if (status == MPI_EVENT_SAS_SMP_NO_DESTINATION)
7629*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7630*4882a593Smuzhiyun "SAS SMP Error: port=%d : No Destination",
7631*4882a593Smuzhiyun port_num);
7632*4882a593Smuzhiyun else if (status == MPI_EVENT_SAS_SMP_BAD_DESTINATION)
7633*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7634*4882a593Smuzhiyun "SAS SMP Error: port=%d : Bad Destination",
7635*4882a593Smuzhiyun port_num);
7636*4882a593Smuzhiyun else
7637*4882a593Smuzhiyun snprintf(evStr, EVENT_DESCR_STR_SZ,
7638*4882a593Smuzhiyun "SAS SMP Error: port=%d : status=0x%02x",
7639*4882a593Smuzhiyun port_num, status);
7640*4882a593Smuzhiyun break;
7641*4882a593Smuzhiyun }
7642*4882a593Smuzhiyun
7643*4882a593Smuzhiyun case MPI_EVENT_SAS_EXPANDER_STATUS_CHANGE:
7644*4882a593Smuzhiyun {
7645*4882a593Smuzhiyun u8 reason = (u8)(evData0);
7646*4882a593Smuzhiyun
7647*4882a593Smuzhiyun switch (reason) {
7648*4882a593Smuzhiyun case MPI_EVENT_SAS_EXP_RC_ADDED:
7649*4882a593Smuzhiyun ds = "Expander Status Change: Added";
7650*4882a593Smuzhiyun break;
7651*4882a593Smuzhiyun case MPI_EVENT_SAS_EXP_RC_NOT_RESPONDING:
7652*4882a593Smuzhiyun ds = "Expander Status Change: Deleted";
7653*4882a593Smuzhiyun break;
7654*4882a593Smuzhiyun default:
7655*4882a593Smuzhiyun ds = "Expander Status Change";
7656*4882a593Smuzhiyun break;
7657*4882a593Smuzhiyun }
7658*4882a593Smuzhiyun break;
7659*4882a593Smuzhiyun }
7660*4882a593Smuzhiyun
7661*4882a593Smuzhiyun /*
7662*4882a593Smuzhiyun * MPT base "custom" events may be added here...
7663*4882a593Smuzhiyun */
7664*4882a593Smuzhiyun default:
7665*4882a593Smuzhiyun ds = "Unknown";
7666*4882a593Smuzhiyun break;
7667*4882a593Smuzhiyun }
7668*4882a593Smuzhiyun if (ds)
7669*4882a593Smuzhiyun strlcpy(evStr, ds, EVENT_DESCR_STR_SZ);
7670*4882a593Smuzhiyun
7671*4882a593Smuzhiyun
7672*4882a593Smuzhiyun devtprintk(ioc, printk(MYIOC_s_DEBUG_FMT
7673*4882a593Smuzhiyun "MPT event:(%02Xh) : %s\n",
7674*4882a593Smuzhiyun ioc->name, event, evStr));
7675*4882a593Smuzhiyun
7676*4882a593Smuzhiyun devtverboseprintk(ioc, printk(KERN_DEBUG MYNAM
7677*4882a593Smuzhiyun ": Event data:\n"));
7678*4882a593Smuzhiyun for (ii = 0; ii < le16_to_cpu(pEventReply->EventDataLength); ii++)
7679*4882a593Smuzhiyun devtverboseprintk(ioc, printk(" %08x",
7680*4882a593Smuzhiyun le32_to_cpu(pEventReply->Data[ii])));
7681*4882a593Smuzhiyun devtverboseprintk(ioc, printk(KERN_DEBUG "\n"));
7682*4882a593Smuzhiyun }
7683*4882a593Smuzhiyun #endif
7684*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
7685*4882a593Smuzhiyun /**
7686*4882a593Smuzhiyun * ProcessEventNotification - Route EventNotificationReply to all event handlers
7687*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
7688*4882a593Smuzhiyun * @pEventReply: Pointer to EventNotification reply frame
7689*4882a593Smuzhiyun * @evHandlers: Pointer to integer, number of event handlers
7690*4882a593Smuzhiyun *
7691*4882a593Smuzhiyun * Routes a received EventNotificationReply to all currently registered
7692*4882a593Smuzhiyun * event handlers.
7693*4882a593Smuzhiyun * Returns sum of event handlers return values.
7694*4882a593Smuzhiyun */
7695*4882a593Smuzhiyun static int
ProcessEventNotification(MPT_ADAPTER * ioc,EventNotificationReply_t * pEventReply,int * evHandlers)7696*4882a593Smuzhiyun ProcessEventNotification(MPT_ADAPTER *ioc, EventNotificationReply_t *pEventReply, int *evHandlers)
7697*4882a593Smuzhiyun {
7698*4882a593Smuzhiyun u16 evDataLen;
7699*4882a593Smuzhiyun u32 evData0 = 0;
7700*4882a593Smuzhiyun int ii;
7701*4882a593Smuzhiyun u8 cb_idx;
7702*4882a593Smuzhiyun int r = 0;
7703*4882a593Smuzhiyun int handlers = 0;
7704*4882a593Smuzhiyun u8 event;
7705*4882a593Smuzhiyun
7706*4882a593Smuzhiyun /*
7707*4882a593Smuzhiyun * Do platform normalization of values
7708*4882a593Smuzhiyun */
7709*4882a593Smuzhiyun event = le32_to_cpu(pEventReply->Event) & 0xFF;
7710*4882a593Smuzhiyun evDataLen = le16_to_cpu(pEventReply->EventDataLength);
7711*4882a593Smuzhiyun if (evDataLen) {
7712*4882a593Smuzhiyun evData0 = le32_to_cpu(pEventReply->Data[0]);
7713*4882a593Smuzhiyun }
7714*4882a593Smuzhiyun
7715*4882a593Smuzhiyun #ifdef CONFIG_FUSION_LOGGING
7716*4882a593Smuzhiyun if (evDataLen)
7717*4882a593Smuzhiyun mpt_display_event_info(ioc, pEventReply);
7718*4882a593Smuzhiyun #endif
7719*4882a593Smuzhiyun
7720*4882a593Smuzhiyun /*
7721*4882a593Smuzhiyun * Do general / base driver event processing
7722*4882a593Smuzhiyun */
7723*4882a593Smuzhiyun switch(event) {
7724*4882a593Smuzhiyun case MPI_EVENT_EVENT_CHANGE: /* 0A */
7725*4882a593Smuzhiyun if (evDataLen) {
7726*4882a593Smuzhiyun u8 evState = evData0 & 0xFF;
7727*4882a593Smuzhiyun
7728*4882a593Smuzhiyun /* CHECKME! What if evState unexpectedly says OFF (0)? */
7729*4882a593Smuzhiyun
7730*4882a593Smuzhiyun /* Update EventState field in cached IocFacts */
7731*4882a593Smuzhiyun if (ioc->facts.Function) {
7732*4882a593Smuzhiyun ioc->facts.EventState = evState;
7733*4882a593Smuzhiyun }
7734*4882a593Smuzhiyun }
7735*4882a593Smuzhiyun break;
7736*4882a593Smuzhiyun case MPI_EVENT_INTEGRATED_RAID:
7737*4882a593Smuzhiyun mptbase_raid_process_event_data(ioc,
7738*4882a593Smuzhiyun (MpiEventDataRaid_t *)pEventReply->Data);
7739*4882a593Smuzhiyun break;
7740*4882a593Smuzhiyun default:
7741*4882a593Smuzhiyun break;
7742*4882a593Smuzhiyun }
7743*4882a593Smuzhiyun
7744*4882a593Smuzhiyun /*
7745*4882a593Smuzhiyun * Should this event be logged? Events are written sequentially.
7746*4882a593Smuzhiyun * When buffer is full, start again at the top.
7747*4882a593Smuzhiyun */
7748*4882a593Smuzhiyun if (ioc->events && (ioc->eventTypes & ( 1 << event))) {
7749*4882a593Smuzhiyun int idx;
7750*4882a593Smuzhiyun
7751*4882a593Smuzhiyun idx = ioc->eventContext % MPTCTL_EVENT_LOG_SIZE;
7752*4882a593Smuzhiyun
7753*4882a593Smuzhiyun ioc->events[idx].event = event;
7754*4882a593Smuzhiyun ioc->events[idx].eventContext = ioc->eventContext;
7755*4882a593Smuzhiyun
7756*4882a593Smuzhiyun for (ii = 0; ii < 2; ii++) {
7757*4882a593Smuzhiyun if (ii < evDataLen)
7758*4882a593Smuzhiyun ioc->events[idx].data[ii] = le32_to_cpu(pEventReply->Data[ii]);
7759*4882a593Smuzhiyun else
7760*4882a593Smuzhiyun ioc->events[idx].data[ii] = 0;
7761*4882a593Smuzhiyun }
7762*4882a593Smuzhiyun
7763*4882a593Smuzhiyun ioc->eventContext++;
7764*4882a593Smuzhiyun }
7765*4882a593Smuzhiyun
7766*4882a593Smuzhiyun
7767*4882a593Smuzhiyun /*
7768*4882a593Smuzhiyun * Call each currently registered protocol event handler.
7769*4882a593Smuzhiyun */
7770*4882a593Smuzhiyun for (cb_idx = MPT_MAX_PROTOCOL_DRIVERS-1; cb_idx; cb_idx--) {
7771*4882a593Smuzhiyun if (MptEvHandlers[cb_idx]) {
7772*4882a593Smuzhiyun devtverboseprintk(ioc, printk(MYIOC_s_DEBUG_FMT
7773*4882a593Smuzhiyun "Routing Event to event handler #%d\n",
7774*4882a593Smuzhiyun ioc->name, cb_idx));
7775*4882a593Smuzhiyun r += (*(MptEvHandlers[cb_idx]))(ioc, pEventReply);
7776*4882a593Smuzhiyun handlers++;
7777*4882a593Smuzhiyun }
7778*4882a593Smuzhiyun }
7779*4882a593Smuzhiyun /* FIXME? Examine results here? */
7780*4882a593Smuzhiyun
7781*4882a593Smuzhiyun /*
7782*4882a593Smuzhiyun * If needed, send (a single) EventAck.
7783*4882a593Smuzhiyun */
7784*4882a593Smuzhiyun if (pEventReply->AckRequired == MPI_EVENT_NOTIFICATION_ACK_REQUIRED) {
7785*4882a593Smuzhiyun devtverboseprintk(ioc, printk(MYIOC_s_DEBUG_FMT
7786*4882a593Smuzhiyun "EventAck required\n",ioc->name));
7787*4882a593Smuzhiyun if ((ii = SendEventAck(ioc, pEventReply)) != 0) {
7788*4882a593Smuzhiyun devtverboseprintk(ioc, printk(MYIOC_s_DEBUG_FMT "SendEventAck returned %d\n",
7789*4882a593Smuzhiyun ioc->name, ii));
7790*4882a593Smuzhiyun }
7791*4882a593Smuzhiyun }
7792*4882a593Smuzhiyun
7793*4882a593Smuzhiyun *evHandlers = handlers;
7794*4882a593Smuzhiyun return r;
7795*4882a593Smuzhiyun }
7796*4882a593Smuzhiyun
7797*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
7798*4882a593Smuzhiyun /**
7799*4882a593Smuzhiyun * mpt_fc_log_info - Log information returned from Fibre Channel IOC.
7800*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
7801*4882a593Smuzhiyun * @log_info: U32 LogInfo reply word from the IOC
7802*4882a593Smuzhiyun *
7803*4882a593Smuzhiyun * Refer to lsi/mpi_log_fc.h.
7804*4882a593Smuzhiyun */
7805*4882a593Smuzhiyun static void
mpt_fc_log_info(MPT_ADAPTER * ioc,u32 log_info)7806*4882a593Smuzhiyun mpt_fc_log_info(MPT_ADAPTER *ioc, u32 log_info)
7807*4882a593Smuzhiyun {
7808*4882a593Smuzhiyun char *desc = "unknown";
7809*4882a593Smuzhiyun
7810*4882a593Smuzhiyun switch (log_info & 0xFF000000) {
7811*4882a593Smuzhiyun case MPI_IOCLOGINFO_FC_INIT_BASE:
7812*4882a593Smuzhiyun desc = "FCP Initiator";
7813*4882a593Smuzhiyun break;
7814*4882a593Smuzhiyun case MPI_IOCLOGINFO_FC_TARGET_BASE:
7815*4882a593Smuzhiyun desc = "FCP Target";
7816*4882a593Smuzhiyun break;
7817*4882a593Smuzhiyun case MPI_IOCLOGINFO_FC_LAN_BASE:
7818*4882a593Smuzhiyun desc = "LAN";
7819*4882a593Smuzhiyun break;
7820*4882a593Smuzhiyun case MPI_IOCLOGINFO_FC_MSG_BASE:
7821*4882a593Smuzhiyun desc = "MPI Message Layer";
7822*4882a593Smuzhiyun break;
7823*4882a593Smuzhiyun case MPI_IOCLOGINFO_FC_LINK_BASE:
7824*4882a593Smuzhiyun desc = "FC Link";
7825*4882a593Smuzhiyun break;
7826*4882a593Smuzhiyun case MPI_IOCLOGINFO_FC_CTX_BASE:
7827*4882a593Smuzhiyun desc = "Context Manager";
7828*4882a593Smuzhiyun break;
7829*4882a593Smuzhiyun case MPI_IOCLOGINFO_FC_INVALID_FIELD_BYTE_OFFSET:
7830*4882a593Smuzhiyun desc = "Invalid Field Offset";
7831*4882a593Smuzhiyun break;
7832*4882a593Smuzhiyun case MPI_IOCLOGINFO_FC_STATE_CHANGE:
7833*4882a593Smuzhiyun desc = "State Change Info";
7834*4882a593Smuzhiyun break;
7835*4882a593Smuzhiyun }
7836*4882a593Smuzhiyun
7837*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "LogInfo(0x%08x): SubClass={%s}, Value=(0x%06x)\n",
7838*4882a593Smuzhiyun ioc->name, log_info, desc, (log_info & 0xFFFFFF));
7839*4882a593Smuzhiyun }
7840*4882a593Smuzhiyun
7841*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
7842*4882a593Smuzhiyun /**
7843*4882a593Smuzhiyun * mpt_spi_log_info - Log information returned from SCSI Parallel IOC.
7844*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
7845*4882a593Smuzhiyun * @log_info: U32 LogInfo word from the IOC
7846*4882a593Smuzhiyun *
7847*4882a593Smuzhiyun * Refer to lsi/sp_log.h.
7848*4882a593Smuzhiyun */
7849*4882a593Smuzhiyun static void
mpt_spi_log_info(MPT_ADAPTER * ioc,u32 log_info)7850*4882a593Smuzhiyun mpt_spi_log_info(MPT_ADAPTER *ioc, u32 log_info)
7851*4882a593Smuzhiyun {
7852*4882a593Smuzhiyun u32 info = log_info & 0x00FF0000;
7853*4882a593Smuzhiyun char *desc = "unknown";
7854*4882a593Smuzhiyun
7855*4882a593Smuzhiyun switch (info) {
7856*4882a593Smuzhiyun case 0x00010000:
7857*4882a593Smuzhiyun desc = "bug! MID not found";
7858*4882a593Smuzhiyun break;
7859*4882a593Smuzhiyun
7860*4882a593Smuzhiyun case 0x00020000:
7861*4882a593Smuzhiyun desc = "Parity Error";
7862*4882a593Smuzhiyun break;
7863*4882a593Smuzhiyun
7864*4882a593Smuzhiyun case 0x00030000:
7865*4882a593Smuzhiyun desc = "ASYNC Outbound Overrun";
7866*4882a593Smuzhiyun break;
7867*4882a593Smuzhiyun
7868*4882a593Smuzhiyun case 0x00040000:
7869*4882a593Smuzhiyun desc = "SYNC Offset Error";
7870*4882a593Smuzhiyun break;
7871*4882a593Smuzhiyun
7872*4882a593Smuzhiyun case 0x00050000:
7873*4882a593Smuzhiyun desc = "BM Change";
7874*4882a593Smuzhiyun break;
7875*4882a593Smuzhiyun
7876*4882a593Smuzhiyun case 0x00060000:
7877*4882a593Smuzhiyun desc = "Msg In Overflow";
7878*4882a593Smuzhiyun break;
7879*4882a593Smuzhiyun
7880*4882a593Smuzhiyun case 0x00070000:
7881*4882a593Smuzhiyun desc = "DMA Error";
7882*4882a593Smuzhiyun break;
7883*4882a593Smuzhiyun
7884*4882a593Smuzhiyun case 0x00080000:
7885*4882a593Smuzhiyun desc = "Outbound DMA Overrun";
7886*4882a593Smuzhiyun break;
7887*4882a593Smuzhiyun
7888*4882a593Smuzhiyun case 0x00090000:
7889*4882a593Smuzhiyun desc = "Task Management";
7890*4882a593Smuzhiyun break;
7891*4882a593Smuzhiyun
7892*4882a593Smuzhiyun case 0x000A0000:
7893*4882a593Smuzhiyun desc = "Device Problem";
7894*4882a593Smuzhiyun break;
7895*4882a593Smuzhiyun
7896*4882a593Smuzhiyun case 0x000B0000:
7897*4882a593Smuzhiyun desc = "Invalid Phase Change";
7898*4882a593Smuzhiyun break;
7899*4882a593Smuzhiyun
7900*4882a593Smuzhiyun case 0x000C0000:
7901*4882a593Smuzhiyun desc = "Untagged Table Size";
7902*4882a593Smuzhiyun break;
7903*4882a593Smuzhiyun
7904*4882a593Smuzhiyun }
7905*4882a593Smuzhiyun
7906*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT "LogInfo(0x%08x): F/W: %s\n", ioc->name, log_info, desc);
7907*4882a593Smuzhiyun }
7908*4882a593Smuzhiyun
7909*4882a593Smuzhiyun /* strings for sas loginfo */
7910*4882a593Smuzhiyun static char *originator_str[] = {
7911*4882a593Smuzhiyun "IOP", /* 00h */
7912*4882a593Smuzhiyun "PL", /* 01h */
7913*4882a593Smuzhiyun "IR" /* 02h */
7914*4882a593Smuzhiyun };
7915*4882a593Smuzhiyun static char *iop_code_str[] = {
7916*4882a593Smuzhiyun NULL, /* 00h */
7917*4882a593Smuzhiyun "Invalid SAS Address", /* 01h */
7918*4882a593Smuzhiyun NULL, /* 02h */
7919*4882a593Smuzhiyun "Invalid Page", /* 03h */
7920*4882a593Smuzhiyun "Diag Message Error", /* 04h */
7921*4882a593Smuzhiyun "Task Terminated", /* 05h */
7922*4882a593Smuzhiyun "Enclosure Management", /* 06h */
7923*4882a593Smuzhiyun "Target Mode" /* 07h */
7924*4882a593Smuzhiyun };
7925*4882a593Smuzhiyun static char *pl_code_str[] = {
7926*4882a593Smuzhiyun NULL, /* 00h */
7927*4882a593Smuzhiyun "Open Failure", /* 01h */
7928*4882a593Smuzhiyun "Invalid Scatter Gather List", /* 02h */
7929*4882a593Smuzhiyun "Wrong Relative Offset or Frame Length", /* 03h */
7930*4882a593Smuzhiyun "Frame Transfer Error", /* 04h */
7931*4882a593Smuzhiyun "Transmit Frame Connected Low", /* 05h */
7932*4882a593Smuzhiyun "SATA Non-NCQ RW Error Bit Set", /* 06h */
7933*4882a593Smuzhiyun "SATA Read Log Receive Data Error", /* 07h */
7934*4882a593Smuzhiyun "SATA NCQ Fail All Commands After Error", /* 08h */
7935*4882a593Smuzhiyun "SATA Error in Receive Set Device Bit FIS", /* 09h */
7936*4882a593Smuzhiyun "Receive Frame Invalid Message", /* 0Ah */
7937*4882a593Smuzhiyun "Receive Context Message Valid Error", /* 0Bh */
7938*4882a593Smuzhiyun "Receive Frame Current Frame Error", /* 0Ch */
7939*4882a593Smuzhiyun "SATA Link Down", /* 0Dh */
7940*4882a593Smuzhiyun "Discovery SATA Init W IOS", /* 0Eh */
7941*4882a593Smuzhiyun "Config Invalid Page", /* 0Fh */
7942*4882a593Smuzhiyun "Discovery SATA Init Timeout", /* 10h */
7943*4882a593Smuzhiyun "Reset", /* 11h */
7944*4882a593Smuzhiyun "Abort", /* 12h */
7945*4882a593Smuzhiyun "IO Not Yet Executed", /* 13h */
7946*4882a593Smuzhiyun "IO Executed", /* 14h */
7947*4882a593Smuzhiyun "Persistent Reservation Out Not Affiliation "
7948*4882a593Smuzhiyun "Owner", /* 15h */
7949*4882a593Smuzhiyun "Open Transmit DMA Abort", /* 16h */
7950*4882a593Smuzhiyun "IO Device Missing Delay Retry", /* 17h */
7951*4882a593Smuzhiyun "IO Cancelled Due to Receive Error", /* 18h */
7952*4882a593Smuzhiyun NULL, /* 19h */
7953*4882a593Smuzhiyun NULL, /* 1Ah */
7954*4882a593Smuzhiyun NULL, /* 1Bh */
7955*4882a593Smuzhiyun NULL, /* 1Ch */
7956*4882a593Smuzhiyun NULL, /* 1Dh */
7957*4882a593Smuzhiyun NULL, /* 1Eh */
7958*4882a593Smuzhiyun NULL, /* 1Fh */
7959*4882a593Smuzhiyun "Enclosure Management" /* 20h */
7960*4882a593Smuzhiyun };
7961*4882a593Smuzhiyun static char *ir_code_str[] = {
7962*4882a593Smuzhiyun "Raid Action Error", /* 00h */
7963*4882a593Smuzhiyun NULL, /* 00h */
7964*4882a593Smuzhiyun NULL, /* 01h */
7965*4882a593Smuzhiyun NULL, /* 02h */
7966*4882a593Smuzhiyun NULL, /* 03h */
7967*4882a593Smuzhiyun NULL, /* 04h */
7968*4882a593Smuzhiyun NULL, /* 05h */
7969*4882a593Smuzhiyun NULL, /* 06h */
7970*4882a593Smuzhiyun NULL /* 07h */
7971*4882a593Smuzhiyun };
7972*4882a593Smuzhiyun static char *raid_sub_code_str[] = {
7973*4882a593Smuzhiyun NULL, /* 00h */
7974*4882a593Smuzhiyun "Volume Creation Failed: Data Passed too "
7975*4882a593Smuzhiyun "Large", /* 01h */
7976*4882a593Smuzhiyun "Volume Creation Failed: Duplicate Volumes "
7977*4882a593Smuzhiyun "Attempted", /* 02h */
7978*4882a593Smuzhiyun "Volume Creation Failed: Max Number "
7979*4882a593Smuzhiyun "Supported Volumes Exceeded", /* 03h */
7980*4882a593Smuzhiyun "Volume Creation Failed: DMA Error", /* 04h */
7981*4882a593Smuzhiyun "Volume Creation Failed: Invalid Volume Type", /* 05h */
7982*4882a593Smuzhiyun "Volume Creation Failed: Error Reading "
7983*4882a593Smuzhiyun "MFG Page 4", /* 06h */
7984*4882a593Smuzhiyun "Volume Creation Failed: Creating Internal "
7985*4882a593Smuzhiyun "Structures", /* 07h */
7986*4882a593Smuzhiyun NULL, /* 08h */
7987*4882a593Smuzhiyun NULL, /* 09h */
7988*4882a593Smuzhiyun NULL, /* 0Ah */
7989*4882a593Smuzhiyun NULL, /* 0Bh */
7990*4882a593Smuzhiyun NULL, /* 0Ch */
7991*4882a593Smuzhiyun NULL, /* 0Dh */
7992*4882a593Smuzhiyun NULL, /* 0Eh */
7993*4882a593Smuzhiyun NULL, /* 0Fh */
7994*4882a593Smuzhiyun "Activation failed: Already Active Volume", /* 10h */
7995*4882a593Smuzhiyun "Activation failed: Unsupported Volume Type", /* 11h */
7996*4882a593Smuzhiyun "Activation failed: Too Many Active Volumes", /* 12h */
7997*4882a593Smuzhiyun "Activation failed: Volume ID in Use", /* 13h */
7998*4882a593Smuzhiyun "Activation failed: Reported Failure", /* 14h */
7999*4882a593Smuzhiyun "Activation failed: Importing a Volume", /* 15h */
8000*4882a593Smuzhiyun NULL, /* 16h */
8001*4882a593Smuzhiyun NULL, /* 17h */
8002*4882a593Smuzhiyun NULL, /* 18h */
8003*4882a593Smuzhiyun NULL, /* 19h */
8004*4882a593Smuzhiyun NULL, /* 1Ah */
8005*4882a593Smuzhiyun NULL, /* 1Bh */
8006*4882a593Smuzhiyun NULL, /* 1Ch */
8007*4882a593Smuzhiyun NULL, /* 1Dh */
8008*4882a593Smuzhiyun NULL, /* 1Eh */
8009*4882a593Smuzhiyun NULL, /* 1Fh */
8010*4882a593Smuzhiyun "Phys Disk failed: Too Many Phys Disks", /* 20h */
8011*4882a593Smuzhiyun "Phys Disk failed: Data Passed too Large", /* 21h */
8012*4882a593Smuzhiyun "Phys Disk failed: DMA Error", /* 22h */
8013*4882a593Smuzhiyun "Phys Disk failed: Invalid <channel:id>", /* 23h */
8014*4882a593Smuzhiyun "Phys Disk failed: Creating Phys Disk Config "
8015*4882a593Smuzhiyun "Page", /* 24h */
8016*4882a593Smuzhiyun NULL, /* 25h */
8017*4882a593Smuzhiyun NULL, /* 26h */
8018*4882a593Smuzhiyun NULL, /* 27h */
8019*4882a593Smuzhiyun NULL, /* 28h */
8020*4882a593Smuzhiyun NULL, /* 29h */
8021*4882a593Smuzhiyun NULL, /* 2Ah */
8022*4882a593Smuzhiyun NULL, /* 2Bh */
8023*4882a593Smuzhiyun NULL, /* 2Ch */
8024*4882a593Smuzhiyun NULL, /* 2Dh */
8025*4882a593Smuzhiyun NULL, /* 2Eh */
8026*4882a593Smuzhiyun NULL, /* 2Fh */
8027*4882a593Smuzhiyun "Compatibility Error: IR Disabled", /* 30h */
8028*4882a593Smuzhiyun "Compatibility Error: Inquiry Command Failed", /* 31h */
8029*4882a593Smuzhiyun "Compatibility Error: Device not Direct Access "
8030*4882a593Smuzhiyun "Device ", /* 32h */
8031*4882a593Smuzhiyun "Compatibility Error: Removable Device Found", /* 33h */
8032*4882a593Smuzhiyun "Compatibility Error: Device SCSI Version not "
8033*4882a593Smuzhiyun "2 or Higher", /* 34h */
8034*4882a593Smuzhiyun "Compatibility Error: SATA Device, 48 BIT LBA "
8035*4882a593Smuzhiyun "not Supported", /* 35h */
8036*4882a593Smuzhiyun "Compatibility Error: Device doesn't have "
8037*4882a593Smuzhiyun "512 Byte Block Sizes", /* 36h */
8038*4882a593Smuzhiyun "Compatibility Error: Volume Type Check Failed", /* 37h */
8039*4882a593Smuzhiyun "Compatibility Error: Volume Type is "
8040*4882a593Smuzhiyun "Unsupported by FW", /* 38h */
8041*4882a593Smuzhiyun "Compatibility Error: Disk Drive too Small for "
8042*4882a593Smuzhiyun "use in Volume", /* 39h */
8043*4882a593Smuzhiyun "Compatibility Error: Phys Disk for Create "
8044*4882a593Smuzhiyun "Volume not Found", /* 3Ah */
8045*4882a593Smuzhiyun "Compatibility Error: Too Many or too Few "
8046*4882a593Smuzhiyun "Disks for Volume Type", /* 3Bh */
8047*4882a593Smuzhiyun "Compatibility Error: Disk stripe Sizes "
8048*4882a593Smuzhiyun "Must be 64KB", /* 3Ch */
8049*4882a593Smuzhiyun "Compatibility Error: IME Size Limited to < 2TB", /* 3Dh */
8050*4882a593Smuzhiyun };
8051*4882a593Smuzhiyun
8052*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
8053*4882a593Smuzhiyun /**
8054*4882a593Smuzhiyun * mpt_sas_log_info - Log information returned from SAS IOC.
8055*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
8056*4882a593Smuzhiyun * @log_info: U32 LogInfo reply word from the IOC
8057*4882a593Smuzhiyun * @cb_idx: callback function's handle
8058*4882a593Smuzhiyun *
8059*4882a593Smuzhiyun * Refer to lsi/mpi_log_sas.h.
8060*4882a593Smuzhiyun **/
8061*4882a593Smuzhiyun static void
mpt_sas_log_info(MPT_ADAPTER * ioc,u32 log_info,u8 cb_idx)8062*4882a593Smuzhiyun mpt_sas_log_info(MPT_ADAPTER *ioc, u32 log_info, u8 cb_idx)
8063*4882a593Smuzhiyun {
8064*4882a593Smuzhiyun union loginfo_type {
8065*4882a593Smuzhiyun u32 loginfo;
8066*4882a593Smuzhiyun struct {
8067*4882a593Smuzhiyun u32 subcode:16;
8068*4882a593Smuzhiyun u32 code:8;
8069*4882a593Smuzhiyun u32 originator:4;
8070*4882a593Smuzhiyun u32 bus_type:4;
8071*4882a593Smuzhiyun } dw;
8072*4882a593Smuzhiyun };
8073*4882a593Smuzhiyun union loginfo_type sas_loginfo;
8074*4882a593Smuzhiyun char *originator_desc = NULL;
8075*4882a593Smuzhiyun char *code_desc = NULL;
8076*4882a593Smuzhiyun char *sub_code_desc = NULL;
8077*4882a593Smuzhiyun
8078*4882a593Smuzhiyun sas_loginfo.loginfo = log_info;
8079*4882a593Smuzhiyun if ((sas_loginfo.dw.bus_type != 3 /*SAS*/) &&
8080*4882a593Smuzhiyun (sas_loginfo.dw.originator < ARRAY_SIZE(originator_str)))
8081*4882a593Smuzhiyun return;
8082*4882a593Smuzhiyun
8083*4882a593Smuzhiyun originator_desc = originator_str[sas_loginfo.dw.originator];
8084*4882a593Smuzhiyun
8085*4882a593Smuzhiyun switch (sas_loginfo.dw.originator) {
8086*4882a593Smuzhiyun
8087*4882a593Smuzhiyun case 0: /* IOP */
8088*4882a593Smuzhiyun if (sas_loginfo.dw.code <
8089*4882a593Smuzhiyun ARRAY_SIZE(iop_code_str))
8090*4882a593Smuzhiyun code_desc = iop_code_str[sas_loginfo.dw.code];
8091*4882a593Smuzhiyun break;
8092*4882a593Smuzhiyun case 1: /* PL */
8093*4882a593Smuzhiyun if (sas_loginfo.dw.code <
8094*4882a593Smuzhiyun ARRAY_SIZE(pl_code_str))
8095*4882a593Smuzhiyun code_desc = pl_code_str[sas_loginfo.dw.code];
8096*4882a593Smuzhiyun break;
8097*4882a593Smuzhiyun case 2: /* IR */
8098*4882a593Smuzhiyun if (sas_loginfo.dw.code >=
8099*4882a593Smuzhiyun ARRAY_SIZE(ir_code_str))
8100*4882a593Smuzhiyun break;
8101*4882a593Smuzhiyun code_desc = ir_code_str[sas_loginfo.dw.code];
8102*4882a593Smuzhiyun if (sas_loginfo.dw.subcode >=
8103*4882a593Smuzhiyun ARRAY_SIZE(raid_sub_code_str))
8104*4882a593Smuzhiyun break;
8105*4882a593Smuzhiyun if (sas_loginfo.dw.code == 0)
8106*4882a593Smuzhiyun sub_code_desc =
8107*4882a593Smuzhiyun raid_sub_code_str[sas_loginfo.dw.subcode];
8108*4882a593Smuzhiyun break;
8109*4882a593Smuzhiyun default:
8110*4882a593Smuzhiyun return;
8111*4882a593Smuzhiyun }
8112*4882a593Smuzhiyun
8113*4882a593Smuzhiyun if (sub_code_desc != NULL)
8114*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT
8115*4882a593Smuzhiyun "LogInfo(0x%08x): Originator={%s}, Code={%s},"
8116*4882a593Smuzhiyun " SubCode={%s} cb_idx %s\n",
8117*4882a593Smuzhiyun ioc->name, log_info, originator_desc, code_desc,
8118*4882a593Smuzhiyun sub_code_desc, MptCallbacksName[cb_idx]);
8119*4882a593Smuzhiyun else if (code_desc != NULL)
8120*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT
8121*4882a593Smuzhiyun "LogInfo(0x%08x): Originator={%s}, Code={%s},"
8122*4882a593Smuzhiyun " SubCode(0x%04x) cb_idx %s\n",
8123*4882a593Smuzhiyun ioc->name, log_info, originator_desc, code_desc,
8124*4882a593Smuzhiyun sas_loginfo.dw.subcode, MptCallbacksName[cb_idx]);
8125*4882a593Smuzhiyun else
8126*4882a593Smuzhiyun printk(MYIOC_s_INFO_FMT
8127*4882a593Smuzhiyun "LogInfo(0x%08x): Originator={%s}, Code=(0x%02x),"
8128*4882a593Smuzhiyun " SubCode(0x%04x) cb_idx %s\n",
8129*4882a593Smuzhiyun ioc->name, log_info, originator_desc,
8130*4882a593Smuzhiyun sas_loginfo.dw.code, sas_loginfo.dw.subcode,
8131*4882a593Smuzhiyun MptCallbacksName[cb_idx]);
8132*4882a593Smuzhiyun }
8133*4882a593Smuzhiyun
8134*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
8135*4882a593Smuzhiyun /**
8136*4882a593Smuzhiyun * mpt_iocstatus_info_config - IOCSTATUS information for config pages
8137*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
8138*4882a593Smuzhiyun * @ioc_status: U32 IOCStatus word from IOC
8139*4882a593Smuzhiyun * @mf: Pointer to MPT request frame
8140*4882a593Smuzhiyun *
8141*4882a593Smuzhiyun * Refer to lsi/mpi.h.
8142*4882a593Smuzhiyun **/
8143*4882a593Smuzhiyun static void
mpt_iocstatus_info_config(MPT_ADAPTER * ioc,u32 ioc_status,MPT_FRAME_HDR * mf)8144*4882a593Smuzhiyun mpt_iocstatus_info_config(MPT_ADAPTER *ioc, u32 ioc_status, MPT_FRAME_HDR *mf)
8145*4882a593Smuzhiyun {
8146*4882a593Smuzhiyun Config_t *pReq = (Config_t *)mf;
8147*4882a593Smuzhiyun char extend_desc[EVENT_DESCR_STR_SZ];
8148*4882a593Smuzhiyun char *desc = NULL;
8149*4882a593Smuzhiyun u32 form;
8150*4882a593Smuzhiyun u8 page_type;
8151*4882a593Smuzhiyun
8152*4882a593Smuzhiyun if (pReq->Header.PageType == MPI_CONFIG_PAGETYPE_EXTENDED)
8153*4882a593Smuzhiyun page_type = pReq->ExtPageType;
8154*4882a593Smuzhiyun else
8155*4882a593Smuzhiyun page_type = pReq->Header.PageType;
8156*4882a593Smuzhiyun
8157*4882a593Smuzhiyun /*
8158*4882a593Smuzhiyun * ignore invalid page messages for GET_NEXT_HANDLE
8159*4882a593Smuzhiyun */
8160*4882a593Smuzhiyun form = le32_to_cpu(pReq->PageAddress);
8161*4882a593Smuzhiyun if (ioc_status == MPI_IOCSTATUS_CONFIG_INVALID_PAGE) {
8162*4882a593Smuzhiyun if (page_type == MPI_CONFIG_EXTPAGETYPE_SAS_DEVICE ||
8163*4882a593Smuzhiyun page_type == MPI_CONFIG_EXTPAGETYPE_SAS_EXPANDER ||
8164*4882a593Smuzhiyun page_type == MPI_CONFIG_EXTPAGETYPE_ENCLOSURE) {
8165*4882a593Smuzhiyun if ((form >> MPI_SAS_DEVICE_PGAD_FORM_SHIFT) ==
8166*4882a593Smuzhiyun MPI_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE)
8167*4882a593Smuzhiyun return;
8168*4882a593Smuzhiyun }
8169*4882a593Smuzhiyun if (page_type == MPI_CONFIG_PAGETYPE_FC_DEVICE)
8170*4882a593Smuzhiyun if ((form & MPI_FC_DEVICE_PGAD_FORM_MASK) ==
8171*4882a593Smuzhiyun MPI_FC_DEVICE_PGAD_FORM_NEXT_DID)
8172*4882a593Smuzhiyun return;
8173*4882a593Smuzhiyun }
8174*4882a593Smuzhiyun
8175*4882a593Smuzhiyun snprintf(extend_desc, EVENT_DESCR_STR_SZ,
8176*4882a593Smuzhiyun "type=%02Xh, page=%02Xh, action=%02Xh, form=%08Xh",
8177*4882a593Smuzhiyun page_type, pReq->Header.PageNumber, pReq->Action, form);
8178*4882a593Smuzhiyun
8179*4882a593Smuzhiyun switch (ioc_status) {
8180*4882a593Smuzhiyun
8181*4882a593Smuzhiyun case MPI_IOCSTATUS_CONFIG_INVALID_ACTION: /* 0x0020 */
8182*4882a593Smuzhiyun desc = "Config Page Invalid Action";
8183*4882a593Smuzhiyun break;
8184*4882a593Smuzhiyun
8185*4882a593Smuzhiyun case MPI_IOCSTATUS_CONFIG_INVALID_TYPE: /* 0x0021 */
8186*4882a593Smuzhiyun desc = "Config Page Invalid Type";
8187*4882a593Smuzhiyun break;
8188*4882a593Smuzhiyun
8189*4882a593Smuzhiyun case MPI_IOCSTATUS_CONFIG_INVALID_PAGE: /* 0x0022 */
8190*4882a593Smuzhiyun desc = "Config Page Invalid Page";
8191*4882a593Smuzhiyun break;
8192*4882a593Smuzhiyun
8193*4882a593Smuzhiyun case MPI_IOCSTATUS_CONFIG_INVALID_DATA: /* 0x0023 */
8194*4882a593Smuzhiyun desc = "Config Page Invalid Data";
8195*4882a593Smuzhiyun break;
8196*4882a593Smuzhiyun
8197*4882a593Smuzhiyun case MPI_IOCSTATUS_CONFIG_NO_DEFAULTS: /* 0x0024 */
8198*4882a593Smuzhiyun desc = "Config Page No Defaults";
8199*4882a593Smuzhiyun break;
8200*4882a593Smuzhiyun
8201*4882a593Smuzhiyun case MPI_IOCSTATUS_CONFIG_CANT_COMMIT: /* 0x0025 */
8202*4882a593Smuzhiyun desc = "Config Page Can't Commit";
8203*4882a593Smuzhiyun break;
8204*4882a593Smuzhiyun }
8205*4882a593Smuzhiyun
8206*4882a593Smuzhiyun if (!desc)
8207*4882a593Smuzhiyun return;
8208*4882a593Smuzhiyun
8209*4882a593Smuzhiyun dreplyprintk(ioc, printk(MYIOC_s_DEBUG_FMT "IOCStatus(0x%04X): %s: %s\n",
8210*4882a593Smuzhiyun ioc->name, ioc_status, desc, extend_desc));
8211*4882a593Smuzhiyun }
8212*4882a593Smuzhiyun
8213*4882a593Smuzhiyun /**
8214*4882a593Smuzhiyun * mpt_iocstatus_info - IOCSTATUS information returned from IOC.
8215*4882a593Smuzhiyun * @ioc: Pointer to MPT_ADAPTER structure
8216*4882a593Smuzhiyun * @ioc_status: U32 IOCStatus word from IOC
8217*4882a593Smuzhiyun * @mf: Pointer to MPT request frame
8218*4882a593Smuzhiyun *
8219*4882a593Smuzhiyun * Refer to lsi/mpi.h.
8220*4882a593Smuzhiyun **/
8221*4882a593Smuzhiyun static void
mpt_iocstatus_info(MPT_ADAPTER * ioc,u32 ioc_status,MPT_FRAME_HDR * mf)8222*4882a593Smuzhiyun mpt_iocstatus_info(MPT_ADAPTER *ioc, u32 ioc_status, MPT_FRAME_HDR *mf)
8223*4882a593Smuzhiyun {
8224*4882a593Smuzhiyun u32 status = ioc_status & MPI_IOCSTATUS_MASK;
8225*4882a593Smuzhiyun char *desc = NULL;
8226*4882a593Smuzhiyun
8227*4882a593Smuzhiyun switch (status) {
8228*4882a593Smuzhiyun
8229*4882a593Smuzhiyun /****************************************************************************/
8230*4882a593Smuzhiyun /* Common IOCStatus values for all replies */
8231*4882a593Smuzhiyun /****************************************************************************/
8232*4882a593Smuzhiyun
8233*4882a593Smuzhiyun case MPI_IOCSTATUS_INVALID_FUNCTION: /* 0x0001 */
8234*4882a593Smuzhiyun desc = "Invalid Function";
8235*4882a593Smuzhiyun break;
8236*4882a593Smuzhiyun
8237*4882a593Smuzhiyun case MPI_IOCSTATUS_BUSY: /* 0x0002 */
8238*4882a593Smuzhiyun desc = "Busy";
8239*4882a593Smuzhiyun break;
8240*4882a593Smuzhiyun
8241*4882a593Smuzhiyun case MPI_IOCSTATUS_INVALID_SGL: /* 0x0003 */
8242*4882a593Smuzhiyun desc = "Invalid SGL";
8243*4882a593Smuzhiyun break;
8244*4882a593Smuzhiyun
8245*4882a593Smuzhiyun case MPI_IOCSTATUS_INTERNAL_ERROR: /* 0x0004 */
8246*4882a593Smuzhiyun desc = "Internal Error";
8247*4882a593Smuzhiyun break;
8248*4882a593Smuzhiyun
8249*4882a593Smuzhiyun case MPI_IOCSTATUS_RESERVED: /* 0x0005 */
8250*4882a593Smuzhiyun desc = "Reserved";
8251*4882a593Smuzhiyun break;
8252*4882a593Smuzhiyun
8253*4882a593Smuzhiyun case MPI_IOCSTATUS_INSUFFICIENT_RESOURCES: /* 0x0006 */
8254*4882a593Smuzhiyun desc = "Insufficient Resources";
8255*4882a593Smuzhiyun break;
8256*4882a593Smuzhiyun
8257*4882a593Smuzhiyun case MPI_IOCSTATUS_INVALID_FIELD: /* 0x0007 */
8258*4882a593Smuzhiyun desc = "Invalid Field";
8259*4882a593Smuzhiyun break;
8260*4882a593Smuzhiyun
8261*4882a593Smuzhiyun case MPI_IOCSTATUS_INVALID_STATE: /* 0x0008 */
8262*4882a593Smuzhiyun desc = "Invalid State";
8263*4882a593Smuzhiyun break;
8264*4882a593Smuzhiyun
8265*4882a593Smuzhiyun /****************************************************************************/
8266*4882a593Smuzhiyun /* Config IOCStatus values */
8267*4882a593Smuzhiyun /****************************************************************************/
8268*4882a593Smuzhiyun
8269*4882a593Smuzhiyun case MPI_IOCSTATUS_CONFIG_INVALID_ACTION: /* 0x0020 */
8270*4882a593Smuzhiyun case MPI_IOCSTATUS_CONFIG_INVALID_TYPE: /* 0x0021 */
8271*4882a593Smuzhiyun case MPI_IOCSTATUS_CONFIG_INVALID_PAGE: /* 0x0022 */
8272*4882a593Smuzhiyun case MPI_IOCSTATUS_CONFIG_INVALID_DATA: /* 0x0023 */
8273*4882a593Smuzhiyun case MPI_IOCSTATUS_CONFIG_NO_DEFAULTS: /* 0x0024 */
8274*4882a593Smuzhiyun case MPI_IOCSTATUS_CONFIG_CANT_COMMIT: /* 0x0025 */
8275*4882a593Smuzhiyun mpt_iocstatus_info_config(ioc, status, mf);
8276*4882a593Smuzhiyun break;
8277*4882a593Smuzhiyun
8278*4882a593Smuzhiyun /****************************************************************************/
8279*4882a593Smuzhiyun /* SCSIIO Reply (SPI, FCP, SAS) initiator values */
8280*4882a593Smuzhiyun /* */
8281*4882a593Smuzhiyun /* Look at mptscsih_iocstatus_info_scsiio in mptscsih.c */
8282*4882a593Smuzhiyun /* */
8283*4882a593Smuzhiyun /****************************************************************************/
8284*4882a593Smuzhiyun
8285*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_RECOVERED_ERROR: /* 0x0040 */
8286*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_DATA_UNDERRUN: /* 0x0045 */
8287*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_INVALID_BUS: /* 0x0041 */
8288*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_INVALID_TARGETID: /* 0x0042 */
8289*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_DEVICE_NOT_THERE: /* 0x0043 */
8290*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_DATA_OVERRUN: /* 0x0044 */
8291*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_IO_DATA_ERROR: /* 0x0046 */
8292*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_PROTOCOL_ERROR: /* 0x0047 */
8293*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_TASK_TERMINATED: /* 0x0048 */
8294*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_RESIDUAL_MISMATCH: /* 0x0049 */
8295*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_TASK_MGMT_FAILED: /* 0x004A */
8296*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_IOC_TERMINATED: /* 0x004B */
8297*4882a593Smuzhiyun case MPI_IOCSTATUS_SCSI_EXT_TERMINATED: /* 0x004C */
8298*4882a593Smuzhiyun break;
8299*4882a593Smuzhiyun
8300*4882a593Smuzhiyun /****************************************************************************/
8301*4882a593Smuzhiyun /* SCSI Target values */
8302*4882a593Smuzhiyun /****************************************************************************/
8303*4882a593Smuzhiyun
8304*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_PRIORITY_IO: /* 0x0060 */
8305*4882a593Smuzhiyun desc = "Target: Priority IO";
8306*4882a593Smuzhiyun break;
8307*4882a593Smuzhiyun
8308*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_INVALID_PORT: /* 0x0061 */
8309*4882a593Smuzhiyun desc = "Target: Invalid Port";
8310*4882a593Smuzhiyun break;
8311*4882a593Smuzhiyun
8312*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_INVALID_IO_INDEX: /* 0x0062 */
8313*4882a593Smuzhiyun desc = "Target Invalid IO Index:";
8314*4882a593Smuzhiyun break;
8315*4882a593Smuzhiyun
8316*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_ABORTED: /* 0x0063 */
8317*4882a593Smuzhiyun desc = "Target: Aborted";
8318*4882a593Smuzhiyun break;
8319*4882a593Smuzhiyun
8320*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_NO_CONN_RETRYABLE: /* 0x0064 */
8321*4882a593Smuzhiyun desc = "Target: No Conn Retryable";
8322*4882a593Smuzhiyun break;
8323*4882a593Smuzhiyun
8324*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_NO_CONNECTION: /* 0x0065 */
8325*4882a593Smuzhiyun desc = "Target: No Connection";
8326*4882a593Smuzhiyun break;
8327*4882a593Smuzhiyun
8328*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH: /* 0x006A */
8329*4882a593Smuzhiyun desc = "Target: Transfer Count Mismatch";
8330*4882a593Smuzhiyun break;
8331*4882a593Smuzhiyun
8332*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_STS_DATA_NOT_SENT: /* 0x006B */
8333*4882a593Smuzhiyun desc = "Target: STS Data not Sent";
8334*4882a593Smuzhiyun break;
8335*4882a593Smuzhiyun
8336*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_DATA_OFFSET_ERROR: /* 0x006D */
8337*4882a593Smuzhiyun desc = "Target: Data Offset Error";
8338*4882a593Smuzhiyun break;
8339*4882a593Smuzhiyun
8340*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA: /* 0x006E */
8341*4882a593Smuzhiyun desc = "Target: Too Much Write Data";
8342*4882a593Smuzhiyun break;
8343*4882a593Smuzhiyun
8344*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_IU_TOO_SHORT: /* 0x006F */
8345*4882a593Smuzhiyun desc = "Target: IU Too Short";
8346*4882a593Smuzhiyun break;
8347*4882a593Smuzhiyun
8348*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT: /* 0x0070 */
8349*4882a593Smuzhiyun desc = "Target: ACK NAK Timeout";
8350*4882a593Smuzhiyun break;
8351*4882a593Smuzhiyun
8352*4882a593Smuzhiyun case MPI_IOCSTATUS_TARGET_NAK_RECEIVED: /* 0x0071 */
8353*4882a593Smuzhiyun desc = "Target: Nak Received";
8354*4882a593Smuzhiyun break;
8355*4882a593Smuzhiyun
8356*4882a593Smuzhiyun /****************************************************************************/
8357*4882a593Smuzhiyun /* Fibre Channel Direct Access values */
8358*4882a593Smuzhiyun /****************************************************************************/
8359*4882a593Smuzhiyun
8360*4882a593Smuzhiyun case MPI_IOCSTATUS_FC_ABORTED: /* 0x0066 */
8361*4882a593Smuzhiyun desc = "FC: Aborted";
8362*4882a593Smuzhiyun break;
8363*4882a593Smuzhiyun
8364*4882a593Smuzhiyun case MPI_IOCSTATUS_FC_RX_ID_INVALID: /* 0x0067 */
8365*4882a593Smuzhiyun desc = "FC: RX ID Invalid";
8366*4882a593Smuzhiyun break;
8367*4882a593Smuzhiyun
8368*4882a593Smuzhiyun case MPI_IOCSTATUS_FC_DID_INVALID: /* 0x0068 */
8369*4882a593Smuzhiyun desc = "FC: DID Invalid";
8370*4882a593Smuzhiyun break;
8371*4882a593Smuzhiyun
8372*4882a593Smuzhiyun case MPI_IOCSTATUS_FC_NODE_LOGGED_OUT: /* 0x0069 */
8373*4882a593Smuzhiyun desc = "FC: Node Logged Out";
8374*4882a593Smuzhiyun break;
8375*4882a593Smuzhiyun
8376*4882a593Smuzhiyun case MPI_IOCSTATUS_FC_EXCHANGE_CANCELED: /* 0x006C */
8377*4882a593Smuzhiyun desc = "FC: Exchange Canceled";
8378*4882a593Smuzhiyun break;
8379*4882a593Smuzhiyun
8380*4882a593Smuzhiyun /****************************************************************************/
8381*4882a593Smuzhiyun /* LAN values */
8382*4882a593Smuzhiyun /****************************************************************************/
8383*4882a593Smuzhiyun
8384*4882a593Smuzhiyun case MPI_IOCSTATUS_LAN_DEVICE_NOT_FOUND: /* 0x0080 */
8385*4882a593Smuzhiyun desc = "LAN: Device not Found";
8386*4882a593Smuzhiyun break;
8387*4882a593Smuzhiyun
8388*4882a593Smuzhiyun case MPI_IOCSTATUS_LAN_DEVICE_FAILURE: /* 0x0081 */
8389*4882a593Smuzhiyun desc = "LAN: Device Failure";
8390*4882a593Smuzhiyun break;
8391*4882a593Smuzhiyun
8392*4882a593Smuzhiyun case MPI_IOCSTATUS_LAN_TRANSMIT_ERROR: /* 0x0082 */
8393*4882a593Smuzhiyun desc = "LAN: Transmit Error";
8394*4882a593Smuzhiyun break;
8395*4882a593Smuzhiyun
8396*4882a593Smuzhiyun case MPI_IOCSTATUS_LAN_TRANSMIT_ABORTED: /* 0x0083 */
8397*4882a593Smuzhiyun desc = "LAN: Transmit Aborted";
8398*4882a593Smuzhiyun break;
8399*4882a593Smuzhiyun
8400*4882a593Smuzhiyun case MPI_IOCSTATUS_LAN_RECEIVE_ERROR: /* 0x0084 */
8401*4882a593Smuzhiyun desc = "LAN: Receive Error";
8402*4882a593Smuzhiyun break;
8403*4882a593Smuzhiyun
8404*4882a593Smuzhiyun case MPI_IOCSTATUS_LAN_RECEIVE_ABORTED: /* 0x0085 */
8405*4882a593Smuzhiyun desc = "LAN: Receive Aborted";
8406*4882a593Smuzhiyun break;
8407*4882a593Smuzhiyun
8408*4882a593Smuzhiyun case MPI_IOCSTATUS_LAN_PARTIAL_PACKET: /* 0x0086 */
8409*4882a593Smuzhiyun desc = "LAN: Partial Packet";
8410*4882a593Smuzhiyun break;
8411*4882a593Smuzhiyun
8412*4882a593Smuzhiyun case MPI_IOCSTATUS_LAN_CANCELED: /* 0x0087 */
8413*4882a593Smuzhiyun desc = "LAN: Canceled";
8414*4882a593Smuzhiyun break;
8415*4882a593Smuzhiyun
8416*4882a593Smuzhiyun /****************************************************************************/
8417*4882a593Smuzhiyun /* Serial Attached SCSI values */
8418*4882a593Smuzhiyun /****************************************************************************/
8419*4882a593Smuzhiyun
8420*4882a593Smuzhiyun case MPI_IOCSTATUS_SAS_SMP_REQUEST_FAILED: /* 0x0090 */
8421*4882a593Smuzhiyun desc = "SAS: SMP Request Failed";
8422*4882a593Smuzhiyun break;
8423*4882a593Smuzhiyun
8424*4882a593Smuzhiyun case MPI_IOCSTATUS_SAS_SMP_DATA_OVERRUN: /* 0x0090 */
8425*4882a593Smuzhiyun desc = "SAS: SMP Data Overrun";
8426*4882a593Smuzhiyun break;
8427*4882a593Smuzhiyun
8428*4882a593Smuzhiyun default:
8429*4882a593Smuzhiyun desc = "Others";
8430*4882a593Smuzhiyun break;
8431*4882a593Smuzhiyun }
8432*4882a593Smuzhiyun
8433*4882a593Smuzhiyun if (!desc)
8434*4882a593Smuzhiyun return;
8435*4882a593Smuzhiyun
8436*4882a593Smuzhiyun dreplyprintk(ioc, printk(MYIOC_s_DEBUG_FMT "IOCStatus(0x%04X): %s\n",
8437*4882a593Smuzhiyun ioc->name, status, desc));
8438*4882a593Smuzhiyun }
8439*4882a593Smuzhiyun
8440*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
8441*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_attach);
8442*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_detach);
8443*4882a593Smuzhiyun #ifdef CONFIG_PM
8444*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_resume);
8445*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_suspend);
8446*4882a593Smuzhiyun #endif
8447*4882a593Smuzhiyun EXPORT_SYMBOL(ioc_list);
8448*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_register);
8449*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_deregister);
8450*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_event_register);
8451*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_event_deregister);
8452*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_reset_register);
8453*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_reset_deregister);
8454*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_device_driver_register);
8455*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_device_driver_deregister);
8456*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_get_msg_frame);
8457*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_put_msg_frame);
8458*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_put_msg_frame_hi_pri);
8459*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_free_msg_frame);
8460*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_send_handshake_request);
8461*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_verify_adapter);
8462*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_GetIocState);
8463*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_print_ioc_summary);
8464*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_HardResetHandler);
8465*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_config);
8466*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_findImVolumes);
8467*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_alloc_fw_memory);
8468*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_free_fw_memory);
8469*4882a593Smuzhiyun EXPORT_SYMBOL(mptbase_sas_persist_operation);
8470*4882a593Smuzhiyun EXPORT_SYMBOL(mpt_raid_phys_disk_pg0);
8471*4882a593Smuzhiyun
8472*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
8473*4882a593Smuzhiyun /**
8474*4882a593Smuzhiyun * fusion_init - Fusion MPT base driver initialization routine.
8475*4882a593Smuzhiyun *
8476*4882a593Smuzhiyun * Returns 0 for success, non-zero for failure.
8477*4882a593Smuzhiyun */
8478*4882a593Smuzhiyun static int __init
fusion_init(void)8479*4882a593Smuzhiyun fusion_init(void)
8480*4882a593Smuzhiyun {
8481*4882a593Smuzhiyun u8 cb_idx;
8482*4882a593Smuzhiyun
8483*4882a593Smuzhiyun show_mptmod_ver(my_NAME, my_VERSION);
8484*4882a593Smuzhiyun printk(KERN_INFO COPYRIGHT "\n");
8485*4882a593Smuzhiyun
8486*4882a593Smuzhiyun for (cb_idx = 0; cb_idx < MPT_MAX_PROTOCOL_DRIVERS; cb_idx++) {
8487*4882a593Smuzhiyun MptCallbacks[cb_idx] = NULL;
8488*4882a593Smuzhiyun MptDriverClass[cb_idx] = MPTUNKNOWN_DRIVER;
8489*4882a593Smuzhiyun MptEvHandlers[cb_idx] = NULL;
8490*4882a593Smuzhiyun MptResetHandlers[cb_idx] = NULL;
8491*4882a593Smuzhiyun }
8492*4882a593Smuzhiyun
8493*4882a593Smuzhiyun /* Register ourselves (mptbase) in order to facilitate
8494*4882a593Smuzhiyun * EventNotification handling.
8495*4882a593Smuzhiyun */
8496*4882a593Smuzhiyun mpt_base_index = mpt_register(mptbase_reply, MPTBASE_DRIVER,
8497*4882a593Smuzhiyun "mptbase_reply");
8498*4882a593Smuzhiyun
8499*4882a593Smuzhiyun /* Register for hard reset handling callbacks.
8500*4882a593Smuzhiyun */
8501*4882a593Smuzhiyun mpt_reset_register(mpt_base_index, mpt_ioc_reset);
8502*4882a593Smuzhiyun
8503*4882a593Smuzhiyun #ifdef CONFIG_PROC_FS
8504*4882a593Smuzhiyun (void) procmpt_create();
8505*4882a593Smuzhiyun #endif
8506*4882a593Smuzhiyun return 0;
8507*4882a593Smuzhiyun }
8508*4882a593Smuzhiyun
8509*4882a593Smuzhiyun /*=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=*/
8510*4882a593Smuzhiyun /**
8511*4882a593Smuzhiyun * fusion_exit - Perform driver unload cleanup.
8512*4882a593Smuzhiyun *
8513*4882a593Smuzhiyun * This routine frees all resources associated with each MPT adapter
8514*4882a593Smuzhiyun * and removes all %MPT_PROCFS_MPTBASEDIR entries.
8515*4882a593Smuzhiyun */
8516*4882a593Smuzhiyun static void __exit
fusion_exit(void)8517*4882a593Smuzhiyun fusion_exit(void)
8518*4882a593Smuzhiyun {
8519*4882a593Smuzhiyun
8520*4882a593Smuzhiyun mpt_reset_deregister(mpt_base_index);
8521*4882a593Smuzhiyun
8522*4882a593Smuzhiyun #ifdef CONFIG_PROC_FS
8523*4882a593Smuzhiyun procmpt_destroy();
8524*4882a593Smuzhiyun #endif
8525*4882a593Smuzhiyun }
8526*4882a593Smuzhiyun
8527*4882a593Smuzhiyun module_init(fusion_init);
8528*4882a593Smuzhiyun module_exit(fusion_exit);
8529