xref: /OK3568_Linux_fs/kernel/drivers/message/fusion/lsi/mpi_cnfg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (c) 2000-2008 LSI Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *           Name:  mpi_cnfg.h
7*4882a593Smuzhiyun  *          Title:  MPI Config message, structures, and Pages
8*4882a593Smuzhiyun  *  Creation Date:  July 27, 2000
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *    mpi_cnfg.h Version:  01.05.18
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *  Version History
13*4882a593Smuzhiyun  *  ---------------
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *  Date      Version   Description
16*4882a593Smuzhiyun  *  --------  --------  ------------------------------------------------------
17*4882a593Smuzhiyun  *  05-08-00  00.10.01  Original release for 0.10 spec dated 4/26/2000.
18*4882a593Smuzhiyun  *  06-06-00  01.00.01  Update version number for 1.0 release.
19*4882a593Smuzhiyun  *  06-08-00  01.00.02  Added _PAGEVERSION definitions for all pages.
20*4882a593Smuzhiyun  *                      Added FcPhLowestVersion, FcPhHighestVersion, Reserved2
21*4882a593Smuzhiyun  *                      fields to FC_DEVICE_0 page, updated the page version.
22*4882a593Smuzhiyun  *                      Changed _FREE_RUNNING_CLOCK to _PACING_TRANSFERS in
23*4882a593Smuzhiyun  *                      SCSI_PORT_0, SCSI_DEVICE_0 and SCSI_DEVICE_1 pages
24*4882a593Smuzhiyun  *                      and updated the page versions.
25*4882a593Smuzhiyun  *                      Added _RESPONSE_ID_MASK definition to SCSI_PORT_1
26*4882a593Smuzhiyun  *                      page and updated the page version.
27*4882a593Smuzhiyun  *                      Added Information field and _INFO_PARAMS_NEGOTIATED
28*4882a593Smuzhiyun  *                      definitionto SCSI_DEVICE_0 page.
29*4882a593Smuzhiyun  *  06-22-00  01.00.03  Removed batch controls from LAN_0 page and updated the
30*4882a593Smuzhiyun  *                      page version.
31*4882a593Smuzhiyun  *                      Added BucketsRemaining to LAN_1 page, redefined the
32*4882a593Smuzhiyun  *                      state values, and updated the page version.
33*4882a593Smuzhiyun  *                      Revised bus width definitions in SCSI_PORT_0,
34*4882a593Smuzhiyun  *                      SCSI_DEVICE_0 and SCSI_DEVICE_1 pages.
35*4882a593Smuzhiyun  *  06-30-00  01.00.04  Added MaxReplySize to LAN_1 page and updated the page
36*4882a593Smuzhiyun  *                      version.
37*4882a593Smuzhiyun  *                      Moved FC_DEVICE_0 PageAddress description to spec.
38*4882a593Smuzhiyun  *  07-27-00  01.00.05  Corrected the SubsystemVendorID and SubsystemID field
39*4882a593Smuzhiyun  *                      widths in IOC_0 page and updated the page version.
40*4882a593Smuzhiyun  *  11-02-00  01.01.01  Original release for post 1.0 work
41*4882a593Smuzhiyun  *                      Added Manufacturing pages, IO Unit Page 2, SCSI SPI
42*4882a593Smuzhiyun  *                      Port Page 2, FC Port Page 4, FC Port Page 5
43*4882a593Smuzhiyun  *  11-15-00  01.01.02  Interim changes to match proposals
44*4882a593Smuzhiyun  *  12-04-00  01.01.03  Config page changes to match MPI rev 1.00.01.
45*4882a593Smuzhiyun  *  12-05-00  01.01.04  Modified config page actions.
46*4882a593Smuzhiyun  *  01-09-01  01.01.05  Added defines for page address formats.
47*4882a593Smuzhiyun  *                      Data size for Manufacturing pages 2 and 3 no longer
48*4882a593Smuzhiyun  *                      defined here.
49*4882a593Smuzhiyun  *                      Io Unit Page 2 size is fixed at 4 adapters and some
50*4882a593Smuzhiyun  *                      flags were changed.
51*4882a593Smuzhiyun  *                      SCSI Port Page 2 Device Settings modified.
52*4882a593Smuzhiyun  *                      New fields added to FC Port Page 0 and some flags
53*4882a593Smuzhiyun  *                      cleaned up.
54*4882a593Smuzhiyun  *                      Removed impedance flash from FC Port Page 1.
55*4882a593Smuzhiyun  *                      Added FC Port pages 6 and 7.
56*4882a593Smuzhiyun  *  01-25-01  01.01.06  Added MaxInitiators field to FcPortPage0.
57*4882a593Smuzhiyun  *  01-29-01  01.01.07  Changed some defines to make them 32 character unique.
58*4882a593Smuzhiyun  *                      Added some LinkType defines for FcPortPage0.
59*4882a593Smuzhiyun  *  02-20-01  01.01.08  Started using MPI_POINTER.
60*4882a593Smuzhiyun  *  02-27-01  01.01.09  Replaced MPI_CONFIG_PAGETYPE_SCSI_LUN with
61*4882a593Smuzhiyun  *                      MPI_CONFIG_PAGETYPE_RAID_VOLUME.
62*4882a593Smuzhiyun  *                      Added definitions and structures for IOC Page 2 and
63*4882a593Smuzhiyun  *                      RAID Volume Page 2.
64*4882a593Smuzhiyun  *  03-27-01  01.01.10  Added CONFIG_PAGE_FC_PORT_8 and CONFIG_PAGE_FC_PORT_9.
65*4882a593Smuzhiyun  *                      CONFIG_PAGE_FC_PORT_3 now supports persistent by DID.
66*4882a593Smuzhiyun  *                      Added VendorId and ProductRevLevel fields to
67*4882a593Smuzhiyun  *                      RAIDVOL2_IM_PHYS_ID struct.
68*4882a593Smuzhiyun  *                      Modified values for MPI_FCPORTPAGE0_FLAGS_ATTACH_
69*4882a593Smuzhiyun  *                      defines to make them compatible to MPI version 1.0.
70*4882a593Smuzhiyun  *                      Added structure offset comments.
71*4882a593Smuzhiyun  *  04-09-01  01.01.11  Added some new defines for the PageAddress field and
72*4882a593Smuzhiyun  *                      removed some obsolete ones.
73*4882a593Smuzhiyun  *                      Added IO Unit Page 3.
74*4882a593Smuzhiyun  *                      Modified defines for Scsi Port Page 2.
75*4882a593Smuzhiyun  *                      Modified RAID Volume Pages.
76*4882a593Smuzhiyun  *  08-08-01  01.02.01  Original release for v1.2 work.
77*4882a593Smuzhiyun  *                      Added SepID and SepBus to RVP2 IMPhysicalDisk struct.
78*4882a593Smuzhiyun  *                      Added defines for the SEP bits in RVP2 VolumeSettings.
79*4882a593Smuzhiyun  *                      Modified the DeviceSettings field in RVP2 to use the
80*4882a593Smuzhiyun  *                      proper structure.
81*4882a593Smuzhiyun  *                      Added defines for SES, SAF-TE, and cross channel for
82*4882a593Smuzhiyun  *                      IOCPage2 CapabilitiesFlags.
83*4882a593Smuzhiyun  *                      Removed define for MPI_IOUNITPAGE2_FLAGS_RAID_DISABLE.
84*4882a593Smuzhiyun  *                      Removed define for
85*4882a593Smuzhiyun  *                      MPI_SCSIPORTPAGE2_PORT_FLAGS_PARITY_ENABLE.
86*4882a593Smuzhiyun  *                      Added define for MPI_CONFIG_PAGEATTR_RO_PERSISTENT.
87*4882a593Smuzhiyun  *  08-29-01 01.02.02   Fixed value for MPI_MANUFACTPAGE_DEVID_53C1035.
88*4882a593Smuzhiyun  *                      Added defines for MPI_FCPORTPAGE1_FLAGS_HARD_ALPA_ONLY
89*4882a593Smuzhiyun  *                      and MPI_FCPORTPAGE1_FLAGS_IMMEDIATE_ERROR_REPLY.
90*4882a593Smuzhiyun  *                      Removed MPI_SCSIPORTPAGE0_CAP_PACING_TRANSFERS,
91*4882a593Smuzhiyun  *                      MPI_SCSIDEVPAGE0_NP_PACING_TRANSFERS, and
92*4882a593Smuzhiyun  *                      MPI_SCSIDEVPAGE1_RP_PACING_TRANSFERS, and
93*4882a593Smuzhiyun  *                      MPI_SCSIDEVPAGE1_CONF_PPR_ALLOWED.
94*4882a593Smuzhiyun  *                      Added defines for MPI_SCSIDEVPAGE1_CONF_WDTR_DISALLOWED
95*4882a593Smuzhiyun  *                      and MPI_SCSIDEVPAGE1_CONF_SDTR_DISALLOWED.
96*4882a593Smuzhiyun  *                      Added OnBusTimerValue to CONFIG_PAGE_SCSI_PORT_1.
97*4882a593Smuzhiyun  *                      Added rejected bits to SCSI Device Page 0 Information.
98*4882a593Smuzhiyun  *                      Increased size of ALPA array in FC Port Page 2 by one
99*4882a593Smuzhiyun  *                      and removed a one byte reserved field.
100*4882a593Smuzhiyun  *  09-28-01 01.02.03   Swapped NegWireSpeedLow and NegWireSpeedLow in
101*4882a593Smuzhiyun  *                      CONFIG_PAGE_LAN_1 to match preferred 64-bit ordering.
102*4882a593Smuzhiyun  *                      Added structures for Manufacturing Page 4, IO Unit
103*4882a593Smuzhiyun  *                      Page 3, IOC Page 3, IOC Page 4, RAID Volume Page 0, and
104*4882a593Smuzhiyun  *                      RAID PhysDisk Page 0.
105*4882a593Smuzhiyun  *  10-04-01 01.02.04   Added define for MPI_CONFIG_PAGETYPE_RAID_PHYSDISK.
106*4882a593Smuzhiyun  *                      Modified some of the new defines to make them 32
107*4882a593Smuzhiyun  *                      character unique.
108*4882a593Smuzhiyun  *                      Modified how variable length pages (arrays) are defined.
109*4882a593Smuzhiyun  *                      Added generic defines for hot spare pools and RAID
110*4882a593Smuzhiyun  *                      volume types.
111*4882a593Smuzhiyun  *  11-01-01 01.02.05   Added define for MPI_IOUNITPAGE1_DISABLE_IR.
112*4882a593Smuzhiyun  *  03-14-02 01.02.06   Added PCISlotNum field to CONFIG_PAGE_IOC_1 along with
113*4882a593Smuzhiyun  *                      related define, and bumped the page version define.
114*4882a593Smuzhiyun  *  05-31-02 01.02.07   Added a Flags field to CONFIG_PAGE_IOC_2_RAID_VOL in a
115*4882a593Smuzhiyun  *                      reserved byte and added a define.
116*4882a593Smuzhiyun  *                      Added define for
117*4882a593Smuzhiyun  *                      MPI_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE.
118*4882a593Smuzhiyun  *                      Added new config page: CONFIG_PAGE_IOC_5.
119*4882a593Smuzhiyun  *                      Added MaxAliases, MaxHardAliases, and NumCurrentAliases
120*4882a593Smuzhiyun  *                      fields to CONFIG_PAGE_FC_PORT_0.
121*4882a593Smuzhiyun  *                      Added AltConnector and NumRequestedAliases fields to
122*4882a593Smuzhiyun  *                      CONFIG_PAGE_FC_PORT_1.
123*4882a593Smuzhiyun  *                      Added new config page: CONFIG_PAGE_FC_PORT_10.
124*4882a593Smuzhiyun  *  07-12-02 01.02.08   Added more MPI_MANUFACTPAGE_DEVID_ defines.
125*4882a593Smuzhiyun  *                      Added additional MPI_SCSIDEVPAGE0_NP_ defines.
126*4882a593Smuzhiyun  *                      Added more MPI_SCSIDEVPAGE1_RP_ defines.
127*4882a593Smuzhiyun  *                      Added define for
128*4882a593Smuzhiyun  *                      MPI_SCSIDEVPAGE1_CONF_EXTENDED_PARAMS_ENABLE.
129*4882a593Smuzhiyun  *                      Added new config page: CONFIG_PAGE_SCSI_DEVICE_3.
130*4882a593Smuzhiyun  *                      Modified MPI_FCPORTPAGE5_FLAGS_ defines.
131*4882a593Smuzhiyun  *  09-16-02 01.02.09   Added MPI_SCSIDEVPAGE1_CONF_FORCE_PPR_MSG define.
132*4882a593Smuzhiyun  *  11-15-02 01.02.10   Added ConnectedID defines for CONFIG_PAGE_SCSI_PORT_0.
133*4882a593Smuzhiyun  *                      Added more Flags defines for CONFIG_PAGE_FC_PORT_1.
134*4882a593Smuzhiyun  *                      Added more Flags defines for CONFIG_PAGE_FC_DEVICE_0.
135*4882a593Smuzhiyun  *  04-01-03 01.02.11   Added RR_TOV field and additional Flags defines for
136*4882a593Smuzhiyun  *                      CONFIG_PAGE_FC_PORT_1.
137*4882a593Smuzhiyun  *                      Added define MPI_FCPORTPAGE5_FLAGS_DISABLE to disable
138*4882a593Smuzhiyun  *                      an alias.
139*4882a593Smuzhiyun  *                      Added more device id defines.
140*4882a593Smuzhiyun  *  06-26-03 01.02.12   Added MPI_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID define.
141*4882a593Smuzhiyun  *                      Added TargetConfig and IDConfig fields to
142*4882a593Smuzhiyun  *                      CONFIG_PAGE_SCSI_PORT_1.
143*4882a593Smuzhiyun  *                      Added more PortFlags defines for CONFIG_PAGE_SCSI_PORT_2
144*4882a593Smuzhiyun  *                      to control DV.
145*4882a593Smuzhiyun  *                      Added more Flags defines for CONFIG_PAGE_FC_PORT_1.
146*4882a593Smuzhiyun  *                      In CONFIG_PAGE_FC_DEVICE_0, replaced Reserved1 field
147*4882a593Smuzhiyun  *                      with ADISCHardALPA.
148*4882a593Smuzhiyun  *                      Added MPI_FC_DEVICE_PAGE0_PROT_FCP_RETRY define.
149*4882a593Smuzhiyun  *  01-16-04 01.02.13   Added InitiatorDeviceTimeout and InitiatorIoPendTimeout
150*4882a593Smuzhiyun  *                      fields and related defines to CONFIG_PAGE_FC_PORT_1.
151*4882a593Smuzhiyun  *                      Added define for
152*4882a593Smuzhiyun  *                      MPI_FCPORTPAGE1_FLAGS_SOFT_ALPA_FALLBACK.
153*4882a593Smuzhiyun  *                      Added new fields to the substructures of
154*4882a593Smuzhiyun  *                      CONFIG_PAGE_FC_PORT_10.
155*4882a593Smuzhiyun  *  04-29-04 01.02.14   Added define for IDP bit for CONFIG_PAGE_SCSI_PORT_0,
156*4882a593Smuzhiyun  *                      CONFIG_PAGE_SCSI_DEVICE_0, and
157*4882a593Smuzhiyun  *                      CONFIG_PAGE_SCSI_DEVICE_1. Also bumped Page Version for
158*4882a593Smuzhiyun  *                      these pages.
159*4882a593Smuzhiyun  *  05-11-04 01.03.01   Added structure for CONFIG_PAGE_INBAND_0.
160*4882a593Smuzhiyun  *  08-19-04 01.05.01   Modified MSG_CONFIG request to support extended config
161*4882a593Smuzhiyun  *                      pages.
162*4882a593Smuzhiyun  *                      Added a new structure for extended config page header.
163*4882a593Smuzhiyun  *                      Added new extended config pages types and structures for
164*4882a593Smuzhiyun  *                      SAS IO Unit, SAS Expander, SAS Device, and SAS PHY.
165*4882a593Smuzhiyun  *                      Replaced a reserved byte in CONFIG_PAGE_MANUFACTURING_4
166*4882a593Smuzhiyun  *                      to add a Flags field.
167*4882a593Smuzhiyun  *                      Two new Manufacturing config pages (5 and 6).
168*4882a593Smuzhiyun  *                      Two new bits defined for IO Unit Page 1 Flags field.
169*4882a593Smuzhiyun  *                      Modified CONFIG_PAGE_IO_UNIT_2 to add three new fields
170*4882a593Smuzhiyun  *                      to specify the BIOS boot device.
171*4882a593Smuzhiyun  *                      Four new Flags bits defined for IO Unit Page 2.
172*4882a593Smuzhiyun  *                      Added IO Unit Page 4.
173*4882a593Smuzhiyun  *                      Added EEDP Flags settings to IOC Page 1.
174*4882a593Smuzhiyun  *                      Added new BIOS Page 1 config page.
175*4882a593Smuzhiyun  *  10-05-04 01.05.02   Added define for
176*4882a593Smuzhiyun  *                      MPI_IOCPAGE1_INITIATOR_CONTEXT_REPLY_DISABLE.
177*4882a593Smuzhiyun  *                      Added new Flags field to CONFIG_PAGE_MANUFACTURING_5 and
178*4882a593Smuzhiyun  *                      associated defines.
179*4882a593Smuzhiyun  *                      Added more defines for SAS IO Unit Page 0
180*4882a593Smuzhiyun  *                      DiscoveryStatus field.
181*4882a593Smuzhiyun  *                      Added define for MPI_SAS_IOUNIT0_DS_SUBTRACTIVE_LINK
182*4882a593Smuzhiyun  *                      and MPI_SAS_IOUNIT0_DS_TABLE_LINK.
183*4882a593Smuzhiyun  *                      Added defines for Physical Mapping Modes to SAS IO Unit
184*4882a593Smuzhiyun  *                      Page 2.
185*4882a593Smuzhiyun  *                      Added define for
186*4882a593Smuzhiyun  *                      MPI_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH.
187*4882a593Smuzhiyun  *  10-27-04 01.05.03   Added defines for new SAS PHY page addressing mode.
188*4882a593Smuzhiyun  *                      Added defines for MaxTargetSpinUp to BIOS Page 1.
189*4882a593Smuzhiyun  *                      Added 5 new ControlFlags defines for SAS IO Unit
190*4882a593Smuzhiyun  *                      Page 1.
191*4882a593Smuzhiyun  *                      Added MaxNumPhysicalMappedIDs field to SAS IO Unit
192*4882a593Smuzhiyun  *                      Page 2.
193*4882a593Smuzhiyun  *                      Added AccessStatus field to SAS Device Page 0 and added
194*4882a593Smuzhiyun  *                      new Flags bits for supported SATA features.
195*4882a593Smuzhiyun  *  12-07-04  01.05.04  Added config page structures for BIOS Page 2, RAID
196*4882a593Smuzhiyun  *                      Volume Page 1, and RAID Physical Disk Page 1.
197*4882a593Smuzhiyun  *                      Replaced IO Unit Page 1 BootTargetID,BootBus, and
198*4882a593Smuzhiyun  *                      BootAdapterNum with reserved field.
199*4882a593Smuzhiyun  *                      Added DataScrubRate and ResyncRate to RAID Volume
200*4882a593Smuzhiyun  *                      Page 0.
201*4882a593Smuzhiyun  *                      Added MPI_SAS_IOUNIT2_FLAGS_RESERVE_ID_0_FOR_BOOT
202*4882a593Smuzhiyun  *                      define.
203*4882a593Smuzhiyun  *  12-09-04  01.05.05  Added Target Mode Large CDB Enable to FC Port Page 1
204*4882a593Smuzhiyun  *                      Flags field.
205*4882a593Smuzhiyun  *                      Added Auto Port Config flag define for SAS IOUNIT
206*4882a593Smuzhiyun  *                      Page 1 ControlFlags.
207*4882a593Smuzhiyun  *                      Added Disabled bad Phy define to Expander Page 1
208*4882a593Smuzhiyun  *                      Discovery Info field.
209*4882a593Smuzhiyun  *                      Added SAS/SATA device support to SAS IOUnit Page 1
210*4882a593Smuzhiyun  *                      ControlFlags.
211*4882a593Smuzhiyun  *                      Added Unsupported device to SAS Dev Page 0 Flags field
212*4882a593Smuzhiyun  *                      Added disable use SATA Hash Address for SAS IOUNIT
213*4882a593Smuzhiyun  *                      page 1 in ControlFields.
214*4882a593Smuzhiyun  *  01-15-05  01.05.06  Added defaults for data scrub rate and resync rate to
215*4882a593Smuzhiyun  *                      Manufacturing Page 4.
216*4882a593Smuzhiyun  *                      Added new defines for BIOS Page 1 IOCSettings field.
217*4882a593Smuzhiyun  *                      Added ExtDiskIdentifier field to RAID Physical Disk
218*4882a593Smuzhiyun  *                      Page 0.
219*4882a593Smuzhiyun  *                      Added new defines for SAS IO Unit Page 1 ControlFlags
220*4882a593Smuzhiyun  *                      and to SAS Device Page 0 Flags to control SATA devices.
221*4882a593Smuzhiyun  *                      Added defines and structures for the new Log Page 0, a
222*4882a593Smuzhiyun  *                      new type of configuration page.
223*4882a593Smuzhiyun  *  02-09-05  01.05.07  Added InactiveStatus field to RAID Volume Page 0.
224*4882a593Smuzhiyun  *                      Added WWID field to RAID Volume Page 1.
225*4882a593Smuzhiyun  *                      Added PhysicalPort field to SAS Expander pages 0 and 1.
226*4882a593Smuzhiyun  *  03-11-05  01.05.08  Removed the EEDP flags from IOC Page 1.
227*4882a593Smuzhiyun  *                      Added Enclosure/Slot boot device format to BIOS Page 2.
228*4882a593Smuzhiyun  *                      New status value for RAID Volume Page 0 VolumeStatus
229*4882a593Smuzhiyun  *                      (VolumeState subfield).
230*4882a593Smuzhiyun  *                      New value for RAID Physical Page 0 InactiveStatus.
231*4882a593Smuzhiyun  *                      Added Inactive Volume Member flag RAID Physical Disk
232*4882a593Smuzhiyun  *                      Page 0 PhysDiskStatus field.
233*4882a593Smuzhiyun  *                      New physical mapping mode in SAS IO Unit Page 2.
234*4882a593Smuzhiyun  *                      Added CONFIG_PAGE_SAS_ENCLOSURE_0.
235*4882a593Smuzhiyun  *                      Added Slot and Enclosure fields to SAS Device Page 0.
236*4882a593Smuzhiyun  *  06-24-05  01.05.09  Added EEDP defines to IOC Page 1.
237*4882a593Smuzhiyun  *                      Added more RAID type defines to IOC Page 2.
238*4882a593Smuzhiyun  *                      Added Port Enable Delay settings to BIOS Page 1.
239*4882a593Smuzhiyun  *                      Added Bad Block Table Full define to RAID Volume Page 0.
240*4882a593Smuzhiyun  *                      Added Previous State defines to RAID Physical Disk
241*4882a593Smuzhiyun  *                      Page 0.
242*4882a593Smuzhiyun  *                      Added Max Sata Targets define for DiscoveryStatus field
243*4882a593Smuzhiyun  *                      of SAS IO Unit Page 0.
244*4882a593Smuzhiyun  *                      Added Device Self Test to Control Flags of SAS IO Unit
245*4882a593Smuzhiyun  *                      Page 1.
246*4882a593Smuzhiyun  *                      Added Direct Attach Starting Slot Number define for SAS
247*4882a593Smuzhiyun  *                      IO Unit Page 2.
248*4882a593Smuzhiyun  *                      Added new fields in SAS Device Page 2 for enclosure
249*4882a593Smuzhiyun  *                      mapping.
250*4882a593Smuzhiyun  *                      Added OwnerDevHandle and Flags field to SAS PHY Page 0.
251*4882a593Smuzhiyun  *                      Added IOC GPIO Flags define to SAS Enclosure Page 0.
252*4882a593Smuzhiyun  *                      Fixed the value for MPI_SAS_IOUNIT1_CONTROL_DEV_SATA_SUPPORT.
253*4882a593Smuzhiyun  *  08-03-05  01.05.10  Removed ISDataScrubRate and ISResyncRate from
254*4882a593Smuzhiyun  *                      Manufacturing Page 4.
255*4882a593Smuzhiyun  *                      Added MPI_IOUNITPAGE1_SATA_WRITE_CACHE_DISABLE bit.
256*4882a593Smuzhiyun  *                      Added NumDevsPerEnclosure field to SAS IO Unit page 2.
257*4882a593Smuzhiyun  *                      Added MPI_SAS_IOUNIT2_FLAGS_HOST_ASSIGNED_PHYS_MAP
258*4882a593Smuzhiyun  *                      define.
259*4882a593Smuzhiyun  *                      Added EnclosureHandle field to SAS Expander page 0.
260*4882a593Smuzhiyun  *                      Removed redundant NumTableEntriesProg field from SAS
261*4882a593Smuzhiyun  *                      Expander Page 1.
262*4882a593Smuzhiyun  *  08-30-05  01.05.11  Added DeviceID for FC949E and changed the DeviceID for
263*4882a593Smuzhiyun  *                      SAS1078.
264*4882a593Smuzhiyun  *                      Added more defines for Manufacturing Page 4 Flags field.
265*4882a593Smuzhiyun  *                      Added more defines for IOCSettings and added
266*4882a593Smuzhiyun  *                      ExpanderSpinup field to Bios Page 1.
267*4882a593Smuzhiyun  *                      Added postpone SATA Init bit to SAS IO Unit Page 1
268*4882a593Smuzhiyun  *                      ControlFlags.
269*4882a593Smuzhiyun  *                      Changed LogEntry format for Log Page 0.
270*4882a593Smuzhiyun  *  03-27-06  01.05.12  Added two new Flags defines for Manufacturing Page 4.
271*4882a593Smuzhiyun  *                      Added Manufacturing Page 7.
272*4882a593Smuzhiyun  *                      Added MPI_IOCPAGE2_CAP_FLAGS_RAID_64_BIT_ADDRESSING.
273*4882a593Smuzhiyun  *                      Added IOC Page 6.
274*4882a593Smuzhiyun  *                      Added PrevBootDeviceForm field to CONFIG_PAGE_BIOS_2.
275*4882a593Smuzhiyun  *                      Added MaxLBAHigh field to RAID Volume Page 0.
276*4882a593Smuzhiyun  *                      Added Nvdata version fields to SAS IO Unit Page 0.
277*4882a593Smuzhiyun  *                      Added AdditionalControlFlags, MaxTargetPortConnectTime,
278*4882a593Smuzhiyun  *                      ReportDeviceMissingDelay, and IODeviceMissingDelay
279*4882a593Smuzhiyun  *                      fields to SAS IO Unit Page 1.
280*4882a593Smuzhiyun  *  10-11-06  01.05.13  Added NumForceWWID field and ForceWWID array to
281*4882a593Smuzhiyun  *                      Manufacturing Page 5.
282*4882a593Smuzhiyun  *                      Added Manufacturing pages 8 through 10.
283*4882a593Smuzhiyun  *                      Added defines for supported metadata size bits in
284*4882a593Smuzhiyun  *                      CapabilitiesFlags field of IOC Page 6.
285*4882a593Smuzhiyun  *                      Added defines for metadata size bits in VolumeSettings
286*4882a593Smuzhiyun  *                      field of RAID Volume Page 0.
287*4882a593Smuzhiyun  *                      Added SATA Link Reset settings, Enable SATA Asynchronous
288*4882a593Smuzhiyun  *                      Notification bit, and HideNonZeroAttachedPhyIdentifiers
289*4882a593Smuzhiyun  *                      bit to AdditionalControlFlags field of SAS IO Unit
290*4882a593Smuzhiyun  *                      Page 1.
291*4882a593Smuzhiyun  *                      Added defines for Enclosure Devices Unmapped and
292*4882a593Smuzhiyun  *                      Device Limit Exceeded bits in Status field of SAS IO
293*4882a593Smuzhiyun  *                      Unit Page 2.
294*4882a593Smuzhiyun  *                      Added more AccessStatus values for SAS Device Page 0.
295*4882a593Smuzhiyun  *                      Added bit for SATA Asynchronous Notification Support in
296*4882a593Smuzhiyun  *                      Flags field of SAS Device Page 0.
297*4882a593Smuzhiyun  *  02-28-07  01.05.14  Added ExtFlags field to Manufacturing Page 4.
298*4882a593Smuzhiyun  *                      Added Disable SMART Polling for CapabilitiesFlags of
299*4882a593Smuzhiyun  *                      IOC Page 6.
300*4882a593Smuzhiyun  *                      Added Disable SMART Polling to DeviceSettings of BIOS
301*4882a593Smuzhiyun  *                      Page 1.
302*4882a593Smuzhiyun  *                      Added Multi-Port Domain bit for DiscoveryStatus field
303*4882a593Smuzhiyun  *                      of SAS IO Unit Page.
304*4882a593Smuzhiyun  *                      Added Multi-Port Domain Illegal flag for SAS IO Unit
305*4882a593Smuzhiyun  *                      Page 1 AdditionalControlFlags field.
306*4882a593Smuzhiyun  *  05-24-07  01.05.15  Added Hide Physical Disks with Non-Integrated RAID
307*4882a593Smuzhiyun  *                      Metadata bit to Manufacturing Page 4 ExtFlags field.
308*4882a593Smuzhiyun  *                      Added Internal Connector to End Device Present bit to
309*4882a593Smuzhiyun  *                      Expander Page 0 Flags field.
310*4882a593Smuzhiyun  *                      Fixed define for
311*4882a593Smuzhiyun  *                      MPI_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED.
312*4882a593Smuzhiyun  *  08-07-07  01.05.16  Added MPI_IOCPAGE6_CAP_FLAGS_MULTIPORT_DRIVE_SUPPORT
313*4882a593Smuzhiyun  *                      define.
314*4882a593Smuzhiyun  *                      Added BIOS Page 4 structure.
315*4882a593Smuzhiyun  *                      Added MPI_RAID_PHYS_DISK1_PATH_MAX define for RAID
316*4882a593Smuzhiyun  *                      Physcial Disk Page 1.
317*4882a593Smuzhiyun  *  01-15-07  01.05.17  Added additional bit defines for ExtFlags field of
318*4882a593Smuzhiyun  *                      Manufacturing Page 4.
319*4882a593Smuzhiyun  *                      Added Solid State Drives Supported bit to IOC Page 6
320*4882a593Smuzhiyun  *                      Capabilities Flags.
321*4882a593Smuzhiyun  *                      Added new value for AccessStatus field of SAS Device
322*4882a593Smuzhiyun  *                      Page 0 (_SATA_NEEDS_INITIALIZATION).
323*4882a593Smuzhiyun  *  03-28-08  01.05.18  Defined new bits in Manufacturing Page 4 ExtFlags field
324*4882a593Smuzhiyun  *                      to control coercion size and the mixing of SAS and SATA
325*4882a593Smuzhiyun  *                      SSD drives.
326*4882a593Smuzhiyun  *  --------------------------------------------------------------------------
327*4882a593Smuzhiyun  */
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #ifndef MPI_CNFG_H
330*4882a593Smuzhiyun #define MPI_CNFG_H
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /*****************************************************************************
334*4882a593Smuzhiyun *
335*4882a593Smuzhiyun *       C o n f i g    M e s s a g e    a n d    S t r u c t u r e s
336*4882a593Smuzhiyun *
337*4882a593Smuzhiyun *****************************************************************************/
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_HEADER
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun     U8                      PageVersion;                /* 00h */
342*4882a593Smuzhiyun     U8                      PageLength;                 /* 01h */
343*4882a593Smuzhiyun     U8                      PageNumber;                 /* 02h */
344*4882a593Smuzhiyun     U8                      PageType;                   /* 03h */
345*4882a593Smuzhiyun } CONFIG_PAGE_HEADER, MPI_POINTER PTR_CONFIG_PAGE_HEADER,
346*4882a593Smuzhiyun   ConfigPageHeader_t, MPI_POINTER pConfigPageHeader_t;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun typedef union _CONFIG_PAGE_HEADER_UNION
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun    ConfigPageHeader_t  Struct;
351*4882a593Smuzhiyun    U8                  Bytes[4];
352*4882a593Smuzhiyun    U16                 Word16[2];
353*4882a593Smuzhiyun    U32                 Word32;
354*4882a593Smuzhiyun } ConfigPageHeaderUnion, MPI_POINTER pConfigPageHeaderUnion,
355*4882a593Smuzhiyun   CONFIG_PAGE_HEADER_UNION, MPI_POINTER PTR_CONFIG_PAGE_HEADER_UNION;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun typedef struct _CONFIG_EXTENDED_PAGE_HEADER
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun     U8                  PageVersion;                /* 00h */
360*4882a593Smuzhiyun     U8                  Reserved1;                  /* 01h */
361*4882a593Smuzhiyun     U8                  PageNumber;                 /* 02h */
362*4882a593Smuzhiyun     U8                  PageType;                   /* 03h */
363*4882a593Smuzhiyun     U16                 ExtPageLength;              /* 04h */
364*4882a593Smuzhiyun     U8                  ExtPageType;                /* 06h */
365*4882a593Smuzhiyun     U8                  Reserved2;                  /* 07h */
366*4882a593Smuzhiyun } CONFIG_EXTENDED_PAGE_HEADER, MPI_POINTER PTR_CONFIG_EXTENDED_PAGE_HEADER,
367*4882a593Smuzhiyun   ConfigExtendedPageHeader_t, MPI_POINTER pConfigExtendedPageHeader_t;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /****************************************************************************
372*4882a593Smuzhiyun *   PageType field values
373*4882a593Smuzhiyun ****************************************************************************/
374*4882a593Smuzhiyun #define MPI_CONFIG_PAGEATTR_READ_ONLY               (0x00)
375*4882a593Smuzhiyun #define MPI_CONFIG_PAGEATTR_CHANGEABLE              (0x10)
376*4882a593Smuzhiyun #define MPI_CONFIG_PAGEATTR_PERSISTENT              (0x20)
377*4882a593Smuzhiyun #define MPI_CONFIG_PAGEATTR_RO_PERSISTENT           (0x30)
378*4882a593Smuzhiyun #define MPI_CONFIG_PAGEATTR_MASK                    (0xF0)
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_IO_UNIT                 (0x00)
381*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_IOC                     (0x01)
382*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_BIOS                    (0x02)
383*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_SCSI_PORT               (0x03)
384*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_SCSI_DEVICE             (0x04)
385*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_FC_PORT                 (0x05)
386*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_FC_DEVICE               (0x06)
387*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_LAN                     (0x07)
388*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_RAID_VOLUME             (0x08)
389*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_MANUFACTURING           (0x09)
390*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_RAID_PHYSDISK           (0x0A)
391*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_INBAND                  (0x0B)
392*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_EXTENDED                (0x0F)
393*4882a593Smuzhiyun #define MPI_CONFIG_PAGETYPE_MASK                    (0x0F)
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun #define MPI_CONFIG_TYPENUM_MASK                     (0x0FFF)
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /****************************************************************************
399*4882a593Smuzhiyun *   ExtPageType field values
400*4882a593Smuzhiyun ****************************************************************************/
401*4882a593Smuzhiyun #define MPI_CONFIG_EXTPAGETYPE_SAS_IO_UNIT          (0x10)
402*4882a593Smuzhiyun #define MPI_CONFIG_EXTPAGETYPE_SAS_EXPANDER         (0x11)
403*4882a593Smuzhiyun #define MPI_CONFIG_EXTPAGETYPE_SAS_DEVICE           (0x12)
404*4882a593Smuzhiyun #define MPI_CONFIG_EXTPAGETYPE_SAS_PHY              (0x13)
405*4882a593Smuzhiyun #define MPI_CONFIG_EXTPAGETYPE_LOG                  (0x14)
406*4882a593Smuzhiyun #define MPI_CONFIG_EXTPAGETYPE_ENCLOSURE            (0x15)
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /****************************************************************************
410*4882a593Smuzhiyun *   PageAddress field values
411*4882a593Smuzhiyun ****************************************************************************/
412*4882a593Smuzhiyun #define MPI_SCSI_PORT_PGAD_PORT_MASK                (0x000000FF)
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_FORM_MASK                   (0xF0000000)
415*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_FORM_BUS_TID                (0x00000000)
416*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_TARGET_ID_MASK              (0x000000FF)
417*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_TARGET_ID_SHIFT             (0)
418*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_BUS_MASK                    (0x0000FF00)
419*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_BUS_SHIFT                   (8)
420*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_FORM_TARGET_MODE            (0x10000000)
421*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_TM_RESPOND_ID_MASK          (0x000000FF)
422*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_TM_RESPOND_ID_SHIFT         (0)
423*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_TM_BUS_MASK                 (0x0000FF00)
424*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_TM_BUS_SHIFT                (8)
425*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_TM_INIT_ID_MASK             (0x00FF0000)
426*4882a593Smuzhiyun #define MPI_SCSI_DEVICE_TM_INIT_ID_SHIFT            (16)
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun #define MPI_FC_PORT_PGAD_PORT_MASK                  (0xF0000000)
429*4882a593Smuzhiyun #define MPI_FC_PORT_PGAD_PORT_SHIFT                 (28)
430*4882a593Smuzhiyun #define MPI_FC_PORT_PGAD_FORM_MASK                  (0x0F000000)
431*4882a593Smuzhiyun #define MPI_FC_PORT_PGAD_FORM_INDEX                 (0x01000000)
432*4882a593Smuzhiyun #define MPI_FC_PORT_PGAD_INDEX_MASK                 (0x0000FFFF)
433*4882a593Smuzhiyun #define MPI_FC_PORT_PGAD_INDEX_SHIFT                (0)
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_PORT_MASK                (0xF0000000)
436*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_PORT_SHIFT               (28)
437*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_FORM_MASK                (0x0F000000)
438*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_FORM_NEXT_DID            (0x00000000)
439*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_ND_PORT_MASK             (0xF0000000)
440*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_ND_PORT_SHIFT            (28)
441*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_ND_DID_MASK              (0x00FFFFFF)
442*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_ND_DID_SHIFT             (0)
443*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_FORM_BUS_TID             (0x01000000)
444*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_BT_BUS_MASK              (0x0000FF00)
445*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_BT_BUS_SHIFT             (8)
446*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_BT_TID_MASK              (0x000000FF)
447*4882a593Smuzhiyun #define MPI_FC_DEVICE_PGAD_BT_TID_SHIFT             (0)
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #define MPI_PHYSDISK_PGAD_PHYSDISKNUM_MASK          (0x000000FF)
450*4882a593Smuzhiyun #define MPI_PHYSDISK_PGAD_PHYSDISKNUM_SHIFT         (0)
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_FORM_MASK             (0xF0000000)
453*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_FORM_SHIFT            (28)
454*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_FORM_GET_NEXT_HANDLE  (0x00000000)
455*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_FORM_HANDLE_PHY_NUM   (0x00000001)
456*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_FORM_HANDLE           (0x00000002)
457*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_GNH_MASK_HANDLE       (0x0000FFFF)
458*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_GNH_SHIFT_HANDLE      (0)
459*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_HPN_MASK_PHY          (0x00FF0000)
460*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_HPN_SHIFT_PHY         (16)
461*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_HPN_MASK_HANDLE       (0x0000FFFF)
462*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_HPN_SHIFT_HANDLE      (0)
463*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_H_MASK_HANDLE         (0x0000FFFF)
464*4882a593Smuzhiyun #define MPI_SAS_EXPAND_PGAD_H_SHIFT_HANDLE        (0)
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_FORM_MASK               (0xF0000000)
467*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_FORM_SHIFT              (28)
468*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE    (0x00000000)
469*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_FORM_BUS_TARGET_ID      (0x00000001)
470*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_FORM_HANDLE             (0x00000002)
471*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_GNH_HANDLE_MASK         (0x0000FFFF)
472*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_GNH_HANDLE_SHIFT        (0)
473*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_BT_BUS_MASK             (0x0000FF00)
474*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_BT_BUS_SHIFT            (8)
475*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_BT_TID_MASK             (0x000000FF)
476*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_BT_TID_SHIFT            (0)
477*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_H_HANDLE_MASK           (0x0000FFFF)
478*4882a593Smuzhiyun #define MPI_SAS_DEVICE_PGAD_H_HANDLE_SHIFT          (0)
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun #define MPI_SAS_PHY_PGAD_FORM_MASK                  (0xF0000000)
481*4882a593Smuzhiyun #define MPI_SAS_PHY_PGAD_FORM_SHIFT                 (28)
482*4882a593Smuzhiyun #define MPI_SAS_PHY_PGAD_FORM_PHY_NUMBER            (0x0)
483*4882a593Smuzhiyun #define MPI_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX         (0x1)
484*4882a593Smuzhiyun #define MPI_SAS_PHY_PGAD_PHY_NUMBER_MASK            (0x000000FF)
485*4882a593Smuzhiyun #define MPI_SAS_PHY_PGAD_PHY_NUMBER_SHIFT           (0)
486*4882a593Smuzhiyun #define MPI_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK         (0x0000FFFF)
487*4882a593Smuzhiyun #define MPI_SAS_PHY_PGAD_PHY_TBL_INDEX_SHIFT        (0)
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #define MPI_SAS_ENCLOS_PGAD_FORM_MASK               (0xF0000000)
490*4882a593Smuzhiyun #define MPI_SAS_ENCLOS_PGAD_FORM_SHIFT              (28)
491*4882a593Smuzhiyun #define MPI_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE    (0x00000000)
492*4882a593Smuzhiyun #define MPI_SAS_ENCLOS_PGAD_FORM_HANDLE             (0x00000001)
493*4882a593Smuzhiyun #define MPI_SAS_ENCLOS_PGAD_GNH_HANDLE_MASK         (0x0000FFFF)
494*4882a593Smuzhiyun #define MPI_SAS_ENCLOS_PGAD_GNH_HANDLE_SHIFT        (0)
495*4882a593Smuzhiyun #define MPI_SAS_ENCLOS_PGAD_H_HANDLE_MASK           (0x0000FFFF)
496*4882a593Smuzhiyun #define MPI_SAS_ENCLOS_PGAD_H_HANDLE_SHIFT          (0)
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun /****************************************************************************
501*4882a593Smuzhiyun *   Config Request Message
502*4882a593Smuzhiyun ****************************************************************************/
503*4882a593Smuzhiyun typedef struct _MSG_CONFIG
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun     U8                      Action;                     /* 00h */
506*4882a593Smuzhiyun     U8                      Reserved;                   /* 01h */
507*4882a593Smuzhiyun     U8                      ChainOffset;                /* 02h */
508*4882a593Smuzhiyun     U8                      Function;                   /* 03h */
509*4882a593Smuzhiyun     U16                     ExtPageLength;              /* 04h */
510*4882a593Smuzhiyun     U8                      ExtPageType;                /* 06h */
511*4882a593Smuzhiyun     U8                      MsgFlags;                   /* 07h */
512*4882a593Smuzhiyun     U32                     MsgContext;                 /* 08h */
513*4882a593Smuzhiyun     U8                      Reserved2[8];               /* 0Ch */
514*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 14h */
515*4882a593Smuzhiyun     U32                     PageAddress;                /* 18h */
516*4882a593Smuzhiyun     SGE_IO_UNION            PageBufferSGE;              /* 1Ch */
517*4882a593Smuzhiyun } MSG_CONFIG, MPI_POINTER PTR_MSG_CONFIG,
518*4882a593Smuzhiyun   Config_t, MPI_POINTER pConfig_t;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun /****************************************************************************
522*4882a593Smuzhiyun *   Action field values
523*4882a593Smuzhiyun ****************************************************************************/
524*4882a593Smuzhiyun #define MPI_CONFIG_ACTION_PAGE_HEADER               (0x00)
525*4882a593Smuzhiyun #define MPI_CONFIG_ACTION_PAGE_READ_CURRENT         (0x01)
526*4882a593Smuzhiyun #define MPI_CONFIG_ACTION_PAGE_WRITE_CURRENT        (0x02)
527*4882a593Smuzhiyun #define MPI_CONFIG_ACTION_PAGE_DEFAULT              (0x03)
528*4882a593Smuzhiyun #define MPI_CONFIG_ACTION_PAGE_WRITE_NVRAM          (0x04)
529*4882a593Smuzhiyun #define MPI_CONFIG_ACTION_PAGE_READ_DEFAULT         (0x05)
530*4882a593Smuzhiyun #define MPI_CONFIG_ACTION_PAGE_READ_NVRAM           (0x06)
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun /* Config Reply Message */
534*4882a593Smuzhiyun typedef struct _MSG_CONFIG_REPLY
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun     U8                      Action;                     /* 00h */
537*4882a593Smuzhiyun     U8                      Reserved;                   /* 01h */
538*4882a593Smuzhiyun     U8                      MsgLength;                  /* 02h */
539*4882a593Smuzhiyun     U8                      Function;                   /* 03h */
540*4882a593Smuzhiyun     U16                     ExtPageLength;              /* 04h */
541*4882a593Smuzhiyun     U8                      ExtPageType;                /* 06h */
542*4882a593Smuzhiyun     U8                      MsgFlags;                   /* 07h */
543*4882a593Smuzhiyun     U32                     MsgContext;                 /* 08h */
544*4882a593Smuzhiyun     U8                      Reserved2[2];               /* 0Ch */
545*4882a593Smuzhiyun     U16                     IOCStatus;                  /* 0Eh */
546*4882a593Smuzhiyun     U32                     IOCLogInfo;                 /* 10h */
547*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 14h */
548*4882a593Smuzhiyun } MSG_CONFIG_REPLY, MPI_POINTER PTR_MSG_CONFIG_REPLY,
549*4882a593Smuzhiyun   ConfigReply_t, MPI_POINTER pConfigReply_t;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun /*****************************************************************************
554*4882a593Smuzhiyun *
555*4882a593Smuzhiyun *               C o n f i g u r a t i o n    P a g e s
556*4882a593Smuzhiyun *
557*4882a593Smuzhiyun *****************************************************************************/
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun /****************************************************************************
560*4882a593Smuzhiyun *   Manufacturing Config pages
561*4882a593Smuzhiyun ****************************************************************************/
562*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_VENDORID_LSILOGIC          (0x1000)
563*4882a593Smuzhiyun /* Fibre Channel */
564*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVICEID_FC909             (0x0621)
565*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVICEID_FC919             (0x0624)
566*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVICEID_FC929             (0x0622)
567*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVICEID_FC919X            (0x0628)
568*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVICEID_FC929X            (0x0626)
569*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVICEID_FC939X            (0x0642)
570*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVICEID_FC949X            (0x0640)
571*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVICEID_FC949E            (0x0646)
572*4882a593Smuzhiyun /* SCSI */
573*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_53C1030              (0x0030)
574*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_53C1030ZC            (0x0031)
575*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_1030_53C1035         (0x0032)
576*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_1030ZC_53C1035       (0x0033)
577*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_53C1035              (0x0040)
578*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_53C1035ZC            (0x0041)
579*4882a593Smuzhiyun /* SAS */
580*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_SAS1064              (0x0050)
581*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_SAS1064A             (0x005C)
582*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_SAS1064E             (0x0056)
583*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_SAS1066              (0x005E)
584*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_SAS1066E             (0x005A)
585*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_SAS1068              (0x0054)
586*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_SAS1068E             (0x0058)
587*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_SAS1068_820XELP      (0x0059)
588*4882a593Smuzhiyun #define MPI_MANUFACTPAGE_DEVID_SAS1078              (0x0062)
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_MANUFACTURING_0
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
594*4882a593Smuzhiyun     U8                      ChipName[16];               /* 04h */
595*4882a593Smuzhiyun     U8                      ChipRevision[8];            /* 14h */
596*4882a593Smuzhiyun     U8                      BoardName[16];              /* 1Ch */
597*4882a593Smuzhiyun     U8                      BoardAssembly[16];          /* 2Ch */
598*4882a593Smuzhiyun     U8                      BoardTracerNumber[16];      /* 3Ch */
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun } CONFIG_PAGE_MANUFACTURING_0, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_0,
601*4882a593Smuzhiyun   ManufacturingPage0_t, MPI_POINTER pManufacturingPage0_t;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun #define MPI_MANUFACTURING0_PAGEVERSION                 (0x00)
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_MANUFACTURING_1
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
609*4882a593Smuzhiyun     U8                      VPD[256];                   /* 04h */
610*4882a593Smuzhiyun } CONFIG_PAGE_MANUFACTURING_1, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_1,
611*4882a593Smuzhiyun   ManufacturingPage1_t, MPI_POINTER pManufacturingPage1_t;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun #define MPI_MANUFACTURING1_PAGEVERSION                 (0x00)
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun typedef struct _MPI_CHIP_REVISION_ID
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun     U16 DeviceID;                                       /* 00h */
619*4882a593Smuzhiyun     U8  PCIRevisionID;                                  /* 02h */
620*4882a593Smuzhiyun     U8  Reserved;                                       /* 03h */
621*4882a593Smuzhiyun } MPI_CHIP_REVISION_ID, MPI_POINTER PTR_MPI_CHIP_REVISION_ID,
622*4882a593Smuzhiyun   MpiChipRevisionId_t, MPI_POINTER pMpiChipRevisionId_t;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun /*
626*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
627*4882a593Smuzhiyun  * one and check Header.PageLength at runtime.
628*4882a593Smuzhiyun  */
629*4882a593Smuzhiyun #ifndef MPI_MAN_PAGE_2_HW_SETTINGS_WORDS
630*4882a593Smuzhiyun #define MPI_MAN_PAGE_2_HW_SETTINGS_WORDS    (1)
631*4882a593Smuzhiyun #endif
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_MANUFACTURING_2
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                                 /* 00h */
636*4882a593Smuzhiyun     MPI_CHIP_REVISION_ID    ChipId;                                 /* 04h */
637*4882a593Smuzhiyun     U32                     HwSettings[MPI_MAN_PAGE_2_HW_SETTINGS_WORDS];/* 08h */
638*4882a593Smuzhiyun } CONFIG_PAGE_MANUFACTURING_2, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_2,
639*4882a593Smuzhiyun   ManufacturingPage2_t, MPI_POINTER pManufacturingPage2_t;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun #define MPI_MANUFACTURING2_PAGEVERSION                  (0x00)
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun /*
645*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
646*4882a593Smuzhiyun  * one and check Header.PageLength at runtime.
647*4882a593Smuzhiyun  */
648*4882a593Smuzhiyun #ifndef MPI_MAN_PAGE_3_INFO_WORDS
649*4882a593Smuzhiyun #define MPI_MAN_PAGE_3_INFO_WORDS           (1)
650*4882a593Smuzhiyun #endif
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_MANUFACTURING_3
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun     CONFIG_PAGE_HEADER                  Header;                     /* 00h */
655*4882a593Smuzhiyun     MPI_CHIP_REVISION_ID                ChipId;                     /* 04h */
656*4882a593Smuzhiyun     U32                                 Info[MPI_MAN_PAGE_3_INFO_WORDS];/* 08h */
657*4882a593Smuzhiyun } CONFIG_PAGE_MANUFACTURING_3, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_3,
658*4882a593Smuzhiyun   ManufacturingPage3_t, MPI_POINTER pManufacturingPage3_t;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun #define MPI_MANUFACTURING3_PAGEVERSION                  (0x00)
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_MANUFACTURING_4
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun     CONFIG_PAGE_HEADER              Header;             /* 00h */
666*4882a593Smuzhiyun     U32                             Reserved1;          /* 04h */
667*4882a593Smuzhiyun     U8                              InfoOffset0;        /* 08h */
668*4882a593Smuzhiyun     U8                              InfoSize0;          /* 09h */
669*4882a593Smuzhiyun     U8                              InfoOffset1;        /* 0Ah */
670*4882a593Smuzhiyun     U8                              InfoSize1;          /* 0Bh */
671*4882a593Smuzhiyun     U8                              InquirySize;        /* 0Ch */
672*4882a593Smuzhiyun     U8                              Flags;              /* 0Dh */
673*4882a593Smuzhiyun     U16                             ExtFlags;           /* 0Eh */
674*4882a593Smuzhiyun     U8                              InquiryData[56];    /* 10h */
675*4882a593Smuzhiyun     U32                             ISVolumeSettings;   /* 48h */
676*4882a593Smuzhiyun     U32                             IMEVolumeSettings;  /* 4Ch */
677*4882a593Smuzhiyun     U32                             IMVolumeSettings;   /* 50h */
678*4882a593Smuzhiyun     U32                             Reserved3;          /* 54h */
679*4882a593Smuzhiyun     U32                             Reserved4;          /* 58h */
680*4882a593Smuzhiyun     U32                             Reserved5;          /* 5Ch */
681*4882a593Smuzhiyun     U8                              IMEDataScrubRate;   /* 60h */
682*4882a593Smuzhiyun     U8                              IMEResyncRate;      /* 61h */
683*4882a593Smuzhiyun     U16                             Reserved6;          /* 62h */
684*4882a593Smuzhiyun     U8                              IMDataScrubRate;    /* 64h */
685*4882a593Smuzhiyun     U8                              IMResyncRate;       /* 65h */
686*4882a593Smuzhiyun     U16                             Reserved7;          /* 66h */
687*4882a593Smuzhiyun     U32                             Reserved8;          /* 68h */
688*4882a593Smuzhiyun     U32                             Reserved9;          /* 6Ch */
689*4882a593Smuzhiyun } CONFIG_PAGE_MANUFACTURING_4, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_4,
690*4882a593Smuzhiyun   ManufacturingPage4_t, MPI_POINTER pManufacturingPage4_t;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun #define MPI_MANUFACTURING4_PAGEVERSION                  (0x05)
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun /* defines for the Flags field */
695*4882a593Smuzhiyun #define MPI_MANPAGE4_FORCE_BAD_BLOCK_TABLE              (0x80)
696*4882a593Smuzhiyun #define MPI_MANPAGE4_FORCE_OFFLINE_FAILOVER             (0x40)
697*4882a593Smuzhiyun #define MPI_MANPAGE4_IME_DISABLE                        (0x20)
698*4882a593Smuzhiyun #define MPI_MANPAGE4_IM_DISABLE                         (0x10)
699*4882a593Smuzhiyun #define MPI_MANPAGE4_IS_DISABLE                         (0x08)
700*4882a593Smuzhiyun #define MPI_MANPAGE4_IR_MODEPAGE8_DISABLE               (0x04)
701*4882a593Smuzhiyun #define MPI_MANPAGE4_IM_RESYNC_CACHE_ENABLE             (0x02)
702*4882a593Smuzhiyun #define MPI_MANPAGE4_IR_NO_MIX_SAS_SATA                 (0x01)
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun /* defines for the ExtFlags field */
705*4882a593Smuzhiyun #define MPI_MANPAGE4_EXTFLAGS_MASK_COERCION_SIZE        (0x0180)
706*4882a593Smuzhiyun #define MPI_MANPAGE4_EXTFLAGS_SHIFT_COERCION_SIZE       (7)
707*4882a593Smuzhiyun #define MPI_MANPAGE4_EXTFLAGS_1GB_COERCION_SIZE         (0)
708*4882a593Smuzhiyun #define MPI_MANPAGE4_EXTFLAGS_128MB_COERCION_SIZE       (1)
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun #define MPI_MANPAGE4_EXTFLAGS_NO_MIX_SSD_SAS_SATA       (0x0040)
711*4882a593Smuzhiyun #define MPI_MANPAGE4_EXTFLAGS_MIX_SSD_AND_NON_SSD       (0x0020)
712*4882a593Smuzhiyun #define MPI_MANPAGE4_EXTFLAGS_DUAL_PORT_SUPPORT         (0x0010)
713*4882a593Smuzhiyun #define MPI_MANPAGE4_EXTFLAGS_HIDE_NON_IR_METADATA      (0x0008)
714*4882a593Smuzhiyun #define MPI_MANPAGE4_EXTFLAGS_SAS_CACHE_DISABLE         (0x0004)
715*4882a593Smuzhiyun #define MPI_MANPAGE4_EXTFLAGS_SATA_CACHE_DISABLE        (0x0002)
716*4882a593Smuzhiyun #define MPI_MANPAGE4_EXTFLAGS_LEGACY_MODE               (0x0001)
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun #ifndef MPI_MANPAGE5_NUM_FORCEWWID
720*4882a593Smuzhiyun #define MPI_MANPAGE5_NUM_FORCEWWID      (1)
721*4882a593Smuzhiyun #endif
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_MANUFACTURING_5
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun     CONFIG_PAGE_HEADER              Header;             /* 00h */
726*4882a593Smuzhiyun     U64                             BaseWWID;           /* 04h */
727*4882a593Smuzhiyun     U8                              Flags;              /* 0Ch */
728*4882a593Smuzhiyun     U8                              NumForceWWID;       /* 0Dh */
729*4882a593Smuzhiyun     U16                             Reserved2;          /* 0Eh */
730*4882a593Smuzhiyun     U32                             Reserved3;          /* 10h */
731*4882a593Smuzhiyun     U32                             Reserved4;          /* 14h */
732*4882a593Smuzhiyun     U64                             ForceWWID[MPI_MANPAGE5_NUM_FORCEWWID]; /* 18h */
733*4882a593Smuzhiyun } CONFIG_PAGE_MANUFACTURING_5, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_5,
734*4882a593Smuzhiyun   ManufacturingPage5_t, MPI_POINTER pManufacturingPage5_t;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun #define MPI_MANUFACTURING5_PAGEVERSION                  (0x02)
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun /* defines for the Flags field */
739*4882a593Smuzhiyun #define MPI_MANPAGE5_TWO_WWID_PER_PHY                   (0x01)
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_MANUFACTURING_6
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun     CONFIG_PAGE_HEADER              Header;             /* 00h */
745*4882a593Smuzhiyun     U32                             ProductSpecificInfo;/* 04h */
746*4882a593Smuzhiyun } CONFIG_PAGE_MANUFACTURING_6, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_6,
747*4882a593Smuzhiyun   ManufacturingPage6_t, MPI_POINTER pManufacturingPage6_t;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun #define MPI_MANUFACTURING6_PAGEVERSION                  (0x00)
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun typedef struct _MPI_MANPAGE7_CONNECTOR_INFO
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun     U32                         Pinout;                 /* 00h */
755*4882a593Smuzhiyun     U8                          Connector[16];          /* 04h */
756*4882a593Smuzhiyun     U8                          Location;               /* 14h */
757*4882a593Smuzhiyun     U8                          Reserved1;              /* 15h */
758*4882a593Smuzhiyun     U16                         Slot;                   /* 16h */
759*4882a593Smuzhiyun     U32                         Reserved2;              /* 18h */
760*4882a593Smuzhiyun } MPI_MANPAGE7_CONNECTOR_INFO, MPI_POINTER PTR_MPI_MANPAGE7_CONNECTOR_INFO,
761*4882a593Smuzhiyun   MpiManPage7ConnectorInfo_t, MPI_POINTER pMpiManPage7ConnectorInfo_t;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun /* defines for the Pinout field */
764*4882a593Smuzhiyun #define MPI_MANPAGE7_PINOUT_SFF_8484_L4                 (0x00080000)
765*4882a593Smuzhiyun #define MPI_MANPAGE7_PINOUT_SFF_8484_L3                 (0x00040000)
766*4882a593Smuzhiyun #define MPI_MANPAGE7_PINOUT_SFF_8484_L2                 (0x00020000)
767*4882a593Smuzhiyun #define MPI_MANPAGE7_PINOUT_SFF_8484_L1                 (0x00010000)
768*4882a593Smuzhiyun #define MPI_MANPAGE7_PINOUT_SFF_8470_L4                 (0x00000800)
769*4882a593Smuzhiyun #define MPI_MANPAGE7_PINOUT_SFF_8470_L3                 (0x00000400)
770*4882a593Smuzhiyun #define MPI_MANPAGE7_PINOUT_SFF_8470_L2                 (0x00000200)
771*4882a593Smuzhiyun #define MPI_MANPAGE7_PINOUT_SFF_8470_L1                 (0x00000100)
772*4882a593Smuzhiyun #define MPI_MANPAGE7_PINOUT_SFF_8482                    (0x00000002)
773*4882a593Smuzhiyun #define MPI_MANPAGE7_PINOUT_CONNECTION_UNKNOWN          (0x00000001)
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun /* defines for the Location field */
776*4882a593Smuzhiyun #define MPI_MANPAGE7_LOCATION_UNKNOWN                   (0x01)
777*4882a593Smuzhiyun #define MPI_MANPAGE7_LOCATION_INTERNAL                  (0x02)
778*4882a593Smuzhiyun #define MPI_MANPAGE7_LOCATION_EXTERNAL                  (0x04)
779*4882a593Smuzhiyun #define MPI_MANPAGE7_LOCATION_SWITCHABLE                (0x08)
780*4882a593Smuzhiyun #define MPI_MANPAGE7_LOCATION_AUTO                      (0x10)
781*4882a593Smuzhiyun #define MPI_MANPAGE7_LOCATION_NOT_PRESENT               (0x20)
782*4882a593Smuzhiyun #define MPI_MANPAGE7_LOCATION_NOT_CONNECTED             (0x80)
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun /*
785*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
786*4882a593Smuzhiyun  * one and check NumPhys at runtime.
787*4882a593Smuzhiyun  */
788*4882a593Smuzhiyun #ifndef MPI_MANPAGE7_CONNECTOR_INFO_MAX
789*4882a593Smuzhiyun #define MPI_MANPAGE7_CONNECTOR_INFO_MAX   (1)
790*4882a593Smuzhiyun #endif
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_MANUFACTURING_7
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun     CONFIG_PAGE_HEADER          Header;                 /* 00h */
795*4882a593Smuzhiyun     U32                         Reserved1;              /* 04h */
796*4882a593Smuzhiyun     U32                         Reserved2;              /* 08h */
797*4882a593Smuzhiyun     U32                         Flags;                  /* 0Ch */
798*4882a593Smuzhiyun     U8                          EnclosureName[16];      /* 10h */
799*4882a593Smuzhiyun     U8                          NumPhys;                /* 20h */
800*4882a593Smuzhiyun     U8                          Reserved3;              /* 21h */
801*4882a593Smuzhiyun     U16                         Reserved4;              /* 22h */
802*4882a593Smuzhiyun     MPI_MANPAGE7_CONNECTOR_INFO ConnectorInfo[MPI_MANPAGE7_CONNECTOR_INFO_MAX]; /* 24h */
803*4882a593Smuzhiyun } CONFIG_PAGE_MANUFACTURING_7, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_7,
804*4882a593Smuzhiyun   ManufacturingPage7_t, MPI_POINTER pManufacturingPage7_t;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun #define MPI_MANUFACTURING7_PAGEVERSION                  (0x00)
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun /* defines for the Flags field */
809*4882a593Smuzhiyun #define MPI_MANPAGE7_FLAG_USE_SLOT_INFO                 (0x00000001)
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_MANUFACTURING_8
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun     CONFIG_PAGE_HEADER              Header;             /* 00h */
815*4882a593Smuzhiyun     U32                             ProductSpecificInfo;/* 04h */
816*4882a593Smuzhiyun } CONFIG_PAGE_MANUFACTURING_8, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_8,
817*4882a593Smuzhiyun   ManufacturingPage8_t, MPI_POINTER pManufacturingPage8_t;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun #define MPI_MANUFACTURING8_PAGEVERSION                  (0x00)
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_MANUFACTURING_9
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun     CONFIG_PAGE_HEADER              Header;             /* 00h */
825*4882a593Smuzhiyun     U32                             ProductSpecificInfo;/* 04h */
826*4882a593Smuzhiyun } CONFIG_PAGE_MANUFACTURING_9, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_9,
827*4882a593Smuzhiyun   ManufacturingPage9_t, MPI_POINTER pManufacturingPage9_t;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun #define MPI_MANUFACTURING9_PAGEVERSION                  (0x00)
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_MANUFACTURING_10
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun     CONFIG_PAGE_HEADER              Header;             /* 00h */
835*4882a593Smuzhiyun     U32                             ProductSpecificInfo;/* 04h */
836*4882a593Smuzhiyun } CONFIG_PAGE_MANUFACTURING_10, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_10,
837*4882a593Smuzhiyun   ManufacturingPage10_t, MPI_POINTER pManufacturingPage10_t;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun #define MPI_MANUFACTURING10_PAGEVERSION                 (0x00)
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun /****************************************************************************
843*4882a593Smuzhiyun *   IO Unit Config Pages
844*4882a593Smuzhiyun ****************************************************************************/
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IO_UNIT_0
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
849*4882a593Smuzhiyun     U64                     UniqueValue;                /* 04h */
850*4882a593Smuzhiyun } CONFIG_PAGE_IO_UNIT_0, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_0,
851*4882a593Smuzhiyun   IOUnitPage0_t, MPI_POINTER pIOUnitPage0_t;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun #define MPI_IOUNITPAGE0_PAGEVERSION                     (0x00)
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IO_UNIT_1
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
859*4882a593Smuzhiyun     U32                     Flags;                      /* 04h */
860*4882a593Smuzhiyun } CONFIG_PAGE_IO_UNIT_1, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_1,
861*4882a593Smuzhiyun   IOUnitPage1_t, MPI_POINTER pIOUnitPage1_t;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun #define MPI_IOUNITPAGE1_PAGEVERSION                     (0x02)
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun /* IO Unit Page 1 Flags defines */
866*4882a593Smuzhiyun #define MPI_IOUNITPAGE1_MULTI_FUNCTION                  (0x00000000)
867*4882a593Smuzhiyun #define MPI_IOUNITPAGE1_SINGLE_FUNCTION                 (0x00000001)
868*4882a593Smuzhiyun #define MPI_IOUNITPAGE1_MULTI_PATHING                   (0x00000002)
869*4882a593Smuzhiyun #define MPI_IOUNITPAGE1_SINGLE_PATHING                  (0x00000000)
870*4882a593Smuzhiyun #define MPI_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID         (0x00000004)
871*4882a593Smuzhiyun #define MPI_IOUNITPAGE1_DISABLE_QUEUE_FULL_HANDLING     (0x00000020)
872*4882a593Smuzhiyun #define MPI_IOUNITPAGE1_DISABLE_IR                      (0x00000040)
873*4882a593Smuzhiyun #define MPI_IOUNITPAGE1_FORCE_32                        (0x00000080)
874*4882a593Smuzhiyun #define MPI_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE        (0x00000100)
875*4882a593Smuzhiyun #define MPI_IOUNITPAGE1_SATA_WRITE_CACHE_DISABLE        (0x00000200)
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun typedef struct _MPI_ADAPTER_INFO
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun     U8      PciBusNumber;                               /* 00h */
880*4882a593Smuzhiyun     U8      PciDeviceAndFunctionNumber;                 /* 01h */
881*4882a593Smuzhiyun     U16     AdapterFlags;                               /* 02h */
882*4882a593Smuzhiyun } MPI_ADAPTER_INFO, MPI_POINTER PTR_MPI_ADAPTER_INFO,
883*4882a593Smuzhiyun   MpiAdapterInfo_t, MPI_POINTER pMpiAdapterInfo_t;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun #define MPI_ADAPTER_INFO_FLAGS_EMBEDDED                 (0x0001)
886*4882a593Smuzhiyun #define MPI_ADAPTER_INFO_FLAGS_INIT_STATUS              (0x0002)
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IO_UNIT_2
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
891*4882a593Smuzhiyun     U32                     Flags;                      /* 04h */
892*4882a593Smuzhiyun     U32                     BiosVersion;                /* 08h */
893*4882a593Smuzhiyun     MPI_ADAPTER_INFO        AdapterOrder[4];            /* 0Ch */
894*4882a593Smuzhiyun     U32                     Reserved1;                  /* 1Ch */
895*4882a593Smuzhiyun } CONFIG_PAGE_IO_UNIT_2, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_2,
896*4882a593Smuzhiyun   IOUnitPage2_t, MPI_POINTER pIOUnitPage2_t;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun #define MPI_IOUNITPAGE2_PAGEVERSION                     (0x02)
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun #define MPI_IOUNITPAGE2_FLAGS_PAUSE_ON_ERROR            (0x00000002)
901*4882a593Smuzhiyun #define MPI_IOUNITPAGE2_FLAGS_VERBOSE_ENABLE            (0x00000004)
902*4882a593Smuzhiyun #define MPI_IOUNITPAGE2_FLAGS_COLOR_VIDEO_DISABLE       (0x00000008)
903*4882a593Smuzhiyun #define MPI_IOUNITPAGE2_FLAGS_DONT_HOOK_INT_40          (0x00000010)
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun #define MPI_IOUNITPAGE2_FLAGS_DEV_LIST_DISPLAY_MASK     (0x000000E0)
906*4882a593Smuzhiyun #define MPI_IOUNITPAGE2_FLAGS_INSTALLED_DEV_DISPLAY     (0x00000000)
907*4882a593Smuzhiyun #define MPI_IOUNITPAGE2_FLAGS_ADAPTER_DISPLAY           (0x00000020)
908*4882a593Smuzhiyun #define MPI_IOUNITPAGE2_FLAGS_ADAPTER_DEV_DISPLAY       (0x00000040)
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun /*
912*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
913*4882a593Smuzhiyun  * one and check Header.PageLength at runtime.
914*4882a593Smuzhiyun  */
915*4882a593Smuzhiyun #ifndef MPI_IO_UNIT_PAGE_3_GPIO_VAL_MAX
916*4882a593Smuzhiyun #define MPI_IO_UNIT_PAGE_3_GPIO_VAL_MAX     (1)
917*4882a593Smuzhiyun #endif
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IO_UNIT_3
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                                   /* 00h */
922*4882a593Smuzhiyun     U8                      GPIOCount;                                /* 04h */
923*4882a593Smuzhiyun     U8                      Reserved1;                                /* 05h */
924*4882a593Smuzhiyun     U16                     Reserved2;                                /* 06h */
925*4882a593Smuzhiyun     U16                     GPIOVal[MPI_IO_UNIT_PAGE_3_GPIO_VAL_MAX]; /* 08h */
926*4882a593Smuzhiyun } CONFIG_PAGE_IO_UNIT_3, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_3,
927*4882a593Smuzhiyun   IOUnitPage3_t, MPI_POINTER pIOUnitPage3_t;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun #define MPI_IOUNITPAGE3_PAGEVERSION                     (0x01)
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun #define MPI_IOUNITPAGE3_GPIO_FUNCTION_MASK              (0xFC)
932*4882a593Smuzhiyun #define MPI_IOUNITPAGE3_GPIO_FUNCTION_SHIFT             (2)
933*4882a593Smuzhiyun #define MPI_IOUNITPAGE3_GPIO_SETTING_OFF                (0x00)
934*4882a593Smuzhiyun #define MPI_IOUNITPAGE3_GPIO_SETTING_ON                 (0x01)
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IO_UNIT_4
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                                   /* 00h */
940*4882a593Smuzhiyun     U32                     Reserved1;                                /* 04h */
941*4882a593Smuzhiyun     SGE_SIMPLE_UNION        FWImageSGE;                               /* 08h */
942*4882a593Smuzhiyun } CONFIG_PAGE_IO_UNIT_4, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_4,
943*4882a593Smuzhiyun   IOUnitPage4_t, MPI_POINTER pIOUnitPage4_t;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun #define MPI_IOUNITPAGE4_PAGEVERSION                     (0x00)
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun /****************************************************************************
949*4882a593Smuzhiyun *   IOC Config Pages
950*4882a593Smuzhiyun ****************************************************************************/
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IOC_0
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
955*4882a593Smuzhiyun     U32                     TotalNVStore;               /* 04h */
956*4882a593Smuzhiyun     U32                     FreeNVStore;                /* 08h */
957*4882a593Smuzhiyun     U16                     VendorID;                   /* 0Ch */
958*4882a593Smuzhiyun     U16                     DeviceID;                   /* 0Eh */
959*4882a593Smuzhiyun     U8                      RevisionID;                 /* 10h */
960*4882a593Smuzhiyun     U8                      Reserved[3];                /* 11h */
961*4882a593Smuzhiyun     U32                     ClassCode;                  /* 14h */
962*4882a593Smuzhiyun     U16                     SubsystemVendorID;          /* 18h */
963*4882a593Smuzhiyun     U16                     SubsystemID;                /* 1Ah */
964*4882a593Smuzhiyun } CONFIG_PAGE_IOC_0, MPI_POINTER PTR_CONFIG_PAGE_IOC_0,
965*4882a593Smuzhiyun   IOCPage0_t, MPI_POINTER pIOCPage0_t;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun #define MPI_IOCPAGE0_PAGEVERSION                        (0x01)
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IOC_1
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
973*4882a593Smuzhiyun     U32                     Flags;                      /* 04h */
974*4882a593Smuzhiyun     U32                     CoalescingTimeout;          /* 08h */
975*4882a593Smuzhiyun     U8                      CoalescingDepth;            /* 0Ch */
976*4882a593Smuzhiyun     U8                      PCISlotNum;                 /* 0Dh */
977*4882a593Smuzhiyun     U8                      Reserved[2];                /* 0Eh */
978*4882a593Smuzhiyun } CONFIG_PAGE_IOC_1, MPI_POINTER PTR_CONFIG_PAGE_IOC_1,
979*4882a593Smuzhiyun   IOCPage1_t, MPI_POINTER pIOCPage1_t;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun #define MPI_IOCPAGE1_PAGEVERSION                        (0x03)
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun /* defines for the Flags field */
984*4882a593Smuzhiyun #define MPI_IOCPAGE1_EEDP_MODE_MASK                     (0x07000000)
985*4882a593Smuzhiyun #define MPI_IOCPAGE1_EEDP_MODE_OFF                      (0x00000000)
986*4882a593Smuzhiyun #define MPI_IOCPAGE1_EEDP_MODE_T10                      (0x01000000)
987*4882a593Smuzhiyun #define MPI_IOCPAGE1_EEDP_MODE_LSI_1                    (0x02000000)
988*4882a593Smuzhiyun #define MPI_IOCPAGE1_INITIATOR_CONTEXT_REPLY_DISABLE    (0x00000010)
989*4882a593Smuzhiyun #define MPI_IOCPAGE1_REPLY_COALESCING                   (0x00000001)
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun #define MPI_IOCPAGE1_PCISLOTNUM_UNKNOWN                 (0xFF)
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IOC_2_RAID_VOL
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun     U8                          VolumeID;               /* 00h */
997*4882a593Smuzhiyun     U8                          VolumeBus;              /* 01h */
998*4882a593Smuzhiyun     U8                          VolumeIOC;              /* 02h */
999*4882a593Smuzhiyun     U8                          VolumePageNumber;       /* 03h */
1000*4882a593Smuzhiyun     U8                          VolumeType;             /* 04h */
1001*4882a593Smuzhiyun     U8                          Flags;                  /* 05h */
1002*4882a593Smuzhiyun     U16                         Reserved3;              /* 06h */
1003*4882a593Smuzhiyun } CONFIG_PAGE_IOC_2_RAID_VOL, MPI_POINTER PTR_CONFIG_PAGE_IOC_2_RAID_VOL,
1004*4882a593Smuzhiyun   ConfigPageIoc2RaidVol_t, MPI_POINTER pConfigPageIoc2RaidVol_t;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun /* IOC Page 2 Volume RAID Type values, also used in RAID Volume pages */
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun #define MPI_RAID_VOL_TYPE_IS                        (0x00)
1009*4882a593Smuzhiyun #define MPI_RAID_VOL_TYPE_IME                       (0x01)
1010*4882a593Smuzhiyun #define MPI_RAID_VOL_TYPE_IM                        (0x02)
1011*4882a593Smuzhiyun #define MPI_RAID_VOL_TYPE_RAID_5                    (0x03)
1012*4882a593Smuzhiyun #define MPI_RAID_VOL_TYPE_RAID_6                    (0x04)
1013*4882a593Smuzhiyun #define MPI_RAID_VOL_TYPE_RAID_10                   (0x05)
1014*4882a593Smuzhiyun #define MPI_RAID_VOL_TYPE_RAID_50                   (0x06)
1015*4882a593Smuzhiyun #define MPI_RAID_VOL_TYPE_UNKNOWN                   (0xFF)
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun /* IOC Page 2 Volume Flags values */
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun #define MPI_IOCPAGE2_FLAG_VOLUME_INACTIVE           (0x08)
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun /*
1022*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1023*4882a593Smuzhiyun  * one and check Header.PageLength at runtime.
1024*4882a593Smuzhiyun  */
1025*4882a593Smuzhiyun #ifndef MPI_IOC_PAGE_2_RAID_VOLUME_MAX
1026*4882a593Smuzhiyun #define MPI_IOC_PAGE_2_RAID_VOLUME_MAX      (1)
1027*4882a593Smuzhiyun #endif
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IOC_2
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun     CONFIG_PAGE_HEADER          Header;                              /* 00h */
1032*4882a593Smuzhiyun     U32                         CapabilitiesFlags;                   /* 04h */
1033*4882a593Smuzhiyun     U8                          NumActiveVolumes;                    /* 08h */
1034*4882a593Smuzhiyun     U8                          MaxVolumes;                          /* 09h */
1035*4882a593Smuzhiyun     U8                          NumActivePhysDisks;                  /* 0Ah */
1036*4882a593Smuzhiyun     U8                          MaxPhysDisks;                        /* 0Bh */
1037*4882a593Smuzhiyun     CONFIG_PAGE_IOC_2_RAID_VOL  RaidVolume[MPI_IOC_PAGE_2_RAID_VOLUME_MAX];/* 0Ch */
1038*4882a593Smuzhiyun } CONFIG_PAGE_IOC_2, MPI_POINTER PTR_CONFIG_PAGE_IOC_2,
1039*4882a593Smuzhiyun   IOCPage2_t, MPI_POINTER pIOCPage2_t;
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun #define MPI_IOCPAGE2_PAGEVERSION                        (0x04)
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun /* IOC Page 2 Capabilities flags */
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun #define MPI_IOCPAGE2_CAP_FLAGS_IS_SUPPORT               (0x00000001)
1046*4882a593Smuzhiyun #define MPI_IOCPAGE2_CAP_FLAGS_IME_SUPPORT              (0x00000002)
1047*4882a593Smuzhiyun #define MPI_IOCPAGE2_CAP_FLAGS_IM_SUPPORT               (0x00000004)
1048*4882a593Smuzhiyun #define MPI_IOCPAGE2_CAP_FLAGS_RAID_5_SUPPORT           (0x00000008)
1049*4882a593Smuzhiyun #define MPI_IOCPAGE2_CAP_FLAGS_RAID_6_SUPPORT           (0x00000010)
1050*4882a593Smuzhiyun #define MPI_IOCPAGE2_CAP_FLAGS_RAID_10_SUPPORT          (0x00000020)
1051*4882a593Smuzhiyun #define MPI_IOCPAGE2_CAP_FLAGS_RAID_50_SUPPORT          (0x00000040)
1052*4882a593Smuzhiyun #define MPI_IOCPAGE2_CAP_FLAGS_RAID_64_BIT_ADDRESSING   (0x10000000)
1053*4882a593Smuzhiyun #define MPI_IOCPAGE2_CAP_FLAGS_SES_SUPPORT              (0x20000000)
1054*4882a593Smuzhiyun #define MPI_IOCPAGE2_CAP_FLAGS_SAFTE_SUPPORT            (0x40000000)
1055*4882a593Smuzhiyun #define MPI_IOCPAGE2_CAP_FLAGS_CROSS_CHANNEL_SUPPORT    (0x80000000)
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun typedef struct _IOC_3_PHYS_DISK
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun     U8                          PhysDiskID;             /* 00h */
1061*4882a593Smuzhiyun     U8                          PhysDiskBus;            /* 01h */
1062*4882a593Smuzhiyun     U8                          PhysDiskIOC;            /* 02h */
1063*4882a593Smuzhiyun     U8                          PhysDiskNum;            /* 03h */
1064*4882a593Smuzhiyun } IOC_3_PHYS_DISK, MPI_POINTER PTR_IOC_3_PHYS_DISK,
1065*4882a593Smuzhiyun   Ioc3PhysDisk_t, MPI_POINTER pIoc3PhysDisk_t;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun /*
1068*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1069*4882a593Smuzhiyun  * one and check Header.PageLength at runtime.
1070*4882a593Smuzhiyun  */
1071*4882a593Smuzhiyun #ifndef MPI_IOC_PAGE_3_PHYSDISK_MAX
1072*4882a593Smuzhiyun #define MPI_IOC_PAGE_3_PHYSDISK_MAX         (1)
1073*4882a593Smuzhiyun #endif
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IOC_3
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun     CONFIG_PAGE_HEADER          Header;                                /* 00h */
1078*4882a593Smuzhiyun     U8                          NumPhysDisks;                          /* 04h */
1079*4882a593Smuzhiyun     U8                          Reserved1;                             /* 05h */
1080*4882a593Smuzhiyun     U16                         Reserved2;                             /* 06h */
1081*4882a593Smuzhiyun     IOC_3_PHYS_DISK             PhysDisk[MPI_IOC_PAGE_3_PHYSDISK_MAX]; /* 08h */
1082*4882a593Smuzhiyun } CONFIG_PAGE_IOC_3, MPI_POINTER PTR_CONFIG_PAGE_IOC_3,
1083*4882a593Smuzhiyun   IOCPage3_t, MPI_POINTER pIOCPage3_t;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun #define MPI_IOCPAGE3_PAGEVERSION                        (0x00)
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun typedef struct _IOC_4_SEP
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun     U8                          SEPTargetID;            /* 00h */
1091*4882a593Smuzhiyun     U8                          SEPBus;                 /* 01h */
1092*4882a593Smuzhiyun     U16                         Reserved;               /* 02h */
1093*4882a593Smuzhiyun } IOC_4_SEP, MPI_POINTER PTR_IOC_4_SEP,
1094*4882a593Smuzhiyun   Ioc4Sep_t, MPI_POINTER pIoc4Sep_t;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun /*
1097*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1098*4882a593Smuzhiyun  * one and check Header.PageLength at runtime.
1099*4882a593Smuzhiyun  */
1100*4882a593Smuzhiyun #ifndef MPI_IOC_PAGE_4_SEP_MAX
1101*4882a593Smuzhiyun #define MPI_IOC_PAGE_4_SEP_MAX              (1)
1102*4882a593Smuzhiyun #endif
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IOC_4
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun     CONFIG_PAGE_HEADER          Header;                         /* 00h */
1107*4882a593Smuzhiyun     U8                          ActiveSEP;                      /* 04h */
1108*4882a593Smuzhiyun     U8                          MaxSEP;                         /* 05h */
1109*4882a593Smuzhiyun     U16                         Reserved1;                      /* 06h */
1110*4882a593Smuzhiyun     IOC_4_SEP                   SEP[MPI_IOC_PAGE_4_SEP_MAX];    /* 08h */
1111*4882a593Smuzhiyun } CONFIG_PAGE_IOC_4, MPI_POINTER PTR_CONFIG_PAGE_IOC_4,
1112*4882a593Smuzhiyun   IOCPage4_t, MPI_POINTER pIOCPage4_t;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun #define MPI_IOCPAGE4_PAGEVERSION                        (0x00)
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun typedef struct _IOC_5_HOT_SPARE
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun     U8                          PhysDiskNum;            /* 00h */
1120*4882a593Smuzhiyun     U8                          Reserved;               /* 01h */
1121*4882a593Smuzhiyun     U8                          HotSparePool;           /* 02h */
1122*4882a593Smuzhiyun     U8                          Flags;                   /* 03h */
1123*4882a593Smuzhiyun } IOC_5_HOT_SPARE, MPI_POINTER PTR_IOC_5_HOT_SPARE,
1124*4882a593Smuzhiyun   Ioc5HotSpare_t, MPI_POINTER pIoc5HotSpare_t;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun /* IOC Page 5 HotSpare Flags */
1127*4882a593Smuzhiyun #define MPI_IOC_PAGE_5_HOT_SPARE_ACTIVE                 (0x01)
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun /*
1130*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1131*4882a593Smuzhiyun  * one and check Header.PageLength at runtime.
1132*4882a593Smuzhiyun  */
1133*4882a593Smuzhiyun #ifndef MPI_IOC_PAGE_5_HOT_SPARE_MAX
1134*4882a593Smuzhiyun #define MPI_IOC_PAGE_5_HOT_SPARE_MAX        (1)
1135*4882a593Smuzhiyun #endif
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IOC_5
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun     CONFIG_PAGE_HEADER          Header;                         /* 00h */
1140*4882a593Smuzhiyun     U32                         Reserved1;                      /* 04h */
1141*4882a593Smuzhiyun     U8                          NumHotSpares;                   /* 08h */
1142*4882a593Smuzhiyun     U8                          Reserved2;                      /* 09h */
1143*4882a593Smuzhiyun     U16                         Reserved3;                      /* 0Ah */
1144*4882a593Smuzhiyun     IOC_5_HOT_SPARE             HotSpare[MPI_IOC_PAGE_5_HOT_SPARE_MAX]; /* 0Ch */
1145*4882a593Smuzhiyun } CONFIG_PAGE_IOC_5, MPI_POINTER PTR_CONFIG_PAGE_IOC_5,
1146*4882a593Smuzhiyun   IOCPage5_t, MPI_POINTER pIOCPage5_t;
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun #define MPI_IOCPAGE5_PAGEVERSION                        (0x00)
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_IOC_6
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun     CONFIG_PAGE_HEADER          Header;                         /* 00h */
1153*4882a593Smuzhiyun     U32                         CapabilitiesFlags;              /* 04h */
1154*4882a593Smuzhiyun     U8                          MaxDrivesIS;                    /* 08h */
1155*4882a593Smuzhiyun     U8                          MaxDrivesIM;                    /* 09h */
1156*4882a593Smuzhiyun     U8                          MaxDrivesIME;                   /* 0Ah */
1157*4882a593Smuzhiyun     U8                          Reserved1;                      /* 0Bh */
1158*4882a593Smuzhiyun     U8                          MinDrivesIS;                    /* 0Ch */
1159*4882a593Smuzhiyun     U8                          MinDrivesIM;                    /* 0Dh */
1160*4882a593Smuzhiyun     U8                          MinDrivesIME;                   /* 0Eh */
1161*4882a593Smuzhiyun     U8                          Reserved2;                      /* 0Fh */
1162*4882a593Smuzhiyun     U8                          MaxGlobalHotSpares;             /* 10h */
1163*4882a593Smuzhiyun     U8                          Reserved3;                      /* 11h */
1164*4882a593Smuzhiyun     U16                         Reserved4;                      /* 12h */
1165*4882a593Smuzhiyun     U32                         Reserved5;                      /* 14h */
1166*4882a593Smuzhiyun     U32                         SupportedStripeSizeMapIS;       /* 18h */
1167*4882a593Smuzhiyun     U32                         SupportedStripeSizeMapIME;      /* 1Ch */
1168*4882a593Smuzhiyun     U32                         Reserved6;                      /* 20h */
1169*4882a593Smuzhiyun     U8                          MetadataSize;                   /* 24h */
1170*4882a593Smuzhiyun     U8                          Reserved7;                      /* 25h */
1171*4882a593Smuzhiyun     U16                         Reserved8;                      /* 26h */
1172*4882a593Smuzhiyun     U16                         MaxBadBlockTableEntries;        /* 28h */
1173*4882a593Smuzhiyun     U16                         Reserved9;                      /* 2Ah */
1174*4882a593Smuzhiyun     U16                         IRNvsramUsage;                  /* 2Ch */
1175*4882a593Smuzhiyun     U16                         Reserved10;                     /* 2Eh */
1176*4882a593Smuzhiyun     U32                         IRNvsramVersion;                /* 30h */
1177*4882a593Smuzhiyun     U32                         Reserved11;                     /* 34h */
1178*4882a593Smuzhiyun     U32                         Reserved12;                     /* 38h */
1179*4882a593Smuzhiyun } CONFIG_PAGE_IOC_6, MPI_POINTER PTR_CONFIG_PAGE_IOC_6,
1180*4882a593Smuzhiyun   IOCPage6_t, MPI_POINTER pIOCPage6_t;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun #define MPI_IOCPAGE6_PAGEVERSION                        (0x01)
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun /* IOC Page 6 Capabilities Flags */
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun #define MPI_IOCPAGE6_CAP_FLAGS_SSD_SUPPORT              (0x00000020)
1187*4882a593Smuzhiyun #define MPI_IOCPAGE6_CAP_FLAGS_MULTIPORT_DRIVE_SUPPORT  (0x00000010)
1188*4882a593Smuzhiyun #define MPI_IOCPAGE6_CAP_FLAGS_DISABLE_SMART_POLLING    (0x00000008)
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun #define MPI_IOCPAGE6_CAP_FLAGS_MASK_METADATA_SIZE       (0x00000006)
1191*4882a593Smuzhiyun #define MPI_IOCPAGE6_CAP_FLAGS_64MB_METADATA_SIZE       (0x00000000)
1192*4882a593Smuzhiyun #define MPI_IOCPAGE6_CAP_FLAGS_512MB_METADATA_SIZE      (0x00000002)
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun #define MPI_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE         (0x00000001)
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun /****************************************************************************
1198*4882a593Smuzhiyun *   BIOS Config Pages
1199*4882a593Smuzhiyun ****************************************************************************/
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_BIOS_1
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1204*4882a593Smuzhiyun     U32                     BiosOptions;                /* 04h */
1205*4882a593Smuzhiyun     U32                     IOCSettings;                /* 08h */
1206*4882a593Smuzhiyun     U32                     Reserved1;                  /* 0Ch */
1207*4882a593Smuzhiyun     U32                     DeviceSettings;             /* 10h */
1208*4882a593Smuzhiyun     U16                     NumberOfDevices;            /* 14h */
1209*4882a593Smuzhiyun     U8                      ExpanderSpinup;             /* 16h */
1210*4882a593Smuzhiyun     U8                      Reserved2;                  /* 17h */
1211*4882a593Smuzhiyun     U16                     IOTimeoutBlockDevicesNonRM; /* 18h */
1212*4882a593Smuzhiyun     U16                     IOTimeoutSequential;        /* 1Ah */
1213*4882a593Smuzhiyun     U16                     IOTimeoutOther;             /* 1Ch */
1214*4882a593Smuzhiyun     U16                     IOTimeoutBlockDevicesRM;    /* 1Eh */
1215*4882a593Smuzhiyun } CONFIG_PAGE_BIOS_1, MPI_POINTER PTR_CONFIG_PAGE_BIOS_1,
1216*4882a593Smuzhiyun   BIOSPage1_t, MPI_POINTER pBIOSPage1_t;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun #define MPI_BIOSPAGE1_PAGEVERSION                       (0x03)
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun /* values for the BiosOptions field */
1221*4882a593Smuzhiyun #define MPI_BIOSPAGE1_OPTIONS_SPI_ENABLE                (0x00000400)
1222*4882a593Smuzhiyun #define MPI_BIOSPAGE1_OPTIONS_FC_ENABLE                 (0x00000200)
1223*4882a593Smuzhiyun #define MPI_BIOSPAGE1_OPTIONS_SAS_ENABLE                (0x00000100)
1224*4882a593Smuzhiyun #define MPI_BIOSPAGE1_OPTIONS_DISABLE_BIOS              (0x00000001)
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun /* values for the IOCSettings field */
1227*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_MASK_INITIAL_SPINUP_DELAY  (0x0F000000)
1228*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_SHIFT_INITIAL_SPINUP_DELAY (24)
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_MASK_PORT_ENABLE_DELAY     (0x00F00000)
1231*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_SHIFT_PORT_ENABLE_DELAY    (20)
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_AUTO_PORT_ENABLE           (0x00080000)
1234*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_DIRECT_ATTACH_SPINUP_MODE  (0x00040000)
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE       (0x00030000)
1237*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT        (0x00000000)
1238*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT           (0x00010000)
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_MASK_MAX_TARGET_SPIN_UP    (0x0000F000)
1241*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_SHIFT_MAX_TARGET_SPIN_UP   (12)
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_MASK_SPINUP_DELAY          (0x00000F00)
1244*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_SHIFT_SPINUP_DELAY         (8)
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_MASK_RM_SETTING            (0x000000C0)
1247*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_NONE_RM_SETTING            (0x00000000)
1248*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_BOOT_RM_SETTING            (0x00000040)
1249*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING           (0x00000080)
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT       (0x00000030)
1252*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_NO_SUPPORT                 (0x00000000)
1253*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_BIOS_SUPPORT               (0x00000010)
1254*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_OS_SUPPORT                 (0x00000020)
1255*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_ALL_SUPPORT                (0x00000030)
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun #define MPI_BIOSPAGE1_IOCSET_ALTERNATE_CHS              (0x00000008)
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun /* values for the DeviceSettings field */
1260*4882a593Smuzhiyun #define MPI_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING      (0x00000010)
1261*4882a593Smuzhiyun #define MPI_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN            (0x00000008)
1262*4882a593Smuzhiyun #define MPI_BIOSPAGE1_DEVSET_DISABLE_RM_LUN             (0x00000004)
1263*4882a593Smuzhiyun #define MPI_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN         (0x00000002)
1264*4882a593Smuzhiyun #define MPI_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN          (0x00000001)
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun /* defines for the ExpanderSpinup field */
1267*4882a593Smuzhiyun #define MPI_BIOSPAGE1_EXPSPINUP_MASK_MAX_TARGET         (0xF0)
1268*4882a593Smuzhiyun #define MPI_BIOSPAGE1_EXPSPINUP_SHIFT_MAX_TARGET        (4)
1269*4882a593Smuzhiyun #define MPI_BIOSPAGE1_EXPSPINUP_MASK_DELAY              (0x0F)
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun typedef struct _MPI_BOOT_DEVICE_ADAPTER_ORDER
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun     U32         Reserved1;                              /* 00h */
1274*4882a593Smuzhiyun     U32         Reserved2;                              /* 04h */
1275*4882a593Smuzhiyun     U32         Reserved3;                              /* 08h */
1276*4882a593Smuzhiyun     U32         Reserved4;                              /* 0Ch */
1277*4882a593Smuzhiyun     U32         Reserved5;                              /* 10h */
1278*4882a593Smuzhiyun     U32         Reserved6;                              /* 14h */
1279*4882a593Smuzhiyun     U32         Reserved7;                              /* 18h */
1280*4882a593Smuzhiyun     U32         Reserved8;                              /* 1Ch */
1281*4882a593Smuzhiyun     U32         Reserved9;                              /* 20h */
1282*4882a593Smuzhiyun     U32         Reserved10;                             /* 24h */
1283*4882a593Smuzhiyun     U32         Reserved11;                             /* 28h */
1284*4882a593Smuzhiyun     U32         Reserved12;                             /* 2Ch */
1285*4882a593Smuzhiyun     U32         Reserved13;                             /* 30h */
1286*4882a593Smuzhiyun     U32         Reserved14;                             /* 34h */
1287*4882a593Smuzhiyun     U32         Reserved15;                             /* 38h */
1288*4882a593Smuzhiyun     U32         Reserved16;                             /* 3Ch */
1289*4882a593Smuzhiyun     U32         Reserved17;                             /* 40h */
1290*4882a593Smuzhiyun } MPI_BOOT_DEVICE_ADAPTER_ORDER, MPI_POINTER PTR_MPI_BOOT_DEVICE_ADAPTER_ORDER;
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun typedef struct _MPI_BOOT_DEVICE_ADAPTER_NUMBER
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun     U8          TargetID;                               /* 00h */
1295*4882a593Smuzhiyun     U8          Bus;                                    /* 01h */
1296*4882a593Smuzhiyun     U8          AdapterNumber;                          /* 02h */
1297*4882a593Smuzhiyun     U8          Reserved1;                              /* 03h */
1298*4882a593Smuzhiyun     U32         Reserved2;                              /* 04h */
1299*4882a593Smuzhiyun     U32         Reserved3;                              /* 08h */
1300*4882a593Smuzhiyun     U32         Reserved4;                              /* 0Ch */
1301*4882a593Smuzhiyun     U8          LUN[8];                                 /* 10h */
1302*4882a593Smuzhiyun     U32         Reserved5;                              /* 18h */
1303*4882a593Smuzhiyun     U32         Reserved6;                              /* 1Ch */
1304*4882a593Smuzhiyun     U32         Reserved7;                              /* 20h */
1305*4882a593Smuzhiyun     U32         Reserved8;                              /* 24h */
1306*4882a593Smuzhiyun     U32         Reserved9;                              /* 28h */
1307*4882a593Smuzhiyun     U32         Reserved10;                             /* 2Ch */
1308*4882a593Smuzhiyun     U32         Reserved11;                             /* 30h */
1309*4882a593Smuzhiyun     U32         Reserved12;                             /* 34h */
1310*4882a593Smuzhiyun     U32         Reserved13;                             /* 38h */
1311*4882a593Smuzhiyun     U32         Reserved14;                             /* 3Ch */
1312*4882a593Smuzhiyun     U32         Reserved15;                             /* 40h */
1313*4882a593Smuzhiyun } MPI_BOOT_DEVICE_ADAPTER_NUMBER, MPI_POINTER PTR_MPI_BOOT_DEVICE_ADAPTER_NUMBER;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun typedef struct _MPI_BOOT_DEVICE_PCI_ADDRESS
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun     U8          TargetID;                               /* 00h */
1318*4882a593Smuzhiyun     U8          Bus;                                    /* 01h */
1319*4882a593Smuzhiyun     U16         PCIAddress;                             /* 02h */
1320*4882a593Smuzhiyun     U32         Reserved1;                              /* 04h */
1321*4882a593Smuzhiyun     U32         Reserved2;                              /* 08h */
1322*4882a593Smuzhiyun     U32         Reserved3;                              /* 0Ch */
1323*4882a593Smuzhiyun     U8          LUN[8];                                 /* 10h */
1324*4882a593Smuzhiyun     U32         Reserved4;                              /* 18h */
1325*4882a593Smuzhiyun     U32         Reserved5;                              /* 1Ch */
1326*4882a593Smuzhiyun     U32         Reserved6;                              /* 20h */
1327*4882a593Smuzhiyun     U32         Reserved7;                              /* 24h */
1328*4882a593Smuzhiyun     U32         Reserved8;                              /* 28h */
1329*4882a593Smuzhiyun     U32         Reserved9;                              /* 2Ch */
1330*4882a593Smuzhiyun     U32         Reserved10;                             /* 30h */
1331*4882a593Smuzhiyun     U32         Reserved11;                             /* 34h */
1332*4882a593Smuzhiyun     U32         Reserved12;                             /* 38h */
1333*4882a593Smuzhiyun     U32         Reserved13;                             /* 3Ch */
1334*4882a593Smuzhiyun     U32         Reserved14;                             /* 40h */
1335*4882a593Smuzhiyun } MPI_BOOT_DEVICE_PCI_ADDRESS, MPI_POINTER PTR_MPI_BOOT_DEVICE_PCI_ADDRESS;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun typedef struct _MPI_BOOT_DEVICE_SLOT_NUMBER
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun     U8          TargetID;                               /* 00h */
1340*4882a593Smuzhiyun     U8          Bus;                                    /* 01h */
1341*4882a593Smuzhiyun     U8          PCISlotNumber;                          /* 02h */
1342*4882a593Smuzhiyun     U8          Reserved1;                              /* 03h */
1343*4882a593Smuzhiyun     U32         Reserved2;                              /* 04h */
1344*4882a593Smuzhiyun     U32         Reserved3;                              /* 08h */
1345*4882a593Smuzhiyun     U32         Reserved4;                              /* 0Ch */
1346*4882a593Smuzhiyun     U8          LUN[8];                                 /* 10h */
1347*4882a593Smuzhiyun     U32         Reserved5;                              /* 18h */
1348*4882a593Smuzhiyun     U32         Reserved6;                              /* 1Ch */
1349*4882a593Smuzhiyun     U32         Reserved7;                              /* 20h */
1350*4882a593Smuzhiyun     U32         Reserved8;                              /* 24h */
1351*4882a593Smuzhiyun     U32         Reserved9;                              /* 28h */
1352*4882a593Smuzhiyun     U32         Reserved10;                             /* 2Ch */
1353*4882a593Smuzhiyun     U32         Reserved11;                             /* 30h */
1354*4882a593Smuzhiyun     U32         Reserved12;                             /* 34h */
1355*4882a593Smuzhiyun     U32         Reserved13;                             /* 38h */
1356*4882a593Smuzhiyun     U32         Reserved14;                             /* 3Ch */
1357*4882a593Smuzhiyun     U32         Reserved15;                             /* 40h */
1358*4882a593Smuzhiyun } MPI_BOOT_DEVICE_PCI_SLOT_NUMBER, MPI_POINTER PTR_MPI_BOOT_DEVICE_PCI_SLOT_NUMBER;
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun typedef struct _MPI_BOOT_DEVICE_FC_WWN
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun     U64         WWPN;                                   /* 00h */
1363*4882a593Smuzhiyun     U32         Reserved1;                              /* 08h */
1364*4882a593Smuzhiyun     U32         Reserved2;                              /* 0Ch */
1365*4882a593Smuzhiyun     U8          LUN[8];                                 /* 10h */
1366*4882a593Smuzhiyun     U32         Reserved3;                              /* 18h */
1367*4882a593Smuzhiyun     U32         Reserved4;                              /* 1Ch */
1368*4882a593Smuzhiyun     U32         Reserved5;                              /* 20h */
1369*4882a593Smuzhiyun     U32         Reserved6;                              /* 24h */
1370*4882a593Smuzhiyun     U32         Reserved7;                              /* 28h */
1371*4882a593Smuzhiyun     U32         Reserved8;                              /* 2Ch */
1372*4882a593Smuzhiyun     U32         Reserved9;                              /* 30h */
1373*4882a593Smuzhiyun     U32         Reserved10;                             /* 34h */
1374*4882a593Smuzhiyun     U32         Reserved11;                             /* 38h */
1375*4882a593Smuzhiyun     U32         Reserved12;                             /* 3Ch */
1376*4882a593Smuzhiyun     U32         Reserved13;                             /* 40h */
1377*4882a593Smuzhiyun } MPI_BOOT_DEVICE_FC_WWN, MPI_POINTER PTR_MPI_BOOT_DEVICE_FC_WWN;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun typedef struct _MPI_BOOT_DEVICE_SAS_WWN
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun     U64         SASAddress;                             /* 00h */
1382*4882a593Smuzhiyun     U32         Reserved1;                              /* 08h */
1383*4882a593Smuzhiyun     U32         Reserved2;                              /* 0Ch */
1384*4882a593Smuzhiyun     U8          LUN[8];                                 /* 10h */
1385*4882a593Smuzhiyun     U32         Reserved3;                              /* 18h */
1386*4882a593Smuzhiyun     U32         Reserved4;                              /* 1Ch */
1387*4882a593Smuzhiyun     U32         Reserved5;                              /* 20h */
1388*4882a593Smuzhiyun     U32         Reserved6;                              /* 24h */
1389*4882a593Smuzhiyun     U32         Reserved7;                              /* 28h */
1390*4882a593Smuzhiyun     U32         Reserved8;                              /* 2Ch */
1391*4882a593Smuzhiyun     U32         Reserved9;                              /* 30h */
1392*4882a593Smuzhiyun     U32         Reserved10;                             /* 34h */
1393*4882a593Smuzhiyun     U32         Reserved11;                             /* 38h */
1394*4882a593Smuzhiyun     U32         Reserved12;                             /* 3Ch */
1395*4882a593Smuzhiyun     U32         Reserved13;                             /* 40h */
1396*4882a593Smuzhiyun } MPI_BOOT_DEVICE_SAS_WWN, MPI_POINTER PTR_MPI_BOOT_DEVICE_SAS_WWN;
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun typedef struct _MPI_BOOT_DEVICE_ENCLOSURE_SLOT
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun     U64         EnclosureLogicalID;                     /* 00h */
1401*4882a593Smuzhiyun     U32         Reserved1;                              /* 08h */
1402*4882a593Smuzhiyun     U32         Reserved2;                              /* 0Ch */
1403*4882a593Smuzhiyun     U8          LUN[8];                                 /* 10h */
1404*4882a593Smuzhiyun     U16         SlotNumber;                             /* 18h */
1405*4882a593Smuzhiyun     U16         Reserved3;                              /* 1Ah */
1406*4882a593Smuzhiyun     U32         Reserved4;                              /* 1Ch */
1407*4882a593Smuzhiyun     U32         Reserved5;                              /* 20h */
1408*4882a593Smuzhiyun     U32         Reserved6;                              /* 24h */
1409*4882a593Smuzhiyun     U32         Reserved7;                              /* 28h */
1410*4882a593Smuzhiyun     U32         Reserved8;                              /* 2Ch */
1411*4882a593Smuzhiyun     U32         Reserved9;                              /* 30h */
1412*4882a593Smuzhiyun     U32         Reserved10;                             /* 34h */
1413*4882a593Smuzhiyun     U32         Reserved11;                             /* 38h */
1414*4882a593Smuzhiyun     U32         Reserved12;                             /* 3Ch */
1415*4882a593Smuzhiyun     U32         Reserved13;                             /* 40h */
1416*4882a593Smuzhiyun } MPI_BOOT_DEVICE_ENCLOSURE_SLOT,
1417*4882a593Smuzhiyun   MPI_POINTER PTR_MPI_BOOT_DEVICE_ENCLOSURE_SLOT;
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun typedef union _MPI_BIOSPAGE2_BOOT_DEVICE
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun     MPI_BOOT_DEVICE_ADAPTER_ORDER   AdapterOrder;
1422*4882a593Smuzhiyun     MPI_BOOT_DEVICE_ADAPTER_NUMBER  AdapterNumber;
1423*4882a593Smuzhiyun     MPI_BOOT_DEVICE_PCI_ADDRESS     PCIAddress;
1424*4882a593Smuzhiyun     MPI_BOOT_DEVICE_PCI_SLOT_NUMBER PCISlotNumber;
1425*4882a593Smuzhiyun     MPI_BOOT_DEVICE_FC_WWN          FcWwn;
1426*4882a593Smuzhiyun     MPI_BOOT_DEVICE_SAS_WWN         SasWwn;
1427*4882a593Smuzhiyun     MPI_BOOT_DEVICE_ENCLOSURE_SLOT  EnclosureSlot;
1428*4882a593Smuzhiyun } MPI_BIOSPAGE2_BOOT_DEVICE, MPI_POINTER PTR_MPI_BIOSPAGE2_BOOT_DEVICE;
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_BIOS_2
1431*4882a593Smuzhiyun {
1432*4882a593Smuzhiyun     CONFIG_PAGE_HEADER          Header;                 /* 00h */
1433*4882a593Smuzhiyun     U32                         Reserved1;              /* 04h */
1434*4882a593Smuzhiyun     U32                         Reserved2;              /* 08h */
1435*4882a593Smuzhiyun     U32                         Reserved3;              /* 0Ch */
1436*4882a593Smuzhiyun     U32                         Reserved4;              /* 10h */
1437*4882a593Smuzhiyun     U32                         Reserved5;              /* 14h */
1438*4882a593Smuzhiyun     U32                         Reserved6;              /* 18h */
1439*4882a593Smuzhiyun     U8                          BootDeviceForm;         /* 1Ch */
1440*4882a593Smuzhiyun     U8                          PrevBootDeviceForm;     /* 1Ch */
1441*4882a593Smuzhiyun     U16                         Reserved8;              /* 1Eh */
1442*4882a593Smuzhiyun     MPI_BIOSPAGE2_BOOT_DEVICE   BootDevice;             /* 20h */
1443*4882a593Smuzhiyun } CONFIG_PAGE_BIOS_2, MPI_POINTER PTR_CONFIG_PAGE_BIOS_2,
1444*4882a593Smuzhiyun   BIOSPage2_t, MPI_POINTER pBIOSPage2_t;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun #define MPI_BIOSPAGE2_PAGEVERSION                       (0x02)
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun #define MPI_BIOSPAGE2_FORM_MASK                         (0x0F)
1449*4882a593Smuzhiyun #define MPI_BIOSPAGE2_FORM_ADAPTER_ORDER                (0x00)
1450*4882a593Smuzhiyun #define MPI_BIOSPAGE2_FORM_ADAPTER_NUMBER               (0x01)
1451*4882a593Smuzhiyun #define MPI_BIOSPAGE2_FORM_PCI_ADDRESS                  (0x02)
1452*4882a593Smuzhiyun #define MPI_BIOSPAGE2_FORM_PCI_SLOT_NUMBER              (0x03)
1453*4882a593Smuzhiyun #define MPI_BIOSPAGE2_FORM_FC_WWN                       (0x04)
1454*4882a593Smuzhiyun #define MPI_BIOSPAGE2_FORM_SAS_WWN                      (0x05)
1455*4882a593Smuzhiyun #define MPI_BIOSPAGE2_FORM_ENCLOSURE_SLOT               (0x06)
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_BIOS_4
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1460*4882a593Smuzhiyun     U64                     ReassignmentBaseWWID;       /* 04h */
1461*4882a593Smuzhiyun } CONFIG_PAGE_BIOS_4, MPI_POINTER PTR_CONFIG_PAGE_BIOS_4,
1462*4882a593Smuzhiyun   BIOSPage4_t, MPI_POINTER pBIOSPage4_t;
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun #define MPI_BIOSPAGE4_PAGEVERSION                       (0x00)
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun /****************************************************************************
1468*4882a593Smuzhiyun *   SCSI Port Config Pages
1469*4882a593Smuzhiyun ****************************************************************************/
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SCSI_PORT_0
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1474*4882a593Smuzhiyun     U32                     Capabilities;               /* 04h */
1475*4882a593Smuzhiyun     U32                     PhysicalInterface;          /* 08h */
1476*4882a593Smuzhiyun } CONFIG_PAGE_SCSI_PORT_0, MPI_POINTER PTR_CONFIG_PAGE_SCSI_PORT_0,
1477*4882a593Smuzhiyun   SCSIPortPage0_t, MPI_POINTER pSCSIPortPage0_t;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_PAGEVERSION                   (0x02)
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_CAP_IU                        (0x00000001)
1482*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_CAP_DT                        (0x00000002)
1483*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_CAP_QAS                       (0x00000004)
1484*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_CAP_MIN_SYNC_PERIOD_MASK      (0x0000FF00)
1485*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_SYNC_ASYNC                    (0x00)
1486*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_SYNC_5                        (0x32)
1487*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_SYNC_10                       (0x19)
1488*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_SYNC_20                       (0x0C)
1489*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_SYNC_33_33                    (0x0B)
1490*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_SYNC_40                       (0x0A)
1491*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_SYNC_80                       (0x09)
1492*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_SYNC_160                      (0x08)
1493*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_SYNC_UNKNOWN                  (0xFF)
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_CAP_SHIFT_MIN_SYNC_PERIOD     (8)
1496*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_CAP_GET_MIN_SYNC_PERIOD(Cap)      \
1497*4882a593Smuzhiyun     (  ((Cap) & MPI_SCSIPORTPAGE0_CAP_MIN_SYNC_PERIOD_MASK) \
1498*4882a593Smuzhiyun     >> MPI_SCSIPORTPAGE0_CAP_SHIFT_MIN_SYNC_PERIOD          \
1499*4882a593Smuzhiyun     )
1500*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_CAP_MAX_SYNC_OFFSET_MASK      (0x00FF0000)
1501*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_CAP_SHIFT_MAX_SYNC_OFFSET     (16)
1502*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_CAP_GET_MAX_SYNC_OFFSET(Cap)      \
1503*4882a593Smuzhiyun     (  ((Cap) & MPI_SCSIPORTPAGE0_CAP_MAX_SYNC_OFFSET_MASK) \
1504*4882a593Smuzhiyun     >> MPI_SCSIPORTPAGE0_CAP_SHIFT_MAX_SYNC_OFFSET          \
1505*4882a593Smuzhiyun     )
1506*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_CAP_IDP                       (0x08000000)
1507*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_CAP_WIDE                      (0x20000000)
1508*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_CAP_AIP                       (0x80000000)
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_TYPE_MASK          (0x00000003)
1511*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_HVD                (0x01)
1512*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_SE                 (0x02)
1513*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_LVD                (0x03)
1514*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_PHY_MASK_CONNECTED_ID         (0xFF000000)
1515*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_PHY_SHIFT_CONNECTED_ID        (24)
1516*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_PHY_BUS_FREE_CONNECTED_ID     (0xFE)
1517*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE0_PHY_UNKNOWN_CONNECTED_ID      (0xFF)
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SCSI_PORT_1
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1523*4882a593Smuzhiyun     U32                     Configuration;              /* 04h */
1524*4882a593Smuzhiyun     U32                     OnBusTimerValue;            /* 08h */
1525*4882a593Smuzhiyun     U8                      TargetConfig;               /* 0Ch */
1526*4882a593Smuzhiyun     U8                      Reserved1;                  /* 0Dh */
1527*4882a593Smuzhiyun     U16                     IDConfig;                   /* 0Eh */
1528*4882a593Smuzhiyun } CONFIG_PAGE_SCSI_PORT_1, MPI_POINTER PTR_CONFIG_PAGE_SCSI_PORT_1,
1529*4882a593Smuzhiyun   SCSIPortPage1_t, MPI_POINTER pSCSIPortPage1_t;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE1_PAGEVERSION                   (0x03)
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun /* Configuration values */
1534*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE1_CFG_PORT_SCSI_ID_MASK         (0x000000FF)
1535*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE1_CFG_PORT_RESPONSE_ID_MASK     (0xFFFF0000)
1536*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE1_CFG_SHIFT_PORT_RESPONSE_ID    (16)
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun /* TargetConfig values */
1539*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE1_TARGCONFIG_TARG_ONLY        (0x01)
1540*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE1_TARGCONFIG_INIT_TARG        (0x02)
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun typedef struct _MPI_DEVICE_INFO
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun     U8      Timeout;                                    /* 00h */
1546*4882a593Smuzhiyun     U8      SyncFactor;                                 /* 01h */
1547*4882a593Smuzhiyun     U16     DeviceFlags;                                /* 02h */
1548*4882a593Smuzhiyun } MPI_DEVICE_INFO, MPI_POINTER PTR_MPI_DEVICE_INFO,
1549*4882a593Smuzhiyun   MpiDeviceInfo_t, MPI_POINTER pMpiDeviceInfo_t;
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SCSI_PORT_2
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun     CONFIG_PAGE_HEADER  Header;                         /* 00h */
1554*4882a593Smuzhiyun     U32                 PortFlags;                      /* 04h */
1555*4882a593Smuzhiyun     U32                 PortSettings;                   /* 08h */
1556*4882a593Smuzhiyun     MPI_DEVICE_INFO     DeviceSettings[16];             /* 0Ch */
1557*4882a593Smuzhiyun } CONFIG_PAGE_SCSI_PORT_2, MPI_POINTER PTR_CONFIG_PAGE_SCSI_PORT_2,
1558*4882a593Smuzhiyun   SCSIPortPage2_t, MPI_POINTER pSCSIPortPage2_t;
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PAGEVERSION                       (0x02)
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun /* PortFlags values */
1563*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_FLAGS_SCAN_HIGH_TO_LOW       (0x00000001)
1564*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_FLAGS_AVOID_SCSI_RESET       (0x00000004)
1565*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_FLAGS_ALTERNATE_CHS          (0x00000008)
1566*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_FLAGS_TERMINATION_DISABLE    (0x00000010)
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_FLAGS_DV_MASK                (0x00000060)
1569*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_FLAGS_FULL_DV                (0x00000000)
1570*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_FLAGS_BASIC_DV_ONLY          (0x00000020)
1571*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_FLAGS_OFF_DV                 (0x00000060)
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun /* PortSettings values */
1575*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_HOST_ID_MASK                 (0x0000000F)
1576*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_MASK_INIT_HBA                (0x00000030)
1577*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_DISABLE_INIT_HBA             (0x00000000)
1578*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_BIOS_INIT_HBA                (0x00000010)
1579*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_OS_INIT_HBA                  (0x00000020)
1580*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_BIOS_OS_INIT_HBA             (0x00000030)
1581*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_REMOVABLE_MEDIA              (0x000000C0)
1582*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_RM_NONE                      (0x00000000)
1583*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_RM_BOOT_ONLY                 (0x00000040)
1584*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_RM_WITH_MEDIA                (0x00000080)
1585*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_SPINUP_DELAY_MASK            (0x00000F00)
1586*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_SHIFT_SPINUP_DELAY           (8)
1587*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_MASK_NEGO_MASTER_SETTINGS    (0x00003000)
1588*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_NEGO_MASTER_SETTINGS         (0x00000000)
1589*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_NONE_MASTER_SETTINGS         (0x00001000)
1590*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_PORT_ALL_MASTER_SETTINGS          (0x00003000)
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_DEVICE_DISCONNECT_ENABLE          (0x0001)
1593*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_DEVICE_ID_SCAN_ENABLE             (0x0002)
1594*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_DEVICE_LUN_SCAN_ENABLE            (0x0004)
1595*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_DEVICE_TAG_QUEUE_ENABLE           (0x0008)
1596*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_DEVICE_WIDE_DISABLE               (0x0010)
1597*4882a593Smuzhiyun #define MPI_SCSIPORTPAGE2_DEVICE_BOOT_CHOICE                (0x0020)
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun /****************************************************************************
1601*4882a593Smuzhiyun *   SCSI Target Device Config Pages
1602*4882a593Smuzhiyun ****************************************************************************/
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SCSI_DEVICE_0
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1607*4882a593Smuzhiyun     U32                     NegotiatedParameters;       /* 04h */
1608*4882a593Smuzhiyun     U32                     Information;                /* 08h */
1609*4882a593Smuzhiyun } CONFIG_PAGE_SCSI_DEVICE_0, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_0,
1610*4882a593Smuzhiyun   SCSIDevicePage0_t, MPI_POINTER pSCSIDevicePage0_t;
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_PAGEVERSION                    (0x04)
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_IU                          (0x00000001)
1615*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_DT                          (0x00000002)
1616*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_QAS                         (0x00000004)
1617*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_HOLD_MCS                    (0x00000008)
1618*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_WR_FLOW                     (0x00000010)
1619*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_RD_STRM                     (0x00000020)
1620*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_RTI                         (0x00000040)
1621*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_PCOMP_EN                    (0x00000080)
1622*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_NEG_SYNC_PERIOD_MASK        (0x0000FF00)
1623*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_SHIFT_SYNC_PERIOD           (8)
1624*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_NEG_SYNC_OFFSET_MASK        (0x00FF0000)
1625*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_SHIFT_SYNC_OFFSET           (16)
1626*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_IDP                         (0x08000000)
1627*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_WIDE                        (0x20000000)
1628*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_NP_AIP                         (0x80000000)
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_INFO_PARAMS_NEGOTIATED         (0x00000001)
1631*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_INFO_SDTR_REJECTED             (0x00000002)
1632*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_INFO_WDTR_REJECTED             (0x00000004)
1633*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE0_INFO_PPR_REJECTED              (0x00000008)
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SCSI_DEVICE_1
1637*4882a593Smuzhiyun {
1638*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1639*4882a593Smuzhiyun     U32                     RequestedParameters;        /* 04h */
1640*4882a593Smuzhiyun     U32                     Reserved;                   /* 08h */
1641*4882a593Smuzhiyun     U32                     Configuration;              /* 0Ch */
1642*4882a593Smuzhiyun } CONFIG_PAGE_SCSI_DEVICE_1, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_1,
1643*4882a593Smuzhiyun   SCSIDevicePage1_t, MPI_POINTER pSCSIDevicePage1_t;
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_PAGEVERSION                    (0x05)
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_IU                          (0x00000001)
1648*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_DT                          (0x00000002)
1649*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_QAS                         (0x00000004)
1650*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_HOLD_MCS                    (0x00000008)
1651*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_WR_FLOW                     (0x00000010)
1652*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_RD_STRM                     (0x00000020)
1653*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_RTI                         (0x00000040)
1654*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_PCOMP_EN                    (0x00000080)
1655*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_MIN_SYNC_PERIOD_MASK        (0x0000FF00)
1656*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_SHIFT_MIN_SYNC_PERIOD       (8)
1657*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_MAX_SYNC_OFFSET_MASK        (0x00FF0000)
1658*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_SHIFT_MAX_SYNC_OFFSET       (16)
1659*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_IDP                         (0x08000000)
1660*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_WIDE                        (0x20000000)
1661*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_RP_AIP                         (0x80000000)
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_CONF_WDTR_DISALLOWED           (0x00000002)
1664*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_CONF_SDTR_DISALLOWED           (0x00000004)
1665*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_CONF_EXTENDED_PARAMS_ENABLE    (0x00000008)
1666*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE1_CONF_FORCE_PPR_MSG             (0x00000010)
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SCSI_DEVICE_2
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1672*4882a593Smuzhiyun     U32                     DomainValidation;           /* 04h */
1673*4882a593Smuzhiyun     U32                     ParityPipeSelect;           /* 08h */
1674*4882a593Smuzhiyun     U32                     DataPipeSelect;             /* 0Ch */
1675*4882a593Smuzhiyun } CONFIG_PAGE_SCSI_DEVICE_2, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_2,
1676*4882a593Smuzhiyun   SCSIDevicePage2_t, MPI_POINTER pSCSIDevicePage2_t;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_PAGEVERSION                    (0x01)
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DV_ISI_ENABLE                  (0x00000010)
1681*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DV_SECONDARY_DRIVER_ENABLE     (0x00000020)
1682*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DV_SLEW_RATE_CTRL              (0x00000380)
1683*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DV_PRIM_DRIVE_STR_CTRL         (0x00001C00)
1684*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DV_SECOND_DRIVE_STR_CTRL       (0x0000E000)
1685*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DV_XCLKH_ST                    (0x10000000)
1686*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DV_XCLKS_ST                    (0x20000000)
1687*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DV_XCLKH_DT                    (0x40000000)
1688*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DV_XCLKS_DT                    (0x80000000)
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_PPS_PPS_MASK                   (0x00000003)
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_0_PL_SELECT_MASK       (0x00000003)
1693*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_1_PL_SELECT_MASK       (0x0000000C)
1694*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_2_PL_SELECT_MASK       (0x00000030)
1695*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_3_PL_SELECT_MASK       (0x000000C0)
1696*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_4_PL_SELECT_MASK       (0x00000300)
1697*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_5_PL_SELECT_MASK       (0x00000C00)
1698*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_6_PL_SELECT_MASK       (0x00003000)
1699*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_7_PL_SELECT_MASK       (0x0000C000)
1700*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_8_PL_SELECT_MASK       (0x00030000)
1701*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_9_PL_SELECT_MASK       (0x000C0000)
1702*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_10_PL_SELECT_MASK      (0x00300000)
1703*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_11_PL_SELECT_MASK      (0x00C00000)
1704*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_12_PL_SELECT_MASK      (0x03000000)
1705*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_13_PL_SELECT_MASK      (0x0C000000)
1706*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_14_PL_SELECT_MASK      (0x30000000)
1707*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE2_DPS_BIT_15_PL_SELECT_MASK      (0xC0000000)
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SCSI_DEVICE_3
1711*4882a593Smuzhiyun {
1712*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1713*4882a593Smuzhiyun     U16                     MsgRejectCount;             /* 04h */
1714*4882a593Smuzhiyun     U16                     PhaseErrorCount;            /* 06h */
1715*4882a593Smuzhiyun     U16                     ParityErrorCount;           /* 08h */
1716*4882a593Smuzhiyun     U16                     Reserved;                   /* 0Ah */
1717*4882a593Smuzhiyun } CONFIG_PAGE_SCSI_DEVICE_3, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_3,
1718*4882a593Smuzhiyun   SCSIDevicePage3_t, MPI_POINTER pSCSIDevicePage3_t;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE3_PAGEVERSION                    (0x00)
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE3_MAX_COUNTER                    (0xFFFE)
1723*4882a593Smuzhiyun #define MPI_SCSIDEVPAGE3_UNSUPPORTED_COUNTER            (0xFFFF)
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun /****************************************************************************
1727*4882a593Smuzhiyun *   FC Port Config Pages
1728*4882a593Smuzhiyun ****************************************************************************/
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_0
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1733*4882a593Smuzhiyun     U32                     Flags;                      /* 04h */
1734*4882a593Smuzhiyun     U8                      MPIPortNumber;              /* 08h */
1735*4882a593Smuzhiyun     U8                      LinkType;                   /* 09h */
1736*4882a593Smuzhiyun     U8                      PortState;                  /* 0Ah */
1737*4882a593Smuzhiyun     U8                      Reserved;                   /* 0Bh */
1738*4882a593Smuzhiyun     U32                     PortIdentifier;             /* 0Ch */
1739*4882a593Smuzhiyun     U64                     WWNN;                       /* 10h */
1740*4882a593Smuzhiyun     U64                     WWPN;                       /* 18h */
1741*4882a593Smuzhiyun     U32                     SupportedServiceClass;      /* 20h */
1742*4882a593Smuzhiyun     U32                     SupportedSpeeds;            /* 24h */
1743*4882a593Smuzhiyun     U32                     CurrentSpeed;               /* 28h */
1744*4882a593Smuzhiyun     U32                     MaxFrameSize;               /* 2Ch */
1745*4882a593Smuzhiyun     U64                     FabricWWNN;                 /* 30h */
1746*4882a593Smuzhiyun     U64                     FabricWWPN;                 /* 38h */
1747*4882a593Smuzhiyun     U32                     DiscoveredPortsCount;       /* 40h */
1748*4882a593Smuzhiyun     U32                     MaxInitiators;              /* 44h */
1749*4882a593Smuzhiyun     U8                      MaxAliasesSupported;        /* 48h */
1750*4882a593Smuzhiyun     U8                      MaxHardAliasesSupported;    /* 49h */
1751*4882a593Smuzhiyun     U8                      NumCurrentAliases;          /* 4Ah */
1752*4882a593Smuzhiyun     U8                      Reserved1;                  /* 4Bh */
1753*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_0, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_0,
1754*4882a593Smuzhiyun   FCPortPage0_t, MPI_POINTER pFCPortPage0_t;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_PAGEVERSION                     (0x02)
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_PROT_MASK                 (0x0000000F)
1759*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_PROT_FCP_INIT             (MPI_PORTFACTS_PROTOCOL_INITIATOR)
1760*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_PROT_FCP_TARG             (MPI_PORTFACTS_PROTOCOL_TARGET)
1761*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_PROT_LAN                  (MPI_PORTFACTS_PROTOCOL_LAN)
1762*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_PROT_LOGBUSADDR           (MPI_PORTFACTS_PROTOCOL_LOGBUSADDR)
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_ALIAS_ALPA_SUPPORTED      (0x00000010)
1765*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_ALIAS_WWN_SUPPORTED       (0x00000020)
1766*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_FABRIC_WWN_VALID          (0x00000040)
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_ATTACH_TYPE_MASK          (0x00000F00)
1769*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_ATTACH_NO_INIT            (0x00000000)
1770*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_ATTACH_POINT_TO_POINT     (0x00000100)
1771*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_ATTACH_PRIVATE_LOOP       (0x00000200)
1772*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_ATTACH_FABRIC_DIRECT      (0x00000400)
1773*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_FLAGS_ATTACH_PUBLIC_LOOP        (0x00000800)
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_RESERVED                  (0x00)
1776*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_OTHER                     (0x01)
1777*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_UNKNOWN                   (0x02)
1778*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_COPPER                    (0x03)
1779*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_SINGLE_1300               (0x04)
1780*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_SINGLE_1500               (0x05)
1781*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_50_LASER_MULTI            (0x06)
1782*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_50_LED_MULTI              (0x07)
1783*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_62_LASER_MULTI            (0x08)
1784*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_62_LED_MULTI              (0x09)
1785*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_MULTI_LONG_WAVE           (0x0A)
1786*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_MULTI_SHORT_WAVE          (0x0B)
1787*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_LASER_SHORT_WAVE          (0x0C)
1788*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_LED_SHORT_WAVE            (0x0D)
1789*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_1300_LONG_WAVE            (0x0E)
1790*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_LTYPE_1500_LONG_WAVE            (0x0F)
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_PORTSTATE_UNKNOWN               (0x01)      /*(SNIA)HBA_PORTSTATE_UNKNOWN       1 Unknown */
1793*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_PORTSTATE_ONLINE                (0x02)      /*(SNIA)HBA_PORTSTATE_ONLINE        2 Operational */
1794*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_PORTSTATE_OFFLINE               (0x03)      /*(SNIA)HBA_PORTSTATE_OFFLINE       3 User Offline */
1795*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_PORTSTATE_BYPASSED              (0x04)      /*(SNIA)HBA_PORTSTATE_BYPASSED      4 Bypassed */
1796*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_PORTSTATE_DIAGNOST              (0x05)      /*(SNIA)HBA_PORTSTATE_DIAGNOSTICS   5 In diagnostics mode */
1797*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_PORTSTATE_LINKDOWN              (0x06)      /*(SNIA)HBA_PORTSTATE_LINKDOWN      6 Link Down */
1798*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_PORTSTATE_ERROR                 (0x07)      /*(SNIA)HBA_PORTSTATE_ERROR         7 Port Error */
1799*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_PORTSTATE_LOOPBACK              (0x08)      /*(SNIA)HBA_PORTSTATE_LOOPBACK      8 Loopback */
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_SUPPORT_CLASS_1                 (0x00000001)
1802*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_SUPPORT_CLASS_2                 (0x00000002)
1803*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_SUPPORT_CLASS_3                 (0x00000004)
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_SUPPORT_SPEED_UNKNOWN           (0x00000000) /* (SNIA)HBA_PORTSPEED_UNKNOWN 0   Unknown - transceiver incapable of reporting */
1806*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_SUPPORT_1GBIT_SPEED             (0x00000001) /* (SNIA)HBA_PORTSPEED_1GBIT   1   1 GBit/sec */
1807*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_SUPPORT_2GBIT_SPEED             (0x00000002) /* (SNIA)HBA_PORTSPEED_2GBIT   2   2 GBit/sec */
1808*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_SUPPORT_10GBIT_SPEED            (0x00000004) /* (SNIA)HBA_PORTSPEED_10GBIT  4  10 GBit/sec */
1809*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_SUPPORT_4GBIT_SPEED             (0x00000008) /* (SNIA)HBA_PORTSPEED_4GBIT   8   4 GBit/sec */
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_CURRENT_SPEED_UNKNOWN           MPI_FCPORTPAGE0_SUPPORT_SPEED_UNKNOWN
1812*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_CURRENT_SPEED_1GBIT             MPI_FCPORTPAGE0_SUPPORT_1GBIT_SPEED
1813*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_CURRENT_SPEED_2GBIT             MPI_FCPORTPAGE0_SUPPORT_2GBIT_SPEED
1814*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_CURRENT_SPEED_10GBIT            MPI_FCPORTPAGE0_SUPPORT_10GBIT_SPEED
1815*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_CURRENT_SPEED_4GBIT             MPI_FCPORTPAGE0_SUPPORT_4GBIT_SPEED
1816*4882a593Smuzhiyun #define MPI_FCPORTPAGE0_CURRENT_SPEED_NOT_NEGOTIATED    (0x00008000)        /* (SNIA)HBA_PORTSPEED_NOT_NEGOTIATED (1<<15) Speed not established */
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_1
1820*4882a593Smuzhiyun {
1821*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1822*4882a593Smuzhiyun     U32                     Flags;                      /* 04h */
1823*4882a593Smuzhiyun     U64                     NoSEEPROMWWNN;              /* 08h */
1824*4882a593Smuzhiyun     U64                     NoSEEPROMWWPN;              /* 10h */
1825*4882a593Smuzhiyun     U8                      HardALPA;                   /* 18h */
1826*4882a593Smuzhiyun     U8                      LinkConfig;                 /* 19h */
1827*4882a593Smuzhiyun     U8                      TopologyConfig;             /* 1Ah */
1828*4882a593Smuzhiyun     U8                      AltConnector;               /* 1Bh */
1829*4882a593Smuzhiyun     U8                      NumRequestedAliases;        /* 1Ch */
1830*4882a593Smuzhiyun     U8                      RR_TOV;                     /* 1Dh */
1831*4882a593Smuzhiyun     U8                      InitiatorDeviceTimeout;     /* 1Eh */
1832*4882a593Smuzhiyun     U8                      InitiatorIoPendTimeout;     /* 1Fh */
1833*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_1, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_1,
1834*4882a593Smuzhiyun   FCPortPage1_t, MPI_POINTER pFCPortPage1_t;
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_PAGEVERSION                     (0x06)
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_EXT_FCP_STATUS_EN         (0x08000000)
1839*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_IMMEDIATE_ERROR_REPLY     (0x04000000)
1840*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_FORCE_USE_NOSEEPROM_WWNS  (0x02000000)
1841*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_VERBOSE_RESCAN_EVENTS     (0x01000000)
1842*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_TARGET_MODE_OXID          (0x00800000)
1843*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_PORT_OFFLINE              (0x00400000)
1844*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_SOFT_ALPA_FALLBACK        (0x00200000)
1845*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_TARGET_LARGE_CDB_ENABLE   (0x00000080)
1846*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_MASK_RR_TOV_UNITS         (0x00000070)
1847*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_SUPPRESS_PROT_REG         (0x00000008)
1848*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_PLOGI_ON_LOGO             (0x00000004)
1849*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_MAINTAIN_LOGINS           (0x00000002)
1850*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_SORT_BY_DID               (0x00000001)
1851*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_SORT_BY_WWN               (0x00000000)
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_PROT_MASK                 (0xF0000000)
1854*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT                (28)
1855*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_PROT_FCP_INIT             ((U32)MPI_PORTFACTS_PROTOCOL_INITIATOR << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
1856*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_PROT_FCP_TARG             ((U32)MPI_PORTFACTS_PROTOCOL_TARGET << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
1857*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_PROT_LAN                  ((U32)MPI_PORTFACTS_PROTOCOL_LAN << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
1858*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_PROT_LOGBUSADDR           ((U32)MPI_PORTFACTS_PROTOCOL_LOGBUSADDR << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_NONE_RR_TOV_UNITS         (0x00000000)
1861*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_THOUSANDTH_RR_TOV_UNITS   (0x00000010)
1862*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_TENTH_RR_TOV_UNITS        (0x00000030)
1863*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_FLAGS_TEN_RR_TOV_UNITS          (0x00000050)
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_HARD_ALPA_NOT_USED              (0xFF)
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_LCONFIG_SPEED_MASK              (0x0F)
1868*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_LCONFIG_SPEED_1GIG              (0x00)
1869*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_LCONFIG_SPEED_2GIG              (0x01)
1870*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_LCONFIG_SPEED_4GIG              (0x02)
1871*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_LCONFIG_SPEED_10GIG             (0x03)
1872*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_LCONFIG_SPEED_AUTO              (0x0F)
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_TOPOLOGY_MASK                   (0x0F)
1875*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_TOPOLOGY_NLPORT                 (0x01)
1876*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_TOPOLOGY_NPORT                  (0x02)
1877*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_TOPOLOGY_AUTO                   (0x0F)
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_ALT_CONN_UNKNOWN                (0x00)
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_INITIATOR_DEV_TIMEOUT_MASK      (0x7F)
1882*4882a593Smuzhiyun #define MPI_FCPORTPAGE1_INITIATOR_DEV_UNIT_16           (0x80)
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_2
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1888*4882a593Smuzhiyun     U8                      NumberActive;               /* 04h */
1889*4882a593Smuzhiyun     U8                      ALPA[127];                  /* 05h */
1890*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_2, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_2,
1891*4882a593Smuzhiyun   FCPortPage2_t, MPI_POINTER pFCPortPage2_t;
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun #define MPI_FCPORTPAGE2_PAGEVERSION                     (0x01)
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun typedef struct _WWN_FORMAT
1897*4882a593Smuzhiyun {
1898*4882a593Smuzhiyun     U64                     WWNN;                       /* 00h */
1899*4882a593Smuzhiyun     U64                     WWPN;                       /* 08h */
1900*4882a593Smuzhiyun } WWN_FORMAT, MPI_POINTER PTR_WWN_FORMAT,
1901*4882a593Smuzhiyun   WWNFormat, MPI_POINTER pWWNFormat;
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun typedef union _FC_PORT_PERSISTENT_PHYSICAL_ID
1904*4882a593Smuzhiyun {
1905*4882a593Smuzhiyun     WWN_FORMAT              WWN;
1906*4882a593Smuzhiyun     U32                     Did;
1907*4882a593Smuzhiyun } FC_PORT_PERSISTENT_PHYSICAL_ID, MPI_POINTER PTR_FC_PORT_PERSISTENT_PHYSICAL_ID,
1908*4882a593Smuzhiyun   PersistentPhysicalId_t, MPI_POINTER pPersistentPhysicalId_t;
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun typedef struct _FC_PORT_PERSISTENT
1911*4882a593Smuzhiyun {
1912*4882a593Smuzhiyun     FC_PORT_PERSISTENT_PHYSICAL_ID  PhysicalIdentifier; /* 00h */
1913*4882a593Smuzhiyun     U8                              TargetID;           /* 10h */
1914*4882a593Smuzhiyun     U8                              Bus;                /* 11h */
1915*4882a593Smuzhiyun     U16                             Flags;              /* 12h */
1916*4882a593Smuzhiyun } FC_PORT_PERSISTENT, MPI_POINTER PTR_FC_PORT_PERSISTENT,
1917*4882a593Smuzhiyun   PersistentData_t, MPI_POINTER pPersistentData_t;
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun #define MPI_PERSISTENT_FLAGS_SHIFT                      (16)
1920*4882a593Smuzhiyun #define MPI_PERSISTENT_FLAGS_ENTRY_VALID                (0x0001)
1921*4882a593Smuzhiyun #define MPI_PERSISTENT_FLAGS_SCAN_ID                    (0x0002)
1922*4882a593Smuzhiyun #define MPI_PERSISTENT_FLAGS_SCAN_LUNS                  (0x0004)
1923*4882a593Smuzhiyun #define MPI_PERSISTENT_FLAGS_BOOT_DEVICE                (0x0008)
1924*4882a593Smuzhiyun #define MPI_PERSISTENT_FLAGS_BY_DID                     (0x0080)
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun /*
1927*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1928*4882a593Smuzhiyun  * one and check Header.PageLength at runtime.
1929*4882a593Smuzhiyun  */
1930*4882a593Smuzhiyun #ifndef MPI_FC_PORT_PAGE_3_ENTRY_MAX
1931*4882a593Smuzhiyun #define MPI_FC_PORT_PAGE_3_ENTRY_MAX        (1)
1932*4882a593Smuzhiyun #endif
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_3
1935*4882a593Smuzhiyun {
1936*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                                 /* 00h */
1937*4882a593Smuzhiyun     FC_PORT_PERSISTENT      Entry[MPI_FC_PORT_PAGE_3_ENTRY_MAX];    /* 04h */
1938*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_3, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_3,
1939*4882a593Smuzhiyun   FCPortPage3_t, MPI_POINTER pFCPortPage3_t;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun #define MPI_FCPORTPAGE3_PAGEVERSION                     (0x01)
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_4
1945*4882a593Smuzhiyun {
1946*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1947*4882a593Smuzhiyun     U32                     PortFlags;                  /* 04h */
1948*4882a593Smuzhiyun     U32                     PortSettings;               /* 08h */
1949*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_4, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_4,
1950*4882a593Smuzhiyun   FCPortPage4_t, MPI_POINTER pFCPortPage4_t;
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun #define MPI_FCPORTPAGE4_PAGEVERSION                     (0x00)
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun #define MPI_FCPORTPAGE4_PORT_FLAGS_ALTERNATE_CHS        (0x00000008)
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun #define MPI_FCPORTPAGE4_PORT_MASK_INIT_HBA              (0x00000030)
1957*4882a593Smuzhiyun #define MPI_FCPORTPAGE4_PORT_DISABLE_INIT_HBA           (0x00000000)
1958*4882a593Smuzhiyun #define MPI_FCPORTPAGE4_PORT_BIOS_INIT_HBA              (0x00000010)
1959*4882a593Smuzhiyun #define MPI_FCPORTPAGE4_PORT_OS_INIT_HBA                (0x00000020)
1960*4882a593Smuzhiyun #define MPI_FCPORTPAGE4_PORT_BIOS_OS_INIT_HBA           (0x00000030)
1961*4882a593Smuzhiyun #define MPI_FCPORTPAGE4_PORT_REMOVABLE_MEDIA            (0x000000C0)
1962*4882a593Smuzhiyun #define MPI_FCPORTPAGE4_PORT_SPINUP_DELAY_MASK          (0x00000F00)
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_5_ALIAS_INFO
1966*4882a593Smuzhiyun {
1967*4882a593Smuzhiyun     U8      Flags;                                      /* 00h */
1968*4882a593Smuzhiyun     U8      AliasAlpa;                                  /* 01h */
1969*4882a593Smuzhiyun     U16     Reserved;                                   /* 02h */
1970*4882a593Smuzhiyun     U64     AliasWWNN;                                  /* 04h */
1971*4882a593Smuzhiyun     U64     AliasWWPN;                                  /* 0Ch */
1972*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_5_ALIAS_INFO,
1973*4882a593Smuzhiyun   MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_5_ALIAS_INFO,
1974*4882a593Smuzhiyun   FcPortPage5AliasInfo_t, MPI_POINTER pFcPortPage5AliasInfo_t;
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_5
1977*4882a593Smuzhiyun {
1978*4882a593Smuzhiyun     CONFIG_PAGE_HEADER                  Header;         /* 00h */
1979*4882a593Smuzhiyun     CONFIG_PAGE_FC_PORT_5_ALIAS_INFO    AliasInfo;      /* 04h */
1980*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_5, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_5,
1981*4882a593Smuzhiyun   FCPortPage5_t, MPI_POINTER pFCPortPage5_t;
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun #define MPI_FCPORTPAGE5_PAGEVERSION                     (0x02)
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun #define MPI_FCPORTPAGE5_FLAGS_ALPA_ACQUIRED             (0x01)
1986*4882a593Smuzhiyun #define MPI_FCPORTPAGE5_FLAGS_HARD_ALPA                 (0x02)
1987*4882a593Smuzhiyun #define MPI_FCPORTPAGE5_FLAGS_HARD_WWNN                 (0x04)
1988*4882a593Smuzhiyun #define MPI_FCPORTPAGE5_FLAGS_HARD_WWPN                 (0x08)
1989*4882a593Smuzhiyun #define MPI_FCPORTPAGE5_FLAGS_DISABLE                   (0x10)
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_6
1992*4882a593Smuzhiyun {
1993*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
1994*4882a593Smuzhiyun     U32                     Reserved;                   /* 04h */
1995*4882a593Smuzhiyun     U64                     TimeSinceReset;             /* 08h */
1996*4882a593Smuzhiyun     U64                     TxFrames;                   /* 10h */
1997*4882a593Smuzhiyun     U64                     RxFrames;                   /* 18h */
1998*4882a593Smuzhiyun     U64                     TxWords;                    /* 20h */
1999*4882a593Smuzhiyun     U64                     RxWords;                    /* 28h */
2000*4882a593Smuzhiyun     U64                     LipCount;                   /* 30h */
2001*4882a593Smuzhiyun     U64                     NosCount;                   /* 38h */
2002*4882a593Smuzhiyun     U64                     ErrorFrames;                /* 40h */
2003*4882a593Smuzhiyun     U64                     DumpedFrames;               /* 48h */
2004*4882a593Smuzhiyun     U64                     LinkFailureCount;           /* 50h */
2005*4882a593Smuzhiyun     U64                     LossOfSyncCount;            /* 58h */
2006*4882a593Smuzhiyun     U64                     LossOfSignalCount;          /* 60h */
2007*4882a593Smuzhiyun     U64                     PrimitiveSeqErrCount;       /* 68h */
2008*4882a593Smuzhiyun     U64                     InvalidTxWordCount;         /* 70h */
2009*4882a593Smuzhiyun     U64                     InvalidCrcCount;            /* 78h */
2010*4882a593Smuzhiyun     U64                     FcpInitiatorIoCount;        /* 80h */
2011*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_6, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_6,
2012*4882a593Smuzhiyun   FCPortPage6_t, MPI_POINTER pFCPortPage6_t;
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun #define MPI_FCPORTPAGE6_PAGEVERSION                     (0x00)
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_7
2018*4882a593Smuzhiyun {
2019*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
2020*4882a593Smuzhiyun     U32                     Reserved;                   /* 04h */
2021*4882a593Smuzhiyun     U8                      PortSymbolicName[256];      /* 08h */
2022*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_7, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_7,
2023*4882a593Smuzhiyun   FCPortPage7_t, MPI_POINTER pFCPortPage7_t;
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun #define MPI_FCPORTPAGE7_PAGEVERSION                     (0x00)
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_8
2029*4882a593Smuzhiyun {
2030*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
2031*4882a593Smuzhiyun     U32                     BitVector[8];               /* 04h */
2032*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_8, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_8,
2033*4882a593Smuzhiyun   FCPortPage8_t, MPI_POINTER pFCPortPage8_t;
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun #define MPI_FCPORTPAGE8_PAGEVERSION                     (0x00)
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_9
2039*4882a593Smuzhiyun {
2040*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
2041*4882a593Smuzhiyun     U32                     Reserved;                   /* 04h */
2042*4882a593Smuzhiyun     U64                     GlobalWWPN;                 /* 08h */
2043*4882a593Smuzhiyun     U64                     GlobalWWNN;                 /* 10h */
2044*4882a593Smuzhiyun     U32                     UnitType;                   /* 18h */
2045*4882a593Smuzhiyun     U32                     PhysicalPortNumber;         /* 1Ch */
2046*4882a593Smuzhiyun     U32                     NumAttachedNodes;           /* 20h */
2047*4882a593Smuzhiyun     U16                     IPVersion;                  /* 24h */
2048*4882a593Smuzhiyun     U16                     UDPPortNumber;              /* 26h */
2049*4882a593Smuzhiyun     U8                      IPAddress[16];              /* 28h */
2050*4882a593Smuzhiyun     U16                     Reserved1;                  /* 38h */
2051*4882a593Smuzhiyun     U16                     TopologyDiscoveryFlags;     /* 3Ah */
2052*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_9, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_9,
2053*4882a593Smuzhiyun   FCPortPage9_t, MPI_POINTER pFCPortPage9_t;
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun #define MPI_FCPORTPAGE9_PAGEVERSION                     (0x00)
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA
2059*4882a593Smuzhiyun {
2060*4882a593Smuzhiyun     U8                      Id;                         /* 10h */
2061*4882a593Smuzhiyun     U8                      ExtId;                      /* 11h */
2062*4882a593Smuzhiyun     U8                      Connector;                  /* 12h */
2063*4882a593Smuzhiyun     U8                      Transceiver[8];             /* 13h */
2064*4882a593Smuzhiyun     U8                      Encoding;                   /* 1Bh */
2065*4882a593Smuzhiyun     U8                      BitRate_100mbs;             /* 1Ch */
2066*4882a593Smuzhiyun     U8                      Reserved1;                  /* 1Dh */
2067*4882a593Smuzhiyun     U8                      Length9u_km;                /* 1Eh */
2068*4882a593Smuzhiyun     U8                      Length9u_100m;              /* 1Fh */
2069*4882a593Smuzhiyun     U8                      Length50u_10m;              /* 20h */
2070*4882a593Smuzhiyun     U8                      Length62p5u_10m;            /* 21h */
2071*4882a593Smuzhiyun     U8                      LengthCopper_m;             /* 22h */
2072*4882a593Smuzhiyun     U8                      Reseverved2;                /* 22h */
2073*4882a593Smuzhiyun     U8                      VendorName[16];             /* 24h */
2074*4882a593Smuzhiyun     U8                      Reserved3;                  /* 34h */
2075*4882a593Smuzhiyun     U8                      VendorOUI[3];               /* 35h */
2076*4882a593Smuzhiyun     U8                      VendorPN[16];               /* 38h */
2077*4882a593Smuzhiyun     U8                      VendorRev[4];               /* 48h */
2078*4882a593Smuzhiyun     U16                     Wavelength;                 /* 4Ch */
2079*4882a593Smuzhiyun     U8                      Reserved4;                  /* 4Eh */
2080*4882a593Smuzhiyun     U8                      CC_BASE;                    /* 4Fh */
2081*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA,
2082*4882a593Smuzhiyun   MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA,
2083*4882a593Smuzhiyun   FCPortPage10BaseSfpData_t, MPI_POINTER pFCPortPage10BaseSfpData_t;
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_ID_UNKNOWN        (0x00)
2086*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_ID_GBIC           (0x01)
2087*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_ID_FIXED          (0x02)
2088*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_ID_SFP            (0x03)
2089*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_ID_SFP_MIN        (0x04)
2090*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_ID_SFP_MAX        (0x7F)
2091*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_ID_VEND_SPEC_MASK (0x80)
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_EXTID_UNKNOWN     (0x00)
2094*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_EXTID_MODDEF1     (0x01)
2095*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_EXTID_MODDEF2     (0x02)
2096*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_EXTID_MODDEF3     (0x03)
2097*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_EXTID_SEEPROM     (0x04)
2098*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_EXTID_MODDEF5     (0x05)
2099*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_EXTID_MODDEF6     (0x06)
2100*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_EXTID_MODDEF7     (0x07)
2101*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_EXTID_VNDSPC_MASK (0x80)
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_UNKNOWN      (0x00)
2104*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_SC           (0x01)
2105*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_COPPER1      (0x02)
2106*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_COPPER2      (0x03)
2107*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_BNC_TNC      (0x04)
2108*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_COAXIAL      (0x05)
2109*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_FIBERJACK    (0x06)
2110*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_LC           (0x07)
2111*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_MT_RJ        (0x08)
2112*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_MU           (0x09)
2113*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_SG           (0x0A)
2114*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_OPT_PIGT     (0x0B)
2115*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_RSV1_MIN     (0x0C)
2116*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_RSV1_MAX     (0x1F)
2117*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_HSSDC_II     (0x20)
2118*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_CPR_PIGT     (0x21)
2119*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_RSV2_MIN     (0x22)
2120*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_RSV2_MAX     (0x7F)
2121*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_CONN_VNDSPC_MASK  (0x80)
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_ENCODE_UNSPEC     (0x00)
2124*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_ENCODE_8B10B      (0x01)
2125*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_ENCODE_4B5B       (0x02)
2126*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_ENCODE_NRZ        (0x03)
2127*4882a593Smuzhiyun #define MPI_FCPORT10_BASE_ENCODE_MANCHESTER (0x04)
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA
2131*4882a593Smuzhiyun {
2132*4882a593Smuzhiyun     U8                      Options[2];                 /* 50h */
2133*4882a593Smuzhiyun     U8                      BitRateMax;                 /* 52h */
2134*4882a593Smuzhiyun     U8                      BitRateMin;                 /* 53h */
2135*4882a593Smuzhiyun     U8                      VendorSN[16];               /* 54h */
2136*4882a593Smuzhiyun     U8                      DateCode[8];                /* 64h */
2137*4882a593Smuzhiyun     U8                      DiagMonitoringType;         /* 6Ch */
2138*4882a593Smuzhiyun     U8                      EnhancedOptions;            /* 6Dh */
2139*4882a593Smuzhiyun     U8                      SFF8472Compliance;          /* 6Eh */
2140*4882a593Smuzhiyun     U8                      CC_EXT;                     /* 6Fh */
2141*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA,
2142*4882a593Smuzhiyun   MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA,
2143*4882a593Smuzhiyun   FCPortPage10ExtendedSfpData_t, MPI_POINTER pFCPortPage10ExtendedSfpData_t;
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun #define MPI_FCPORT10_EXT_OPTION1_RATESEL    (0x20)
2146*4882a593Smuzhiyun #define MPI_FCPORT10_EXT_OPTION1_TX_DISABLE (0x10)
2147*4882a593Smuzhiyun #define MPI_FCPORT10_EXT_OPTION1_TX_FAULT   (0x08)
2148*4882a593Smuzhiyun #define MPI_FCPORT10_EXT_OPTION1_LOS_INVERT (0x04)
2149*4882a593Smuzhiyun #define MPI_FCPORT10_EXT_OPTION1_LOS        (0x02)
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun 
2152*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_PORT_10
2153*4882a593Smuzhiyun {
2154*4882a593Smuzhiyun     CONFIG_PAGE_HEADER                          Header;             /* 00h */
2155*4882a593Smuzhiyun     U8                                          Flags;              /* 04h */
2156*4882a593Smuzhiyun     U8                                          Reserved1;          /* 05h */
2157*4882a593Smuzhiyun     U16                                         Reserved2;          /* 06h */
2158*4882a593Smuzhiyun     U32                                         HwConfig1;          /* 08h */
2159*4882a593Smuzhiyun     U32                                         HwConfig2;          /* 0Ch */
2160*4882a593Smuzhiyun     CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA        Base;               /* 10h */
2161*4882a593Smuzhiyun     CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA    Extended;           /* 50h */
2162*4882a593Smuzhiyun     U8                                          VendorSpecific[32]; /* 70h */
2163*4882a593Smuzhiyun } CONFIG_PAGE_FC_PORT_10, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_10,
2164*4882a593Smuzhiyun   FCPortPage10_t, MPI_POINTER pFCPortPage10_t;
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_PAGEVERSION                    (0x01)
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun /* standard MODDEF pin definitions (from GBIC spec.) */
2169*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_MODDEF_MASK              (0x00000007)
2170*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_MODDEF2                  (0x00000001)
2171*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_MODDEF1                  (0x00000002)
2172*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_MODDEF0                  (0x00000004)
2173*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_MODDEF_NOGBIC            (0x00000007)
2174*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_MODDEF_CPR_IEEE_CX       (0x00000006)
2175*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_MODDEF_COPPER            (0x00000005)
2176*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_MODDEF_OPTICAL_LW        (0x00000004)
2177*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_MODDEF_SEEPROM           (0x00000003)
2178*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_MODDEF_SW_OPTICAL        (0x00000002)
2179*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_MODDEF_LX_IEEE_OPT_LW    (0x00000001)
2180*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_MODDEF_SX_IEEE_OPT_SW    (0x00000000)
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_CC_BASE_OK               (0x00000010)
2183*4882a593Smuzhiyun #define MPI_FCPORTPAGE10_FLAGS_CC_EXT_OK                (0x00000020)
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun /****************************************************************************
2187*4882a593Smuzhiyun *   FC Device Config Pages
2188*4882a593Smuzhiyun ****************************************************************************/
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_FC_DEVICE_0
2191*4882a593Smuzhiyun {
2192*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
2193*4882a593Smuzhiyun     U64                     WWNN;                       /* 04h */
2194*4882a593Smuzhiyun     U64                     WWPN;                       /* 0Ch */
2195*4882a593Smuzhiyun     U32                     PortIdentifier;             /* 14h */
2196*4882a593Smuzhiyun     U8                      Protocol;                   /* 18h */
2197*4882a593Smuzhiyun     U8                      Flags;                      /* 19h */
2198*4882a593Smuzhiyun     U16                     BBCredit;                   /* 1Ah */
2199*4882a593Smuzhiyun     U16                     MaxRxFrameSize;             /* 1Ch */
2200*4882a593Smuzhiyun     U8                      ADISCHardALPA;              /* 1Eh */
2201*4882a593Smuzhiyun     U8                      PortNumber;                 /* 1Fh */
2202*4882a593Smuzhiyun     U8                      FcPhLowestVersion;          /* 20h */
2203*4882a593Smuzhiyun     U8                      FcPhHighestVersion;         /* 21h */
2204*4882a593Smuzhiyun     U8                      CurrentTargetID;            /* 22h */
2205*4882a593Smuzhiyun     U8                      CurrentBus;                 /* 23h */
2206*4882a593Smuzhiyun } CONFIG_PAGE_FC_DEVICE_0, MPI_POINTER PTR_CONFIG_PAGE_FC_DEVICE_0,
2207*4882a593Smuzhiyun   FCDevicePage0_t, MPI_POINTER pFCDevicePage0_t;
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PAGEVERSION                 (0x03)
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_FLAGS_TARGETID_BUS_VALID    (0x01)
2212*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_FLAGS_PLOGI_INVALID         (0x02)
2213*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_FLAGS_PRLI_INVALID          (0x04)
2214*4882a593Smuzhiyun 
2215*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PROT_IP                     (0x01)
2216*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PROT_FCP_TARGET             (0x02)
2217*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PROT_FCP_INITIATOR          (0x04)
2218*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PROT_FCP_RETRY              (0x08)
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PGAD_PORT_MASK      (MPI_FC_DEVICE_PGAD_PORT_MASK)
2221*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PGAD_FORM_MASK      (MPI_FC_DEVICE_PGAD_FORM_MASK)
2222*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PGAD_FORM_NEXT_DID  (MPI_FC_DEVICE_PGAD_FORM_NEXT_DID)
2223*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PGAD_FORM_BUS_TID   (MPI_FC_DEVICE_PGAD_FORM_BUS_TID)
2224*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PGAD_DID_MASK       (MPI_FC_DEVICE_PGAD_ND_DID_MASK)
2225*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PGAD_BUS_MASK       (MPI_FC_DEVICE_PGAD_BT_BUS_MASK)
2226*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PGAD_BUS_SHIFT      (MPI_FC_DEVICE_PGAD_BT_BUS_SHIFT)
2227*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_PGAD_TID_MASK       (MPI_FC_DEVICE_PGAD_BT_TID_MASK)
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun #define MPI_FC_DEVICE_PAGE0_HARD_ALPA_UNKNOWN   (0xFF)
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun /****************************************************************************
2232*4882a593Smuzhiyun *   RAID Volume Config Pages
2233*4882a593Smuzhiyun ****************************************************************************/
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun typedef struct _RAID_VOL0_PHYS_DISK
2236*4882a593Smuzhiyun {
2237*4882a593Smuzhiyun     U16                         Reserved;               /* 00h */
2238*4882a593Smuzhiyun     U8                          PhysDiskMap;            /* 02h */
2239*4882a593Smuzhiyun     U8                          PhysDiskNum;            /* 03h */
2240*4882a593Smuzhiyun } RAID_VOL0_PHYS_DISK, MPI_POINTER PTR_RAID_VOL0_PHYS_DISK,
2241*4882a593Smuzhiyun   RaidVol0PhysDisk_t, MPI_POINTER pRaidVol0PhysDisk_t;
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun #define MPI_RAIDVOL0_PHYSDISK_PRIMARY                   (0x01)
2244*4882a593Smuzhiyun #define MPI_RAIDVOL0_PHYSDISK_SECONDARY                 (0x02)
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun typedef struct _RAID_VOL0_STATUS
2247*4882a593Smuzhiyun {
2248*4882a593Smuzhiyun     U8                          Flags;                  /* 00h */
2249*4882a593Smuzhiyun     U8                          State;                  /* 01h */
2250*4882a593Smuzhiyun     U16                         Reserved;               /* 02h */
2251*4882a593Smuzhiyun } RAID_VOL0_STATUS, MPI_POINTER PTR_RAID_VOL0_STATUS,
2252*4882a593Smuzhiyun   RaidVol0Status_t, MPI_POINTER pRaidVol0Status_t;
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun /* RAID Volume Page 0 VolumeStatus defines */
2255*4882a593Smuzhiyun #define MPI_RAIDVOL0_STATUS_FLAG_ENABLED                (0x01)
2256*4882a593Smuzhiyun #define MPI_RAIDVOL0_STATUS_FLAG_QUIESCED               (0x02)
2257*4882a593Smuzhiyun #define MPI_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS     (0x04)
2258*4882a593Smuzhiyun #define MPI_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE        (0x08)
2259*4882a593Smuzhiyun #define MPI_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL   (0x10)
2260*4882a593Smuzhiyun 
2261*4882a593Smuzhiyun #define MPI_RAIDVOL0_STATUS_STATE_OPTIMAL               (0x00)
2262*4882a593Smuzhiyun #define MPI_RAIDVOL0_STATUS_STATE_DEGRADED              (0x01)
2263*4882a593Smuzhiyun #define MPI_RAIDVOL0_STATUS_STATE_FAILED                (0x02)
2264*4882a593Smuzhiyun #define MPI_RAIDVOL0_STATUS_STATE_MISSING               (0x03)
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun typedef struct _RAID_VOL0_SETTINGS
2267*4882a593Smuzhiyun {
2268*4882a593Smuzhiyun     U16                         Settings;       /* 00h */
2269*4882a593Smuzhiyun     U8                          HotSparePool;   /* 01h */ /* MPI_RAID_HOT_SPARE_POOL_ */
2270*4882a593Smuzhiyun     U8                          Reserved;       /* 02h */
2271*4882a593Smuzhiyun } RAID_VOL0_SETTINGS, MPI_POINTER PTR_RAID_VOL0_SETTINGS,
2272*4882a593Smuzhiyun   RaidVol0Settings, MPI_POINTER pRaidVol0Settings;
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun /* RAID Volume Page 0 VolumeSettings defines */
2275*4882a593Smuzhiyun #define MPI_RAIDVOL0_SETTING_WRITE_CACHING_ENABLE       (0x0001)
2276*4882a593Smuzhiyun #define MPI_RAIDVOL0_SETTING_OFFLINE_ON_SMART           (0x0002)
2277*4882a593Smuzhiyun #define MPI_RAIDVOL0_SETTING_AUTO_CONFIGURE             (0x0004)
2278*4882a593Smuzhiyun #define MPI_RAIDVOL0_SETTING_PRIORITY_RESYNC            (0x0008)
2279*4882a593Smuzhiyun #define MPI_RAIDVOL0_SETTING_FAST_DATA_SCRUBBING_0102   (0x0020) /* obsolete */
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun #define MPI_RAIDVOL0_SETTING_MASK_METADATA_SIZE         (0x00C0)
2282*4882a593Smuzhiyun #define MPI_RAIDVOL0_SETTING_64MB_METADATA_SIZE         (0x0000)
2283*4882a593Smuzhiyun #define MPI_RAIDVOL0_SETTING_512MB_METADATA_SIZE        (0x0040)
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun #define MPI_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX      (0x0010)
2286*4882a593Smuzhiyun #define MPI_RAIDVOL0_SETTING_USE_DEFAULTS               (0x8000)
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun /* RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
2289*4882a593Smuzhiyun #define MPI_RAID_HOT_SPARE_POOL_0                       (0x01)
2290*4882a593Smuzhiyun #define MPI_RAID_HOT_SPARE_POOL_1                       (0x02)
2291*4882a593Smuzhiyun #define MPI_RAID_HOT_SPARE_POOL_2                       (0x04)
2292*4882a593Smuzhiyun #define MPI_RAID_HOT_SPARE_POOL_3                       (0x08)
2293*4882a593Smuzhiyun #define MPI_RAID_HOT_SPARE_POOL_4                       (0x10)
2294*4882a593Smuzhiyun #define MPI_RAID_HOT_SPARE_POOL_5                       (0x20)
2295*4882a593Smuzhiyun #define MPI_RAID_HOT_SPARE_POOL_6                       (0x40)
2296*4882a593Smuzhiyun #define MPI_RAID_HOT_SPARE_POOL_7                       (0x80)
2297*4882a593Smuzhiyun 
2298*4882a593Smuzhiyun /*
2299*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2300*4882a593Smuzhiyun  * one and check Header.PageLength at runtime.
2301*4882a593Smuzhiyun  */
2302*4882a593Smuzhiyun #ifndef MPI_RAID_VOL_PAGE_0_PHYSDISK_MAX
2303*4882a593Smuzhiyun #define MPI_RAID_VOL_PAGE_0_PHYSDISK_MAX        (1)
2304*4882a593Smuzhiyun #endif
2305*4882a593Smuzhiyun 
2306*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_RAID_VOL_0
2307*4882a593Smuzhiyun {
2308*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;         /* 00h */
2309*4882a593Smuzhiyun     U8                      VolumeID;       /* 04h */
2310*4882a593Smuzhiyun     U8                      VolumeBus;      /* 05h */
2311*4882a593Smuzhiyun     U8                      VolumeIOC;      /* 06h */
2312*4882a593Smuzhiyun     U8                      VolumeType;     /* 07h */ /* MPI_RAID_VOL_TYPE_ */
2313*4882a593Smuzhiyun     RAID_VOL0_STATUS        VolumeStatus;   /* 08h */
2314*4882a593Smuzhiyun     RAID_VOL0_SETTINGS      VolumeSettings; /* 0Ch */
2315*4882a593Smuzhiyun     U32                     MaxLBA;         /* 10h */
2316*4882a593Smuzhiyun     U32                     MaxLBAHigh;     /* 14h */
2317*4882a593Smuzhiyun     U32                     StripeSize;     /* 18h */
2318*4882a593Smuzhiyun     U32                     Reserved2;      /* 1Ch */
2319*4882a593Smuzhiyun     U32                     Reserved3;      /* 20h */
2320*4882a593Smuzhiyun     U8                      NumPhysDisks;   /* 24h */
2321*4882a593Smuzhiyun     U8                      DataScrubRate;  /* 25h */
2322*4882a593Smuzhiyun     U8                      ResyncRate;     /* 26h */
2323*4882a593Smuzhiyun     U8                      InactiveStatus; /* 27h */
2324*4882a593Smuzhiyun     RAID_VOL0_PHYS_DISK     PhysDisk[MPI_RAID_VOL_PAGE_0_PHYSDISK_MAX];/* 28h */
2325*4882a593Smuzhiyun } CONFIG_PAGE_RAID_VOL_0, MPI_POINTER PTR_CONFIG_PAGE_RAID_VOL_0,
2326*4882a593Smuzhiyun   RaidVolumePage0_t, MPI_POINTER pRaidVolumePage0_t;
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun #define MPI_RAIDVOLPAGE0_PAGEVERSION                    (0x07)
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun /* values for RAID Volume Page 0 InactiveStatus field */
2331*4882a593Smuzhiyun #define MPI_RAIDVOLPAGE0_UNKNOWN_INACTIVE               (0x00)
2332*4882a593Smuzhiyun #define MPI_RAIDVOLPAGE0_STALE_METADATA_INACTIVE        (0x01)
2333*4882a593Smuzhiyun #define MPI_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE        (0x02)
2334*4882a593Smuzhiyun #define MPI_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
2335*4882a593Smuzhiyun #define MPI_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE          (0x04)
2336*4882a593Smuzhiyun #define MPI_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
2337*4882a593Smuzhiyun #define MPI_RAIDVOLPAGE0_PREVIOUSLY_DELETED             (0x06)
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_RAID_VOL_1
2341*4882a593Smuzhiyun {
2342*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;         /* 00h */
2343*4882a593Smuzhiyun     U8                      VolumeID;       /* 04h */
2344*4882a593Smuzhiyun     U8                      VolumeBus;      /* 05h */
2345*4882a593Smuzhiyun     U8                      VolumeIOC;      /* 06h */
2346*4882a593Smuzhiyun     U8                      Reserved0;      /* 07h */
2347*4882a593Smuzhiyun     U8                      GUID[24];       /* 08h */
2348*4882a593Smuzhiyun     U8                      Name[32];       /* 20h */
2349*4882a593Smuzhiyun     U64                     WWID;           /* 40h */
2350*4882a593Smuzhiyun     U32                     Reserved1;      /* 48h */
2351*4882a593Smuzhiyun     U32                     Reserved2;      /* 4Ch */
2352*4882a593Smuzhiyun } CONFIG_PAGE_RAID_VOL_1, MPI_POINTER PTR_CONFIG_PAGE_RAID_VOL_1,
2353*4882a593Smuzhiyun   RaidVolumePage1_t, MPI_POINTER pRaidVolumePage1_t;
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun #define MPI_RAIDVOLPAGE1_PAGEVERSION                    (0x01)
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun /****************************************************************************
2359*4882a593Smuzhiyun *   RAID Physical Disk Config Pages
2360*4882a593Smuzhiyun ****************************************************************************/
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun typedef struct _RAID_PHYS_DISK0_ERROR_DATA
2363*4882a593Smuzhiyun {
2364*4882a593Smuzhiyun     U8                      ErrorCdbByte;               /* 00h */
2365*4882a593Smuzhiyun     U8                      ErrorSenseKey;              /* 01h */
2366*4882a593Smuzhiyun     U16                     Reserved;                   /* 02h */
2367*4882a593Smuzhiyun     U16                     ErrorCount;                 /* 04h */
2368*4882a593Smuzhiyun     U8                      ErrorASC;                   /* 06h */
2369*4882a593Smuzhiyun     U8                      ErrorASCQ;                  /* 07h */
2370*4882a593Smuzhiyun     U16                     SmartCount;                 /* 08h */
2371*4882a593Smuzhiyun     U8                      SmartASC;                   /* 0Ah */
2372*4882a593Smuzhiyun     U8                      SmartASCQ;                  /* 0Bh */
2373*4882a593Smuzhiyun } RAID_PHYS_DISK0_ERROR_DATA, MPI_POINTER PTR_RAID_PHYS_DISK0_ERROR_DATA,
2374*4882a593Smuzhiyun   RaidPhysDisk0ErrorData_t, MPI_POINTER pRaidPhysDisk0ErrorData_t;
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun typedef struct _RAID_PHYS_DISK_INQUIRY_DATA
2377*4882a593Smuzhiyun {
2378*4882a593Smuzhiyun     U8                          VendorID[8];            /* 00h */
2379*4882a593Smuzhiyun     U8                          ProductID[16];          /* 08h */
2380*4882a593Smuzhiyun     U8                          ProductRevLevel[4];     /* 18h */
2381*4882a593Smuzhiyun     U8                          Info[32];               /* 1Ch */
2382*4882a593Smuzhiyun } RAID_PHYS_DISK0_INQUIRY_DATA, MPI_POINTER PTR_RAID_PHYS_DISK0_INQUIRY_DATA,
2383*4882a593Smuzhiyun   RaidPhysDisk0InquiryData, MPI_POINTER pRaidPhysDisk0InquiryData;
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun typedef struct _RAID_PHYS_DISK0_SETTINGS
2386*4882a593Smuzhiyun {
2387*4882a593Smuzhiyun     U8              SepID;              /* 00h */
2388*4882a593Smuzhiyun     U8              SepBus;             /* 01h */
2389*4882a593Smuzhiyun     U8              HotSparePool;       /* 02h */ /* MPI_RAID_HOT_SPARE_POOL_ */
2390*4882a593Smuzhiyun     U8              PhysDiskSettings;   /* 03h */
2391*4882a593Smuzhiyun } RAID_PHYS_DISK0_SETTINGS, MPI_POINTER PTR_RAID_PHYS_DISK0_SETTINGS,
2392*4882a593Smuzhiyun   RaidPhysDiskSettings_t, MPI_POINTER pRaidPhysDiskSettings_t;
2393*4882a593Smuzhiyun 
2394*4882a593Smuzhiyun typedef struct _RAID_PHYS_DISK0_STATUS
2395*4882a593Smuzhiyun {
2396*4882a593Smuzhiyun     U8                              Flags;              /* 00h */
2397*4882a593Smuzhiyun     U8                              State;              /* 01h */
2398*4882a593Smuzhiyun     U16                             Reserved;           /* 02h */
2399*4882a593Smuzhiyun } RAID_PHYS_DISK0_STATUS, MPI_POINTER PTR_RAID_PHYS_DISK0_STATUS,
2400*4882a593Smuzhiyun   RaidPhysDiskStatus_t, MPI_POINTER pRaidPhysDiskStatus_t;
2401*4882a593Smuzhiyun 
2402*4882a593Smuzhiyun /* RAID Physical Disk PhysDiskStatus flags */
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC           (0x01)
2405*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_FLAG_QUIESCED              (0x02)
2406*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME       (0x04)
2407*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS      (0x00)
2408*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS  (0x08)
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_ONLINE                     (0x00)
2411*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_MISSING                    (0x01)
2412*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_NOT_COMPATIBLE             (0x02)
2413*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_FAILED                     (0x03)
2414*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_INITIALIZING               (0x04)
2415*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_OFFLINE_REQUESTED          (0x05)
2416*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_FAILED_REQUESTED           (0x06)
2417*4882a593Smuzhiyun #define MPI_PHYSDISK0_STATUS_OTHER_OFFLINE              (0xFF)
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_RAID_PHYS_DISK_0
2420*4882a593Smuzhiyun {
2421*4882a593Smuzhiyun     CONFIG_PAGE_HEADER              Header;             /* 00h */
2422*4882a593Smuzhiyun     U8                              PhysDiskID;         /* 04h */
2423*4882a593Smuzhiyun     U8                              PhysDiskBus;        /* 05h */
2424*4882a593Smuzhiyun     U8                              PhysDiskIOC;        /* 06h */
2425*4882a593Smuzhiyun     U8                              PhysDiskNum;        /* 07h */
2426*4882a593Smuzhiyun     RAID_PHYS_DISK0_SETTINGS        PhysDiskSettings;   /* 08h */
2427*4882a593Smuzhiyun     U32                             Reserved1;          /* 0Ch */
2428*4882a593Smuzhiyun     U8                              ExtDiskIdentifier[8]; /* 10h */
2429*4882a593Smuzhiyun     U8                              DiskIdentifier[16]; /* 18h */
2430*4882a593Smuzhiyun     RAID_PHYS_DISK0_INQUIRY_DATA    InquiryData;        /* 28h */
2431*4882a593Smuzhiyun     RAID_PHYS_DISK0_STATUS          PhysDiskStatus;     /* 64h */
2432*4882a593Smuzhiyun     U32                             MaxLBA;             /* 68h */
2433*4882a593Smuzhiyun     RAID_PHYS_DISK0_ERROR_DATA      ErrorData;          /* 6Ch */
2434*4882a593Smuzhiyun } CONFIG_PAGE_RAID_PHYS_DISK_0, MPI_POINTER PTR_CONFIG_PAGE_RAID_PHYS_DISK_0,
2435*4882a593Smuzhiyun   RaidPhysDiskPage0_t, MPI_POINTER pRaidPhysDiskPage0_t;
2436*4882a593Smuzhiyun 
2437*4882a593Smuzhiyun #define MPI_RAIDPHYSDISKPAGE0_PAGEVERSION           (0x02)
2438*4882a593Smuzhiyun 
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun typedef struct _RAID_PHYS_DISK1_PATH
2441*4882a593Smuzhiyun {
2442*4882a593Smuzhiyun     U8                              PhysDiskID;         /* 00h */
2443*4882a593Smuzhiyun     U8                              PhysDiskBus;        /* 01h */
2444*4882a593Smuzhiyun     U16                             Reserved1;          /* 02h */
2445*4882a593Smuzhiyun     U64                             WWID;               /* 04h */
2446*4882a593Smuzhiyun     U64                             OwnerWWID;          /* 0Ch */
2447*4882a593Smuzhiyun     U8                              OwnerIdentifier;    /* 14h */
2448*4882a593Smuzhiyun     U8                              Reserved2;          /* 15h */
2449*4882a593Smuzhiyun     U16                             Flags;              /* 16h */
2450*4882a593Smuzhiyun } RAID_PHYS_DISK1_PATH, MPI_POINTER PTR_RAID_PHYS_DISK1_PATH,
2451*4882a593Smuzhiyun   RaidPhysDisk1Path_t, MPI_POINTER pRaidPhysDisk1Path_t;
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun /* RAID Physical Disk Page 1 Flags field defines */
2454*4882a593Smuzhiyun #define MPI_RAID_PHYSDISK1_FLAG_BROKEN          (0x0002)
2455*4882a593Smuzhiyun #define MPI_RAID_PHYSDISK1_FLAG_INVALID         (0x0001)
2456*4882a593Smuzhiyun 
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun /*
2459*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2460*4882a593Smuzhiyun  * one and check Header.PageLength or NumPhysDiskPaths at runtime.
2461*4882a593Smuzhiyun  */
2462*4882a593Smuzhiyun #ifndef MPI_RAID_PHYS_DISK1_PATH_MAX
2463*4882a593Smuzhiyun #define MPI_RAID_PHYS_DISK1_PATH_MAX    (1)
2464*4882a593Smuzhiyun #endif
2465*4882a593Smuzhiyun 
2466*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_RAID_PHYS_DISK_1
2467*4882a593Smuzhiyun {
2468*4882a593Smuzhiyun     CONFIG_PAGE_HEADER              Header;             /* 00h */
2469*4882a593Smuzhiyun     U8                              NumPhysDiskPaths;   /* 04h */
2470*4882a593Smuzhiyun     U8                              PhysDiskNum;        /* 05h */
2471*4882a593Smuzhiyun     U16                             Reserved2;          /* 06h */
2472*4882a593Smuzhiyun     U32                             Reserved1;          /* 08h */
2473*4882a593Smuzhiyun     RAID_PHYS_DISK1_PATH            Path[MPI_RAID_PHYS_DISK1_PATH_MAX];/* 0Ch */
2474*4882a593Smuzhiyun } CONFIG_PAGE_RAID_PHYS_DISK_1, MPI_POINTER PTR_CONFIG_PAGE_RAID_PHYS_DISK_1,
2475*4882a593Smuzhiyun   RaidPhysDiskPage1_t, MPI_POINTER pRaidPhysDiskPage1_t;
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun #define MPI_RAIDPHYSDISKPAGE1_PAGEVERSION       (0x00)
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun /****************************************************************************
2481*4882a593Smuzhiyun *   LAN Config Pages
2482*4882a593Smuzhiyun ****************************************************************************/
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_LAN_0
2485*4882a593Smuzhiyun {
2486*4882a593Smuzhiyun     ConfigPageHeader_t      Header;                     /* 00h */
2487*4882a593Smuzhiyun     U16                     TxRxModes;                  /* 04h */
2488*4882a593Smuzhiyun     U16                     Reserved;                   /* 06h */
2489*4882a593Smuzhiyun     U32                     PacketPrePad;               /* 08h */
2490*4882a593Smuzhiyun } CONFIG_PAGE_LAN_0, MPI_POINTER PTR_CONFIG_PAGE_LAN_0,
2491*4882a593Smuzhiyun   LANPage0_t, MPI_POINTER pLANPage0_t;
2492*4882a593Smuzhiyun 
2493*4882a593Smuzhiyun #define MPI_LAN_PAGE0_PAGEVERSION                       (0x01)
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun #define MPI_LAN_PAGE0_RETURN_LOOPBACK                   (0x0000)
2496*4882a593Smuzhiyun #define MPI_LAN_PAGE0_SUPPRESS_LOOPBACK                 (0x0001)
2497*4882a593Smuzhiyun #define MPI_LAN_PAGE0_LOOPBACK_MASK                     (0x0001)
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_LAN_1
2500*4882a593Smuzhiyun {
2501*4882a593Smuzhiyun     ConfigPageHeader_t      Header;                     /* 00h */
2502*4882a593Smuzhiyun     U16                     Reserved;                   /* 04h */
2503*4882a593Smuzhiyun     U8                      CurrentDeviceState;         /* 06h */
2504*4882a593Smuzhiyun     U8                      Reserved1;                  /* 07h */
2505*4882a593Smuzhiyun     U32                     MinPacketSize;              /* 08h */
2506*4882a593Smuzhiyun     U32                     MaxPacketSize;              /* 0Ch */
2507*4882a593Smuzhiyun     U32                     HardwareAddressLow;         /* 10h */
2508*4882a593Smuzhiyun     U32                     HardwareAddressHigh;        /* 14h */
2509*4882a593Smuzhiyun     U32                     MaxWireSpeedLow;            /* 18h */
2510*4882a593Smuzhiyun     U32                     MaxWireSpeedHigh;           /* 1Ch */
2511*4882a593Smuzhiyun     U32                     BucketsRemaining;           /* 20h */
2512*4882a593Smuzhiyun     U32                     MaxReplySize;               /* 24h */
2513*4882a593Smuzhiyun     U32                     NegWireSpeedLow;            /* 28h */
2514*4882a593Smuzhiyun     U32                     NegWireSpeedHigh;           /* 2Ch */
2515*4882a593Smuzhiyun } CONFIG_PAGE_LAN_1, MPI_POINTER PTR_CONFIG_PAGE_LAN_1,
2516*4882a593Smuzhiyun   LANPage1_t, MPI_POINTER pLANPage1_t;
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun #define MPI_LAN_PAGE1_PAGEVERSION                       (0x03)
2519*4882a593Smuzhiyun 
2520*4882a593Smuzhiyun #define MPI_LAN_PAGE1_DEV_STATE_RESET                   (0x00)
2521*4882a593Smuzhiyun #define MPI_LAN_PAGE1_DEV_STATE_OPERATIONAL             (0x01)
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 
2524*4882a593Smuzhiyun /****************************************************************************
2525*4882a593Smuzhiyun *   Inband Config Pages
2526*4882a593Smuzhiyun ****************************************************************************/
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_INBAND_0
2529*4882a593Smuzhiyun {
2530*4882a593Smuzhiyun     CONFIG_PAGE_HEADER      Header;                     /* 00h */
2531*4882a593Smuzhiyun     MPI_VERSION_FORMAT      InbandVersion;              /* 04h */
2532*4882a593Smuzhiyun     U16                     MaximumBuffers;             /* 08h */
2533*4882a593Smuzhiyun     U16                     Reserved1;                  /* 0Ah */
2534*4882a593Smuzhiyun } CONFIG_PAGE_INBAND_0, MPI_POINTER PTR_CONFIG_PAGE_INBAND_0,
2535*4882a593Smuzhiyun   InbandPage0_t, MPI_POINTER pInbandPage0_t;
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun #define MPI_INBAND_PAGEVERSION          (0x00)
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 
2541*4882a593Smuzhiyun /****************************************************************************
2542*4882a593Smuzhiyun *   SAS IO Unit Config Pages
2543*4882a593Smuzhiyun ****************************************************************************/
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun typedef struct _MPI_SAS_IO_UNIT0_PHY_DATA
2546*4882a593Smuzhiyun {
2547*4882a593Smuzhiyun     U8          Port;                   /* 00h */
2548*4882a593Smuzhiyun     U8          PortFlags;              /* 01h */
2549*4882a593Smuzhiyun     U8          PhyFlags;               /* 02h */
2550*4882a593Smuzhiyun     U8          NegotiatedLinkRate;     /* 03h */
2551*4882a593Smuzhiyun     U32         ControllerPhyDeviceInfo;/* 04h */
2552*4882a593Smuzhiyun     U16         AttachedDeviceHandle;   /* 08h */
2553*4882a593Smuzhiyun     U16         ControllerDevHandle;    /* 0Ah */
2554*4882a593Smuzhiyun     U32         DiscoveryStatus;        /* 0Ch */
2555*4882a593Smuzhiyun } MPI_SAS_IO_UNIT0_PHY_DATA, MPI_POINTER PTR_MPI_SAS_IO_UNIT0_PHY_DATA,
2556*4882a593Smuzhiyun   SasIOUnit0PhyData, MPI_POINTER pSasIOUnit0PhyData;
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun /*
2559*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2560*4882a593Smuzhiyun  * one and check Header.PageLength at runtime.
2561*4882a593Smuzhiyun  */
2562*4882a593Smuzhiyun #ifndef MPI_SAS_IOUNIT0_PHY_MAX
2563*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_PHY_MAX         (1)
2564*4882a593Smuzhiyun #endif
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SAS_IO_UNIT_0
2567*4882a593Smuzhiyun {
2568*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER     Header;                             /* 00h */
2569*4882a593Smuzhiyun     U16                             NvdataVersionDefault;               /* 08h */
2570*4882a593Smuzhiyun     U16                             NvdataVersionPersistent;            /* 0Ah */
2571*4882a593Smuzhiyun     U8                              NumPhys;                            /* 0Ch */
2572*4882a593Smuzhiyun     U8                              Reserved2;                          /* 0Dh */
2573*4882a593Smuzhiyun     U16                             Reserved3;                          /* 0Eh */
2574*4882a593Smuzhiyun     MPI_SAS_IO_UNIT0_PHY_DATA       PhyData[MPI_SAS_IOUNIT0_PHY_MAX];   /* 10h */
2575*4882a593Smuzhiyun } CONFIG_PAGE_SAS_IO_UNIT_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_0,
2576*4882a593Smuzhiyun   SasIOUnitPage0_t, MPI_POINTER pSasIOUnitPage0_t;
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun #define MPI_SASIOUNITPAGE0_PAGEVERSION      (0x04)
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun /* values for SAS IO Unit Page 0 PortFlags */
2581*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_PORT_FLAGS_DISCOVERY_IN_PROGRESS    (0x08)
2582*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_PORT_FLAGS_0_TARGET_IOC_NUM         (0x00)
2583*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_PORT_FLAGS_1_TARGET_IOC_NUM         (0x04)
2584*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_PORT_FLAGS_AUTO_PORT_CONFIG         (0x01)
2585*4882a593Smuzhiyun 
2586*4882a593Smuzhiyun /* values for SAS IO Unit Page 0 PhyFlags */
2587*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_PHY_FLAGS_PHY_DISABLED              (0x04)
2588*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_PHY_FLAGS_TX_INVERT                 (0x02)
2589*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_PHY_FLAGS_RX_INVERT                 (0x01)
2590*4882a593Smuzhiyun 
2591*4882a593Smuzhiyun /* values for SAS IO Unit Page 0 NegotiatedLinkRate */
2592*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_RATE_UNKNOWN                        (0x00)
2593*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_RATE_PHY_DISABLED                   (0x01)
2594*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_RATE_FAILED_SPEED_NEGOTIATION       (0x02)
2595*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_RATE_SATA_OOB_COMPLETE              (0x03)
2596*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_RATE_1_5                            (0x08)
2597*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_RATE_3_0                            (0x09)
2598*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_RATE_6_0                            (0x0A)
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun /* see mpi_sas.h for values for SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun /* values for SAS IO Unit Page 0 DiscoveryStatus */
2603*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_LOOP_DETECTED                    (0x00000001)
2604*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_UNADDRESSABLE_DEVICE             (0x00000002)
2605*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_MULTIPLE_PORTS                   (0x00000004)
2606*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_EXPANDER_ERR                     (0x00000008)
2607*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_SMP_TIMEOUT                      (0x00000010)
2608*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_OUT_ROUTE_ENTRIES                (0x00000020)
2609*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_INDEX_NOT_EXIST                  (0x00000040)
2610*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_SMP_FUNCTION_FAILED              (0x00000080)
2611*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_SMP_CRC_ERROR                    (0x00000100)
2612*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_SUBTRACTIVE_LINK                 (0x00000200)
2613*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_TABLE_LINK                       (0x00000400)
2614*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_UNSUPPORTED_DEVICE               (0x00000800)
2615*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_MAX_SATA_TARGETS                 (0x00001000)
2616*4882a593Smuzhiyun #define MPI_SAS_IOUNIT0_DS_MULTI_PORT_DOMAIN                (0x00002000)
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun typedef struct _MPI_SAS_IO_UNIT1_PHY_DATA
2620*4882a593Smuzhiyun {
2621*4882a593Smuzhiyun     U8          Port;                       /* 00h */
2622*4882a593Smuzhiyun     U8          PortFlags;                  /* 01h */
2623*4882a593Smuzhiyun     U8          PhyFlags;                   /* 02h */
2624*4882a593Smuzhiyun     U8          MaxMinLinkRate;             /* 03h */
2625*4882a593Smuzhiyun     U32         ControllerPhyDeviceInfo;    /* 04h */
2626*4882a593Smuzhiyun     U16         MaxTargetPortConnectTime;   /* 08h */
2627*4882a593Smuzhiyun     U16         Reserved1;                  /* 0Ah */
2628*4882a593Smuzhiyun } MPI_SAS_IO_UNIT1_PHY_DATA, MPI_POINTER PTR_MPI_SAS_IO_UNIT1_PHY_DATA,
2629*4882a593Smuzhiyun   SasIOUnit1PhyData, MPI_POINTER pSasIOUnit1PhyData;
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun /*
2632*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2633*4882a593Smuzhiyun  * one and check Header.PageLength at runtime.
2634*4882a593Smuzhiyun  */
2635*4882a593Smuzhiyun #ifndef MPI_SAS_IOUNIT1_PHY_MAX
2636*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_PHY_MAX         (1)
2637*4882a593Smuzhiyun #endif
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SAS_IO_UNIT_1
2640*4882a593Smuzhiyun {
2641*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER Header;                             /* 00h */
2642*4882a593Smuzhiyun     U16                         ControlFlags;                       /* 08h */
2643*4882a593Smuzhiyun     U16                         MaxNumSATATargets;                  /* 0Ah */
2644*4882a593Smuzhiyun     U16                         AdditionalControlFlags;             /* 0Ch */
2645*4882a593Smuzhiyun     U16                         Reserved1;                          /* 0Eh */
2646*4882a593Smuzhiyun     U8                          NumPhys;                            /* 10h */
2647*4882a593Smuzhiyun     U8                          SATAMaxQDepth;                      /* 11h */
2648*4882a593Smuzhiyun     U8                          ReportDeviceMissingDelay;           /* 12h */
2649*4882a593Smuzhiyun     U8                          IODeviceMissingDelay;               /* 13h */
2650*4882a593Smuzhiyun     MPI_SAS_IO_UNIT1_PHY_DATA   PhyData[MPI_SAS_IOUNIT1_PHY_MAX];   /* 14h */
2651*4882a593Smuzhiyun } CONFIG_PAGE_SAS_IO_UNIT_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_1,
2652*4882a593Smuzhiyun   SasIOUnitPage1_t, MPI_POINTER pSasIOUnitPage1_t;
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun #define MPI_SASIOUNITPAGE1_PAGEVERSION      (0x07)
2655*4882a593Smuzhiyun 
2656*4882a593Smuzhiyun /* values for SAS IO Unit Page 1 ControlFlags */
2657*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_DEVICE_SELF_TEST            (0x8000)
2658*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_SATA_3_0_MAX                (0x4000)
2659*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_SATA_1_5_MAX                (0x2000)
2660*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_SATA_SW_PRESERVE            (0x1000)
2661*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_DISABLE_SAS_HASH            (0x0800)
2662*4882a593Smuzhiyun 
2663*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_MASK_DEV_SUPPORT            (0x0600)
2664*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_SHIFT_DEV_SUPPORT           (9)
2665*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_DEV_SUPPORT_BOTH            (0x00)
2666*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_DEV_SAS_SUPPORT             (0x01)
2667*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_DEV_SATA_SUPPORT            (0x02)
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_POSTPONE_SATA_INIT          (0x0100)
2670*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED     (0x0080)
2671*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_SATA_SMART_REQUIRED         (0x0040)
2672*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_SATA_NCQ_REQUIRED           (0x0020)
2673*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_SATA_FUA_REQUIRED           (0x0010)
2674*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_PHY_ENABLE_ORDER_HIGH       (0x0008)
2675*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL         (0x0004)
2676*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY         (0x0002)
2677*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_CONTROL_CLEAR_AFFILIATION           (0x0001)
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun /* values for SAS IO Unit Page 1 AdditionalControlFlags */
2680*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL          (0x0080)
2681*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION    (0x0040)
2682*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_ACONTROL_HIDE_NONZERO_ATTACHED_PHY_IDENT    (0x0020)
2683*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET   (0x0010)
2684*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET  (0x0008)
2685*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET   (0x0004)
2686*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET     (0x0002)
2687*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE               (0x0001)
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun /* defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
2690*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_REPORT_MISSING_TIMEOUT_MASK         (0x7F)
2691*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_REPORT_MISSING_UNIT_16              (0x80)
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun /* values for SAS IO Unit Page 1 PortFlags */
2694*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_PORT_FLAGS_0_TARGET_IOC_NUM         (0x00)
2695*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_PORT_FLAGS_1_TARGET_IOC_NUM         (0x04)
2696*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG         (0x01)
2697*4882a593Smuzhiyun 
2698*4882a593Smuzhiyun /* values for SAS IO Unit Page 0 PhyFlags */
2699*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_PHY_FLAGS_PHY_DISABLE               (0x04)
2700*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_PHY_FLAGS_TX_INVERT                 (0x02)
2701*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_PHY_FLAGS_RX_INVERT                 (0x01)
2702*4882a593Smuzhiyun 
2703*4882a593Smuzhiyun /* values for SAS IO Unit Page 0 MaxMinLinkRate */
2704*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_MAX_RATE_MASK                       (0xF0)
2705*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_MAX_RATE_1_5                        (0x80)
2706*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_MAX_RATE_3_0                        (0x90)
2707*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_MIN_RATE_MASK                       (0x0F)
2708*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_MIN_RATE_1_5                        (0x08)
2709*4882a593Smuzhiyun #define MPI_SAS_IOUNIT1_MIN_RATE_3_0                        (0x09)
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun /* see mpi_sas.h for values for SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun 
2714*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SAS_IO_UNIT_2
2715*4882a593Smuzhiyun {
2716*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER         Header;                 /* 00h */
2717*4882a593Smuzhiyun     U8                                  NumDevsPerEnclosure;    /* 08h */
2718*4882a593Smuzhiyun     U8                                  Reserved1;              /* 09h */
2719*4882a593Smuzhiyun     U16                                 Reserved2;              /* 0Ah */
2720*4882a593Smuzhiyun     U16                                 MaxPersistentIDs;       /* 0Ch */
2721*4882a593Smuzhiyun     U16                                 NumPersistentIDsUsed;   /* 0Eh */
2722*4882a593Smuzhiyun     U8                                  Status;                 /* 10h */
2723*4882a593Smuzhiyun     U8                                  Flags;                  /* 11h */
2724*4882a593Smuzhiyun     U16                                 MaxNumPhysicalMappedIDs;/* 12h */
2725*4882a593Smuzhiyun } CONFIG_PAGE_SAS_IO_UNIT_2, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_2,
2726*4882a593Smuzhiyun   SasIOUnitPage2_t, MPI_POINTER pSasIOUnitPage2_t;
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun #define MPI_SASIOUNITPAGE2_PAGEVERSION      (0x06)
2729*4882a593Smuzhiyun 
2730*4882a593Smuzhiyun /* values for SAS IO Unit Page 2 Status field */
2731*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_STATUS_DEVICE_LIMIT_EXCEEDED        (0x08)
2732*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_STATUS_ENCLOSURE_DEVICES_UNMAPPED   (0x04)
2733*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_STATUS_DISABLED_PERSISTENT_MAPPINGS (0x02)
2734*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_STATUS_FULL_PERSISTENT_MAPPINGS     (0x01)
2735*4882a593Smuzhiyun 
2736*4882a593Smuzhiyun /* values for SAS IO Unit Page 2 Flags field */
2737*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_FLAGS_DISABLE_PERSISTENT_MAPPINGS   (0x01)
2738*4882a593Smuzhiyun /* Physical Mapping Modes */
2739*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_FLAGS_MASK_PHYS_MAP_MODE            (0x0E)
2740*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_FLAGS_SHIFT_PHYS_MAP_MODE           (1)
2741*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_FLAGS_NO_PHYS_MAP                   (0x00)
2742*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_FLAGS_DIRECT_ATTACH_PHYS_MAP        (0x01)
2743*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_FLAGS_ENCLOSURE_SLOT_PHYS_MAP       (0x02)
2744*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_FLAGS_HOST_ASSIGNED_PHYS_MAP        (0x07)
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_FLAGS_RESERVE_ID_0_FOR_BOOT         (0x10)
2747*4882a593Smuzhiyun #define MPI_SAS_IOUNIT2_FLAGS_DA_STARTING_SLOT              (0x20)
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SAS_IO_UNIT_3
2751*4882a593Smuzhiyun {
2752*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER Header;                         /* 00h */
2753*4882a593Smuzhiyun     U32                         Reserved1;                      /* 08h */
2754*4882a593Smuzhiyun     U32                         MaxInvalidDwordCount;           /* 0Ch */
2755*4882a593Smuzhiyun     U32                         InvalidDwordCountTime;          /* 10h */
2756*4882a593Smuzhiyun     U32                         MaxRunningDisparityErrorCount;  /* 14h */
2757*4882a593Smuzhiyun     U32                         RunningDisparityErrorTime;      /* 18h */
2758*4882a593Smuzhiyun     U32                         MaxLossDwordSynchCount;         /* 1Ch */
2759*4882a593Smuzhiyun     U32                         LossDwordSynchCountTime;        /* 20h */
2760*4882a593Smuzhiyun     U32                         MaxPhyResetProblemCount;        /* 24h */
2761*4882a593Smuzhiyun     U32                         PhyResetProblemTime;            /* 28h */
2762*4882a593Smuzhiyun } CONFIG_PAGE_SAS_IO_UNIT_3, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_3,
2763*4882a593Smuzhiyun   SasIOUnitPage3_t, MPI_POINTER pSasIOUnitPage3_t;
2764*4882a593Smuzhiyun 
2765*4882a593Smuzhiyun #define MPI_SASIOUNITPAGE3_PAGEVERSION      (0x00)
2766*4882a593Smuzhiyun 
2767*4882a593Smuzhiyun 
2768*4882a593Smuzhiyun /****************************************************************************
2769*4882a593Smuzhiyun *   SAS Expander Config Pages
2770*4882a593Smuzhiyun ****************************************************************************/
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SAS_EXPANDER_0
2773*4882a593Smuzhiyun {
2774*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER         Header;                 /* 00h */
2775*4882a593Smuzhiyun     U8                                  PhysicalPort;           /* 08h */
2776*4882a593Smuzhiyun     U8                                  Reserved1;              /* 09h */
2777*4882a593Smuzhiyun     U16                                 EnclosureHandle;        /* 0Ah */
2778*4882a593Smuzhiyun     U64                                 SASAddress;             /* 0Ch */
2779*4882a593Smuzhiyun     U32                                 DiscoveryStatus;        /* 14h */
2780*4882a593Smuzhiyun     U16                                 DevHandle;              /* 18h */
2781*4882a593Smuzhiyun     U16                                 ParentDevHandle;        /* 1Ah */
2782*4882a593Smuzhiyun     U16                                 ExpanderChangeCount;    /* 1Ch */
2783*4882a593Smuzhiyun     U16                                 ExpanderRouteIndexes;   /* 1Eh */
2784*4882a593Smuzhiyun     U8                                  NumPhys;                /* 20h */
2785*4882a593Smuzhiyun     U8                                  SASLevel;               /* 21h */
2786*4882a593Smuzhiyun     U8                                  Flags;                  /* 22h */
2787*4882a593Smuzhiyun     U8                                  Reserved3;              /* 23h */
2788*4882a593Smuzhiyun } CONFIG_PAGE_SAS_EXPANDER_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_EXPANDER_0,
2789*4882a593Smuzhiyun   SasExpanderPage0_t, MPI_POINTER pSasExpanderPage0_t;
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun #define MPI_SASEXPANDER0_PAGEVERSION        (0x03)
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun /* values for SAS Expander Page 0 DiscoveryStatus field */
2794*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_DS_LOOP_DETECTED              (0x00000001)
2795*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE       (0x00000002)
2796*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_DS_MULTIPLE_PORTS             (0x00000004)
2797*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_DS_EXPANDER_ERR               (0x00000008)
2798*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_DS_SMP_TIMEOUT                (0x00000010)
2799*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES          (0x00000020)
2800*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_DS_INDEX_NOT_EXIST            (0x00000040)
2801*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED        (0x00000080)
2802*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_DS_SMP_CRC_ERROR              (0x00000100)
2803*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK           (0x00000200)
2804*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_DS_TABLE_LINK                 (0x00000400)
2805*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE         (0x00000800)
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun /* values for SAS Expander Page 0 Flags field */
2808*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE    (0x04)
2809*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG      (0x02)
2810*4882a593Smuzhiyun #define MPI_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS      (0x01)
2811*4882a593Smuzhiyun 
2812*4882a593Smuzhiyun 
2813*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SAS_EXPANDER_1
2814*4882a593Smuzhiyun {
2815*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER Header;                 /* 00h */
2816*4882a593Smuzhiyun     U8                          PhysicalPort;           /* 08h */
2817*4882a593Smuzhiyun     U8                          Reserved1;              /* 09h */
2818*4882a593Smuzhiyun     U16                         Reserved2;              /* 0Ah */
2819*4882a593Smuzhiyun     U8                          NumPhys;                /* 0Ch */
2820*4882a593Smuzhiyun     U8                          Phy;                    /* 0Dh */
2821*4882a593Smuzhiyun     U16                         NumTableEntriesProgrammed; /* 0Eh */
2822*4882a593Smuzhiyun     U8                          ProgrammedLinkRate;     /* 10h */
2823*4882a593Smuzhiyun     U8                          HwLinkRate;             /* 11h */
2824*4882a593Smuzhiyun     U16                         AttachedDevHandle;      /* 12h */
2825*4882a593Smuzhiyun     U32                         PhyInfo;                /* 14h */
2826*4882a593Smuzhiyun     U32                         AttachedDeviceInfo;     /* 18h */
2827*4882a593Smuzhiyun     U16                         OwnerDevHandle;         /* 1Ch */
2828*4882a593Smuzhiyun     U8                          ChangeCount;            /* 1Eh */
2829*4882a593Smuzhiyun     U8                          NegotiatedLinkRate;     /* 1Fh */
2830*4882a593Smuzhiyun     U8                          PhyIdentifier;          /* 20h */
2831*4882a593Smuzhiyun     U8                          AttachedPhyIdentifier;  /* 21h */
2832*4882a593Smuzhiyun     U8                          Reserved3;              /* 22h */
2833*4882a593Smuzhiyun     U8                          DiscoveryInfo;          /* 23h */
2834*4882a593Smuzhiyun     U32                         Reserved4;              /* 24h */
2835*4882a593Smuzhiyun } CONFIG_PAGE_SAS_EXPANDER_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_EXPANDER_1,
2836*4882a593Smuzhiyun   SasExpanderPage1_t, MPI_POINTER pSasExpanderPage1_t;
2837*4882a593Smuzhiyun 
2838*4882a593Smuzhiyun #define MPI_SASEXPANDER1_PAGEVERSION        (0x01)
2839*4882a593Smuzhiyun 
2840*4882a593Smuzhiyun /* use MPI_SAS_PHY0_PRATE_ defines for ProgrammedLinkRate */
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun /* use MPI_SAS_PHY0_HWRATE_ defines for HwLinkRate */
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun /* use MPI_SAS_PHY0_PHYINFO_ defines for PhyInfo */
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun /* see mpi_sas.h for values for SAS Expander Page 1 AttachedDeviceInfo values */
2847*4882a593Smuzhiyun 
2848*4882a593Smuzhiyun /* values for SAS Expander Page 1 DiscoveryInfo field */
2849*4882a593Smuzhiyun #define MPI_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED     (0x04)
2850*4882a593Smuzhiyun #define MPI_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE   (0x02)
2851*4882a593Smuzhiyun #define MPI_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES   (0x01)
2852*4882a593Smuzhiyun 
2853*4882a593Smuzhiyun /* values for SAS Expander Page 1 NegotiatedLinkRate field */
2854*4882a593Smuzhiyun #define MPI_SAS_EXPANDER1_NEG_RATE_UNKNOWN              (0x00)
2855*4882a593Smuzhiyun #define MPI_SAS_EXPANDER1_NEG_RATE_PHY_DISABLED         (0x01)
2856*4882a593Smuzhiyun #define MPI_SAS_EXPANDER1_NEG_RATE_FAILED_NEGOTIATION   (0x02)
2857*4882a593Smuzhiyun #define MPI_SAS_EXPANDER1_NEG_RATE_SATA_OOB_COMPLETE    (0x03)
2858*4882a593Smuzhiyun #define MPI_SAS_EXPANDER1_NEG_RATE_1_5                  (0x08)
2859*4882a593Smuzhiyun #define MPI_SAS_EXPANDER1_NEG_RATE_3_0                  (0x09)
2860*4882a593Smuzhiyun 
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun /****************************************************************************
2863*4882a593Smuzhiyun *   SAS Device Config Pages
2864*4882a593Smuzhiyun ****************************************************************************/
2865*4882a593Smuzhiyun 
2866*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SAS_DEVICE_0
2867*4882a593Smuzhiyun {
2868*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER         Header;                 /* 00h */
2869*4882a593Smuzhiyun     U16                                 Slot;                   /* 08h */
2870*4882a593Smuzhiyun     U16                                 EnclosureHandle;        /* 0Ah */
2871*4882a593Smuzhiyun     U64                                 SASAddress;             /* 0Ch */
2872*4882a593Smuzhiyun     U16                                 ParentDevHandle;        /* 14h */
2873*4882a593Smuzhiyun     U8                                  PhyNum;                 /* 16h */
2874*4882a593Smuzhiyun     U8                                  AccessStatus;           /* 17h */
2875*4882a593Smuzhiyun     U16                                 DevHandle;              /* 18h */
2876*4882a593Smuzhiyun     U8                                  TargetID;               /* 1Ah */
2877*4882a593Smuzhiyun     U8                                  Bus;                    /* 1Bh */
2878*4882a593Smuzhiyun     U32                                 DeviceInfo;             /* 1Ch */
2879*4882a593Smuzhiyun     U16                                 Flags;                  /* 20h */
2880*4882a593Smuzhiyun     U8                                  PhysicalPort;           /* 22h */
2881*4882a593Smuzhiyun     U8                                  Reserved2;              /* 23h */
2882*4882a593Smuzhiyun } CONFIG_PAGE_SAS_DEVICE_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_DEVICE_0,
2883*4882a593Smuzhiyun   SasDevicePage0_t, MPI_POINTER pSasDevicePage0_t;
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun #define MPI_SASDEVICE0_PAGEVERSION          (0x05)
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun /* values for SAS Device Page 0 AccessStatus field */
2888*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_NO_ERRORS                   (0x00)
2889*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED            (0x01)
2890*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED      (0x02)
2891*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT   (0x03)
2892*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION   (0x04)
2893*4882a593Smuzhiyun /* specific values for SATA Init failures */
2894*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN                 (0x10)
2895*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT    (0x11)
2896*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SIF_DIAG                    (0x12)
2897*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION          (0x13)
2898*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER             (0x14)
2899*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SIF_PIO_SN                  (0x15)
2900*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN                 (0x16)
2901*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN                 (0x17)
2902*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION        (0x18)
2903*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE         (0x19)
2904*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_ASTATUS_SIF_MAX                     (0x1F)
2905*4882a593Smuzhiyun 
2906*4882a593Smuzhiyun /* values for SAS Device Page 0 Flags field */
2907*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY      (0x0400)
2908*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE              (0x0200)
2909*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE            (0x0100)
2910*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED      (0x0080)
2911*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED          (0x0040)
2912*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED            (0x0020)
2913*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED            (0x0010)
2914*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH          (0x0008)
2915*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_FLAGS_MAPPING_PERSISTENT            (0x0004)
2916*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_FLAGS_DEVICE_MAPPED                 (0x0002)
2917*4882a593Smuzhiyun #define MPI_SAS_DEVICE0_FLAGS_DEVICE_PRESENT                (0x0001)
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun /* see mpi_sas.h for values for SAS Device Page 0 DeviceInfo values */
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 
2922*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SAS_DEVICE_1
2923*4882a593Smuzhiyun {
2924*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER         Header;                 /* 00h */
2925*4882a593Smuzhiyun     U32                                 Reserved1;              /* 08h */
2926*4882a593Smuzhiyun     U64                                 SASAddress;             /* 0Ch */
2927*4882a593Smuzhiyun     U32                                 Reserved2;              /* 14h */
2928*4882a593Smuzhiyun     U16                                 DevHandle;              /* 18h */
2929*4882a593Smuzhiyun     U8                                  TargetID;               /* 1Ah */
2930*4882a593Smuzhiyun     U8                                  Bus;                    /* 1Bh */
2931*4882a593Smuzhiyun     U8                                  InitialRegDeviceFIS[20];/* 1Ch */
2932*4882a593Smuzhiyun } CONFIG_PAGE_SAS_DEVICE_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_DEVICE_1,
2933*4882a593Smuzhiyun   SasDevicePage1_t, MPI_POINTER pSasDevicePage1_t;
2934*4882a593Smuzhiyun 
2935*4882a593Smuzhiyun #define MPI_SASDEVICE1_PAGEVERSION          (0x00)
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun 
2938*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SAS_DEVICE_2
2939*4882a593Smuzhiyun {
2940*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER         Header;                 /* 00h */
2941*4882a593Smuzhiyun     U64                                 PhysicalIdentifier;     /* 08h */
2942*4882a593Smuzhiyun     U32                                 EnclosureMapping;       /* 10h */
2943*4882a593Smuzhiyun } CONFIG_PAGE_SAS_DEVICE_2, MPI_POINTER PTR_CONFIG_PAGE_SAS_DEVICE_2,
2944*4882a593Smuzhiyun   SasDevicePage2_t, MPI_POINTER pSasDevicePage2_t;
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun #define MPI_SASDEVICE2_PAGEVERSION          (0x01)
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun /* defines for SAS Device Page 2 EnclosureMapping field */
2949*4882a593Smuzhiyun #define MPI_SASDEVICE2_ENC_MAP_MASK_MISSING_COUNT       (0x0000000F)
2950*4882a593Smuzhiyun #define MPI_SASDEVICE2_ENC_MAP_SHIFT_MISSING_COUNT      (0)
2951*4882a593Smuzhiyun #define MPI_SASDEVICE2_ENC_MAP_MASK_NUM_SLOTS           (0x000007F0)
2952*4882a593Smuzhiyun #define MPI_SASDEVICE2_ENC_MAP_SHIFT_NUM_SLOTS          (4)
2953*4882a593Smuzhiyun #define MPI_SASDEVICE2_ENC_MAP_MASK_START_INDEX         (0x001FF800)
2954*4882a593Smuzhiyun #define MPI_SASDEVICE2_ENC_MAP_SHIFT_START_INDEX        (11)
2955*4882a593Smuzhiyun 
2956*4882a593Smuzhiyun 
2957*4882a593Smuzhiyun /****************************************************************************
2958*4882a593Smuzhiyun *   SAS PHY Config Pages
2959*4882a593Smuzhiyun ****************************************************************************/
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SAS_PHY_0
2962*4882a593Smuzhiyun {
2963*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER         Header;                 /* 00h */
2964*4882a593Smuzhiyun     U16                                 OwnerDevHandle;         /* 08h */
2965*4882a593Smuzhiyun     U16                                 Reserved1;              /* 0Ah */
2966*4882a593Smuzhiyun     U64                                 SASAddress;             /* 0Ch */
2967*4882a593Smuzhiyun     U16                                 AttachedDevHandle;      /* 14h */
2968*4882a593Smuzhiyun     U8                                  AttachedPhyIdentifier;  /* 16h */
2969*4882a593Smuzhiyun     U8                                  Reserved2;              /* 17h */
2970*4882a593Smuzhiyun     U32                                 AttachedDeviceInfo;     /* 18h */
2971*4882a593Smuzhiyun     U8                                  ProgrammedLinkRate;     /* 1Ch */
2972*4882a593Smuzhiyun     U8                                  HwLinkRate;             /* 1Dh */
2973*4882a593Smuzhiyun     U8                                  ChangeCount;            /* 1Eh */
2974*4882a593Smuzhiyun     U8                                  Flags;                  /* 1Fh */
2975*4882a593Smuzhiyun     U32                                 PhyInfo;                /* 20h */
2976*4882a593Smuzhiyun } CONFIG_PAGE_SAS_PHY_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_PHY_0,
2977*4882a593Smuzhiyun   SasPhyPage0_t, MPI_POINTER pSasPhyPage0_t;
2978*4882a593Smuzhiyun 
2979*4882a593Smuzhiyun #define MPI_SASPHY0_PAGEVERSION             (0x01)
2980*4882a593Smuzhiyun 
2981*4882a593Smuzhiyun /* values for SAS PHY Page 0 ProgrammedLinkRate field */
2982*4882a593Smuzhiyun #define MPI_SAS_PHY0_PRATE_MAX_RATE_MASK                        (0xF0)
2983*4882a593Smuzhiyun #define MPI_SAS_PHY0_PRATE_MAX_RATE_NOT_PROGRAMMABLE            (0x00)
2984*4882a593Smuzhiyun #define MPI_SAS_PHY0_PRATE_MAX_RATE_1_5                         (0x80)
2985*4882a593Smuzhiyun #define MPI_SAS_PHY0_PRATE_MAX_RATE_3_0                         (0x90)
2986*4882a593Smuzhiyun #define MPI_SAS_PHY0_PRATE_MIN_RATE_MASK                        (0x0F)
2987*4882a593Smuzhiyun #define MPI_SAS_PHY0_PRATE_MIN_RATE_NOT_PROGRAMMABLE            (0x00)
2988*4882a593Smuzhiyun #define MPI_SAS_PHY0_PRATE_MIN_RATE_1_5                         (0x08)
2989*4882a593Smuzhiyun #define MPI_SAS_PHY0_PRATE_MIN_RATE_3_0                         (0x09)
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun /* values for SAS PHY Page 0 HwLinkRate field */
2992*4882a593Smuzhiyun #define MPI_SAS_PHY0_HWRATE_MAX_RATE_MASK                       (0xF0)
2993*4882a593Smuzhiyun #define MPI_SAS_PHY0_HWRATE_MAX_RATE_1_5                        (0x80)
2994*4882a593Smuzhiyun #define MPI_SAS_PHY0_HWRATE_MAX_RATE_3_0                        (0x90)
2995*4882a593Smuzhiyun #define MPI_SAS_PHY0_HWRATE_MIN_RATE_MASK                       (0x0F)
2996*4882a593Smuzhiyun #define MPI_SAS_PHY0_HWRATE_MIN_RATE_1_5                        (0x08)
2997*4882a593Smuzhiyun #define MPI_SAS_PHY0_HWRATE_MIN_RATE_3_0                        (0x09)
2998*4882a593Smuzhiyun 
2999*4882a593Smuzhiyun /* values for SAS PHY Page 0 Flags field */
3000*4882a593Smuzhiyun #define MPI_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC              (0x01)
3001*4882a593Smuzhiyun 
3002*4882a593Smuzhiyun /* values for SAS PHY Page 0 PhyInfo field */
3003*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_SATA_PORT_ACTIVE                   (0x00004000)
3004*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_SATA_PORT_SELECTOR                 (0x00002000)
3005*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_VIRTUAL_PHY                        (0x00001000)
3006*4882a593Smuzhiyun 
3007*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_MASK_PARTIAL_PATHWAY_TIME          (0x00000F00)
3008*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME         (8)
3009*4882a593Smuzhiyun 
3010*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_MASK_ROUTING_ATTRIBUTE             (0x000000F0)
3011*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_DIRECT_ROUTING                     (0x00000000)
3012*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_SUBTRACTIVE_ROUTING                (0x00000010)
3013*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_TABLE_ROUTING                      (0x00000020)
3014*4882a593Smuzhiyun 
3015*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_MASK_LINK_RATE                     (0x0000000F)
3016*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_UNKNOWN_LINK_RATE                  (0x00000000)
3017*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_PHY_DISABLED                       (0x00000001)
3018*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_NEGOTIATION_FAILED                 (0x00000002)
3019*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_SATA_OOB_COMPLETE                  (0x00000003)
3020*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_RATE_1_5                           (0x00000008)
3021*4882a593Smuzhiyun #define MPI_SAS_PHY0_PHYINFO_RATE_3_0                           (0x00000009)
3022*4882a593Smuzhiyun 
3023*4882a593Smuzhiyun 
3024*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SAS_PHY_1
3025*4882a593Smuzhiyun {
3026*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER Header;                     /* 00h */
3027*4882a593Smuzhiyun     U32                         Reserved1;                  /* 08h */
3028*4882a593Smuzhiyun     U32                         InvalidDwordCount;          /* 0Ch */
3029*4882a593Smuzhiyun     U32                         RunningDisparityErrorCount; /* 10h */
3030*4882a593Smuzhiyun     U32                         LossDwordSynchCount;        /* 14h */
3031*4882a593Smuzhiyun     U32                         PhyResetProblemCount;       /* 18h */
3032*4882a593Smuzhiyun } CONFIG_PAGE_SAS_PHY_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_PHY_1,
3033*4882a593Smuzhiyun   SasPhyPage1_t, MPI_POINTER pSasPhyPage1_t;
3034*4882a593Smuzhiyun 
3035*4882a593Smuzhiyun #define MPI_SASPHY1_PAGEVERSION             (0x00)
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 
3038*4882a593Smuzhiyun /****************************************************************************
3039*4882a593Smuzhiyun *   SAS Enclosure Config Pages
3040*4882a593Smuzhiyun ****************************************************************************/
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_SAS_ENCLOSURE_0
3043*4882a593Smuzhiyun {
3044*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER         Header;                 /* 00h */
3045*4882a593Smuzhiyun     U32                                 Reserved1;              /* 08h */
3046*4882a593Smuzhiyun     U64                                 EnclosureLogicalID;     /* 0Ch */
3047*4882a593Smuzhiyun     U16                                 Flags;                  /* 14h */
3048*4882a593Smuzhiyun     U16                                 EnclosureHandle;        /* 16h */
3049*4882a593Smuzhiyun     U16                                 NumSlots;               /* 18h */
3050*4882a593Smuzhiyun     U16                                 StartSlot;              /* 1Ah */
3051*4882a593Smuzhiyun     U8                                  StartTargetID;          /* 1Ch */
3052*4882a593Smuzhiyun     U8                                  StartBus;               /* 1Dh */
3053*4882a593Smuzhiyun     U8                                  SEPTargetID;            /* 1Eh */
3054*4882a593Smuzhiyun     U8                                  SEPBus;                 /* 1Fh */
3055*4882a593Smuzhiyun     U32                                 Reserved2;              /* 20h */
3056*4882a593Smuzhiyun     U32                                 Reserved3;              /* 24h */
3057*4882a593Smuzhiyun } CONFIG_PAGE_SAS_ENCLOSURE_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_ENCLOSURE_0,
3058*4882a593Smuzhiyun   SasEnclosurePage0_t, MPI_POINTER pSasEnclosurePage0_t;
3059*4882a593Smuzhiyun 
3060*4882a593Smuzhiyun #define MPI_SASENCLOSURE0_PAGEVERSION       (0x01)
3061*4882a593Smuzhiyun 
3062*4882a593Smuzhiyun /* values for SAS Enclosure Page 0 Flags field */
3063*4882a593Smuzhiyun #define MPI_SAS_ENCLS0_FLAGS_SEP_BUS_ID_VALID       (0x0020)
3064*4882a593Smuzhiyun #define MPI_SAS_ENCLS0_FLAGS_START_BUS_ID_VALID     (0x0010)
3065*4882a593Smuzhiyun 
3066*4882a593Smuzhiyun #define MPI_SAS_ENCLS0_FLAGS_MNG_MASK               (0x000F)
3067*4882a593Smuzhiyun #define MPI_SAS_ENCLS0_FLAGS_MNG_UNKNOWN            (0x0000)
3068*4882a593Smuzhiyun #define MPI_SAS_ENCLS0_FLAGS_MNG_IOC_SES            (0x0001)
3069*4882a593Smuzhiyun #define MPI_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO          (0x0002)
3070*4882a593Smuzhiyun #define MPI_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO          (0x0003)
3071*4882a593Smuzhiyun #define MPI_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE      (0x0004)
3072*4882a593Smuzhiyun #define MPI_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO           (0x0005)
3073*4882a593Smuzhiyun 
3074*4882a593Smuzhiyun 
3075*4882a593Smuzhiyun /****************************************************************************
3076*4882a593Smuzhiyun *   Log Config Pages
3077*4882a593Smuzhiyun ****************************************************************************/
3078*4882a593Smuzhiyun /*
3079*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
3080*4882a593Smuzhiyun  * one and check NumLogEntries at runtime.
3081*4882a593Smuzhiyun  */
3082*4882a593Smuzhiyun #ifndef MPI_LOG_0_NUM_LOG_ENTRIES
3083*4882a593Smuzhiyun #define MPI_LOG_0_NUM_LOG_ENTRIES        (1)
3084*4882a593Smuzhiyun #endif
3085*4882a593Smuzhiyun 
3086*4882a593Smuzhiyun #define MPI_LOG_0_LOG_DATA_LENGTH        (0x1C)
3087*4882a593Smuzhiyun 
3088*4882a593Smuzhiyun typedef struct _MPI_LOG_0_ENTRY
3089*4882a593Smuzhiyun {
3090*4882a593Smuzhiyun     U32         TimeStamp;                          /* 00h */
3091*4882a593Smuzhiyun     U32         Reserved1;                          /* 04h */
3092*4882a593Smuzhiyun     U16         LogSequence;                        /* 08h */
3093*4882a593Smuzhiyun     U16         LogEntryQualifier;                  /* 0Ah */
3094*4882a593Smuzhiyun     U8          LogData[MPI_LOG_0_LOG_DATA_LENGTH]; /* 0Ch */
3095*4882a593Smuzhiyun } MPI_LOG_0_ENTRY, MPI_POINTER PTR_MPI_LOG_0_ENTRY,
3096*4882a593Smuzhiyun   MpiLog0Entry_t, MPI_POINTER pMpiLog0Entry_t;
3097*4882a593Smuzhiyun 
3098*4882a593Smuzhiyun /* values for Log Page 0 LogEntry LogEntryQualifier field */
3099*4882a593Smuzhiyun #define MPI_LOG_0_ENTRY_QUAL_ENTRY_UNUSED           (0x0000)
3100*4882a593Smuzhiyun #define MPI_LOG_0_ENTRY_QUAL_POWER_ON_RESET         (0x0001)
3101*4882a593Smuzhiyun 
3102*4882a593Smuzhiyun typedef struct _CONFIG_PAGE_LOG_0
3103*4882a593Smuzhiyun {
3104*4882a593Smuzhiyun     CONFIG_EXTENDED_PAGE_HEADER Header;                     /* 00h */
3105*4882a593Smuzhiyun     U32                         Reserved1;                  /* 08h */
3106*4882a593Smuzhiyun     U32                         Reserved2;                  /* 0Ch */
3107*4882a593Smuzhiyun     U16                         NumLogEntries;              /* 10h */
3108*4882a593Smuzhiyun     U16                         Reserved3;                  /* 12h */
3109*4882a593Smuzhiyun     MPI_LOG_0_ENTRY             LogEntry[MPI_LOG_0_NUM_LOG_ENTRIES]; /* 14h */
3110*4882a593Smuzhiyun } CONFIG_PAGE_LOG_0, MPI_POINTER PTR_CONFIG_PAGE_LOG_0,
3111*4882a593Smuzhiyun   LogPage0_t, MPI_POINTER pLogPage0_t;
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun #define MPI_LOG_0_PAGEVERSION               (0x01)
3114*4882a593Smuzhiyun 
3115*4882a593Smuzhiyun 
3116*4882a593Smuzhiyun #endif
3117*4882a593Smuzhiyun 
3118