xref: /OK3568_Linux_fs/kernel/drivers/memstick/host/r592.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2010 - Maxim Levitsky
4*4882a593Smuzhiyun  * driver for Ricoh memstick readers
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef R592_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/memstick.h>
10*4882a593Smuzhiyun #include <linux/spinlock.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/workqueue.h>
13*4882a593Smuzhiyun #include <linux/kfifo.h>
14*4882a593Smuzhiyun #include <linux/ctype.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* write to this reg (number,len) triggers TPC execution */
17*4882a593Smuzhiyun #define R592_TPC_EXEC			0x00
18*4882a593Smuzhiyun #define R592_TPC_EXEC_LEN_SHIFT		16		/* Bits 16..25 are TPC len */
19*4882a593Smuzhiyun #define R592_TPC_EXEC_BIG_FIFO		(1 << 26)	/* If bit 26 is set, large fifo is used (reg 48) */
20*4882a593Smuzhiyun #define R592_TPC_EXEC_TPC_SHIFT		28		/* Bits 28..31 are the TPC number */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* Window for small TPC fifo (big endian)*/
24*4882a593Smuzhiyun /* reads and writes always are done in  8 byte chunks */
25*4882a593Smuzhiyun /* Not used in driver, because large fifo does better job */
26*4882a593Smuzhiyun #define R592_SFIFO			0x08
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* Status register (ms int, small fifo, IO)*/
30*4882a593Smuzhiyun #define R592_STATUS			0x10
31*4882a593Smuzhiyun 							/* Parallel INT bits */
32*4882a593Smuzhiyun #define R592_STATUS_P_CMDNACK		(1 << 16)	/* INT reg: NACK (parallel mode) */
33*4882a593Smuzhiyun #define R592_STATUS_P_BREQ		(1 << 17)	/* INT reg: card ready (parallel mode)*/
34*4882a593Smuzhiyun #define R592_STATUS_P_INTERR		(1 << 18)	/* INT reg: int error (parallel mode)*/
35*4882a593Smuzhiyun #define R592_STATUS_P_CED		(1 << 19)	/* INT reg: command done (parallel mode) */
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 							/* Fifo status */
38*4882a593Smuzhiyun #define R592_STATUS_SFIFO_FULL		(1 << 20)	/* Small Fifo almost full (last chunk is written) */
39*4882a593Smuzhiyun #define R592_STATUS_SFIFO_EMPTY		(1 << 21)	/* Small Fifo empty */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 							/* Error detection via CRC */
42*4882a593Smuzhiyun #define R592_STATUS_SEND_ERR		(1 << 24)	/* Send failed */
43*4882a593Smuzhiyun #define R592_STATUS_RECV_ERR		(1 << 25)	/* Receive failed */
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 							/* Card state */
46*4882a593Smuzhiyun #define R592_STATUS_RDY			(1 << 28)	/* RDY signal received */
47*4882a593Smuzhiyun #define R592_STATUS_CED			(1 << 29)	/* INT: Command done (serial mode)*/
48*4882a593Smuzhiyun #define R592_STATUS_SFIFO_INPUT		(1 << 30)	/* Small fifo received data*/
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define R592_SFIFO_SIZE			32		/* total size of small fifo is 32 bytes */
51*4882a593Smuzhiyun #define R592_SFIFO_PACKET		8		/* packet size of small fifo */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* IO control */
54*4882a593Smuzhiyun #define R592_IO				0x18
55*4882a593Smuzhiyun #define	R592_IO_16			(1 << 16)	/* Set by default, can be cleared */
56*4882a593Smuzhiyun #define	R592_IO_18			(1 << 18)	/* Set by default, can be cleared */
57*4882a593Smuzhiyun #define	R592_IO_SERIAL1			(1 << 20)	/* Set by default, can be cleared, (cleared on parallel) */
58*4882a593Smuzhiyun #define	R592_IO_22			(1 << 22)	/* Set by default, can be cleared */
59*4882a593Smuzhiyun #define R592_IO_DIRECTION		(1 << 24)	/* TPC direction (1 write 0 read) */
60*4882a593Smuzhiyun #define	R592_IO_26			(1 << 26)	/* Set by default, can be cleared */
61*4882a593Smuzhiyun #define	R592_IO_SERIAL2			(1 << 30)	/* Set by default, can be cleared (cleared on parallel), serial doesn't work if unset */
62*4882a593Smuzhiyun #define R592_IO_RESET			(1 << 31)	/* Reset, sets defaults*/
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Turns hardware on/off */
66*4882a593Smuzhiyun #define R592_POWER			0x20		/* bits 0-7 writeable */
67*4882a593Smuzhiyun #define R592_POWER_0			(1 << 0)	/* set on start, cleared on stop - must be set*/
68*4882a593Smuzhiyun #define R592_POWER_1			(1 << 1)	/* set on start, cleared on stop - must be set*/
69*4882a593Smuzhiyun #define R592_POWER_3			(1 << 3)	/* must be clear */
70*4882a593Smuzhiyun #define R592_POWER_20			(1 << 5)	/* set before switch to parallel */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* IO mode*/
73*4882a593Smuzhiyun #define R592_IO_MODE			0x24
74*4882a593Smuzhiyun #define R592_IO_MODE_SERIAL		1
75*4882a593Smuzhiyun #define R592_IO_MODE_PARALLEL		3
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* IRQ,card detection,large fifo (first word irq status, second enable) */
79*4882a593Smuzhiyun /* IRQs are ACKed by clearing the bits */
80*4882a593Smuzhiyun #define R592_REG_MSC			0x28
81*4882a593Smuzhiyun #define R592_REG_MSC_PRSNT		(1 << 1)	/* card present (only status)*/
82*4882a593Smuzhiyun #define R592_REG_MSC_IRQ_INSERT		(1 << 8)	/* detect insert / card insered */
83*4882a593Smuzhiyun #define R592_REG_MSC_IRQ_REMOVE		(1 << 9)	/* detect removal / card removed */
84*4882a593Smuzhiyun #define R592_REG_MSC_FIFO_EMPTY		(1 << 10)	/* fifo is empty */
85*4882a593Smuzhiyun #define R592_REG_MSC_FIFO_DMA_DONE	(1 << 11)	/* dma enable / dma done */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define R592_REG_MSC_FIFO_USER_ORN	(1 << 12)	/* set if software reads empty fifo (if R592_REG_MSC_FIFO_EMPTY is set) */
88*4882a593Smuzhiyun #define R592_REG_MSC_FIFO_MISMATH	(1 << 13)	/* set if amount of data in fifo doesn't match amount in TPC */
89*4882a593Smuzhiyun #define R592_REG_MSC_FIFO_DMA_ERR	(1 << 14)	/* IO failure */
90*4882a593Smuzhiyun #define R592_REG_MSC_LED		(1 << 15)	/* clear to turn led off (only status)*/
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define DMA_IRQ_ACK_MASK \
93*4882a593Smuzhiyun 	(R592_REG_MSC_FIFO_DMA_DONE | R592_REG_MSC_FIFO_DMA_ERR)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define DMA_IRQ_EN_MASK (DMA_IRQ_ACK_MASK << 16)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define IRQ_ALL_ACK_MASK 0x00007F00
98*4882a593Smuzhiyun #define IRQ_ALL_EN_MASK (IRQ_ALL_ACK_MASK << 16)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* DMA address for large FIFO read/writes*/
101*4882a593Smuzhiyun #define R592_FIFO_DMA			0x2C
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* PIO access to large FIFO (512 bytes) (big endian)*/
104*4882a593Smuzhiyun #define R592_FIFO_PIO			0x30
105*4882a593Smuzhiyun #define R592_LFIFO_SIZE			512		/* large fifo size */
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* large FIFO DMA settings */
109*4882a593Smuzhiyun #define R592_FIFO_DMA_SETTINGS		0x34
110*4882a593Smuzhiyun #define R592_FIFO_DMA_SETTINGS_EN	(1 << 0)	/* DMA enabled */
111*4882a593Smuzhiyun #define R592_FIFO_DMA_SETTINGS_DIR	(1 << 1)	/* Dma direction (1 read, 0 write) */
112*4882a593Smuzhiyun #define R592_FIFO_DMA_SETTINGS_CAP	(1 << 24)	/* Dma is aviable */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* Maybe just an delay */
115*4882a593Smuzhiyun /* Bits 17..19 are just number */
116*4882a593Smuzhiyun /* bit 16 is set, then bit 20 is waited */
117*4882a593Smuzhiyun /* time to wait is about 50 spins * 2 ^ (bits 17..19) */
118*4882a593Smuzhiyun /* seems to be possible just to ignore */
119*4882a593Smuzhiyun /* Probably debug register */
120*4882a593Smuzhiyun #define R592_REG38			0x38
121*4882a593Smuzhiyun #define R592_REG38_CHANGE		(1 << 16)	/* Start bit */
122*4882a593Smuzhiyun #define R592_REG38_DONE			(1 << 20)	/* HW set this after the delay */
123*4882a593Smuzhiyun #define R592_REG38_SHIFT		17
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* Debug register, written (0xABCDEF00) when error happens - not used*/
126*4882a593Smuzhiyun #define R592_REG_3C			0x3C
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun struct r592_device {
129*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
130*4882a593Smuzhiyun 	struct memstick_host	*host;		/* host backpointer */
131*4882a593Smuzhiyun 	struct memstick_request *req;		/* current request */
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* Registers, IRQ */
134*4882a593Smuzhiyun 	void __iomem *mmio;
135*4882a593Smuzhiyun 	int irq;
136*4882a593Smuzhiyun 	spinlock_t irq_lock;
137*4882a593Smuzhiyun 	spinlock_t io_thread_lock;
138*4882a593Smuzhiyun 	struct timer_list detect_timer;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	struct task_struct *io_thread;
141*4882a593Smuzhiyun 	bool parallel_mode;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	DECLARE_KFIFO(pio_fifo, u8, sizeof(u32));
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* DMA area */
146*4882a593Smuzhiyun 	int dma_capable;
147*4882a593Smuzhiyun 	int dma_error;
148*4882a593Smuzhiyun 	struct completion dma_done;
149*4882a593Smuzhiyun 	void *dummy_dma_page;
150*4882a593Smuzhiyun 	dma_addr_t dummy_dma_page_physical_address;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define DRV_NAME "r592"
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define message(format, ...) \
158*4882a593Smuzhiyun 	printk(KERN_INFO DRV_NAME ": " format "\n", ## __VA_ARGS__)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define __dbg(level, format, ...) \
161*4882a593Smuzhiyun 	do { \
162*4882a593Smuzhiyun 		if (debug >= level) \
163*4882a593Smuzhiyun 			printk(KERN_DEBUG DRV_NAME \
164*4882a593Smuzhiyun 				": " format "\n", ## __VA_ARGS__); \
165*4882a593Smuzhiyun 	} while (0)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define dbg(format, ...)		__dbg(1, format, ## __VA_ARGS__)
169*4882a593Smuzhiyun #define dbg_verbose(format, ...)	__dbg(2, format, ## __VA_ARGS__)
170*4882a593Smuzhiyun #define dbg_reg(format, ...)		__dbg(3, format, ## __VA_ARGS__)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #endif
173