1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2010 - Maxim Levitsky
4*4882a593Smuzhiyun * driver for Ricoh memstick readers
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/freezer.h>
10*4882a593Smuzhiyun #include <linux/jiffies.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/pci_ids.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/kthread.h>
17*4882a593Smuzhiyun #include <linux/sched.h>
18*4882a593Smuzhiyun #include <linux/highmem.h>
19*4882a593Smuzhiyun #include <asm/byteorder.h>
20*4882a593Smuzhiyun #include <linux/swab.h>
21*4882a593Smuzhiyun #include "r592.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static bool r592_enable_dma = 1;
24*4882a593Smuzhiyun static int debug;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static const char *tpc_names[] = {
27*4882a593Smuzhiyun "MS_TPC_READ_MG_STATUS",
28*4882a593Smuzhiyun "MS_TPC_READ_LONG_DATA",
29*4882a593Smuzhiyun "MS_TPC_READ_SHORT_DATA",
30*4882a593Smuzhiyun "MS_TPC_READ_REG",
31*4882a593Smuzhiyun "MS_TPC_READ_QUAD_DATA",
32*4882a593Smuzhiyun "INVALID",
33*4882a593Smuzhiyun "MS_TPC_GET_INT",
34*4882a593Smuzhiyun "MS_TPC_SET_RW_REG_ADRS",
35*4882a593Smuzhiyun "MS_TPC_EX_SET_CMD",
36*4882a593Smuzhiyun "MS_TPC_WRITE_QUAD_DATA",
37*4882a593Smuzhiyun "MS_TPC_WRITE_REG",
38*4882a593Smuzhiyun "MS_TPC_WRITE_SHORT_DATA",
39*4882a593Smuzhiyun "MS_TPC_WRITE_LONG_DATA",
40*4882a593Smuzhiyun "MS_TPC_SET_CMD",
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /**
44*4882a593Smuzhiyun * memstick_debug_get_tpc_name - debug helper that returns string for
45*4882a593Smuzhiyun * a TPC number
46*4882a593Smuzhiyun */
memstick_debug_get_tpc_name(int tpc)47*4882a593Smuzhiyun const char *memstick_debug_get_tpc_name(int tpc)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun return tpc_names[tpc-1];
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun EXPORT_SYMBOL(memstick_debug_get_tpc_name);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Read a register*/
r592_read_reg(struct r592_device * dev,int address)55*4882a593Smuzhiyun static inline u32 r592_read_reg(struct r592_device *dev, int address)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun u32 value = readl(dev->mmio + address);
58*4882a593Smuzhiyun dbg_reg("reg #%02d == 0x%08x", address, value);
59*4882a593Smuzhiyun return value;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Write a register */
r592_write_reg(struct r592_device * dev,int address,u32 value)63*4882a593Smuzhiyun static inline void r592_write_reg(struct r592_device *dev,
64*4882a593Smuzhiyun int address, u32 value)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun dbg_reg("reg #%02d <- 0x%08x", address, value);
67*4882a593Smuzhiyun writel(value, dev->mmio + address);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Reads a big endian DWORD register */
r592_read_reg_raw_be(struct r592_device * dev,int address)71*4882a593Smuzhiyun static inline u32 r592_read_reg_raw_be(struct r592_device *dev, int address)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun u32 value = __raw_readl(dev->mmio + address);
74*4882a593Smuzhiyun dbg_reg("reg #%02d == 0x%08x", address, value);
75*4882a593Smuzhiyun return be32_to_cpu(value);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Writes a big endian DWORD register */
r592_write_reg_raw_be(struct r592_device * dev,int address,u32 value)79*4882a593Smuzhiyun static inline void r592_write_reg_raw_be(struct r592_device *dev,
80*4882a593Smuzhiyun int address, u32 value)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun dbg_reg("reg #%02d <- 0x%08x", address, value);
83*4882a593Smuzhiyun __raw_writel(cpu_to_be32(value), dev->mmio + address);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Set specific bits in a register (little endian) */
r592_set_reg_mask(struct r592_device * dev,int address,u32 mask)87*4882a593Smuzhiyun static inline void r592_set_reg_mask(struct r592_device *dev,
88*4882a593Smuzhiyun int address, u32 mask)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun u32 reg = readl(dev->mmio + address);
91*4882a593Smuzhiyun dbg_reg("reg #%02d |= 0x%08x (old =0x%08x)", address, mask, reg);
92*4882a593Smuzhiyun writel(reg | mask , dev->mmio + address);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Clear specific bits in a register (little endian) */
r592_clear_reg_mask(struct r592_device * dev,int address,u32 mask)96*4882a593Smuzhiyun static inline void r592_clear_reg_mask(struct r592_device *dev,
97*4882a593Smuzhiyun int address, u32 mask)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun u32 reg = readl(dev->mmio + address);
100*4882a593Smuzhiyun dbg_reg("reg #%02d &= 0x%08x (old = 0x%08x, mask = 0x%08x)",
101*4882a593Smuzhiyun address, ~mask, reg, mask);
102*4882a593Smuzhiyun writel(reg & ~mask, dev->mmio + address);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Wait for status bits while checking for errors */
r592_wait_status(struct r592_device * dev,u32 mask,u32 wanted_mask)107*4882a593Smuzhiyun static int r592_wait_status(struct r592_device *dev, u32 mask, u32 wanted_mask)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun unsigned long timeout = jiffies + msecs_to_jiffies(1000);
110*4882a593Smuzhiyun u32 reg = r592_read_reg(dev, R592_STATUS);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if ((reg & mask) == wanted_mask)
113*4882a593Smuzhiyun return 0;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun while (time_before(jiffies, timeout)) {
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun reg = r592_read_reg(dev, R592_STATUS);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if ((reg & mask) == wanted_mask)
120*4882a593Smuzhiyun return 0;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (reg & (R592_STATUS_SEND_ERR | R592_STATUS_RECV_ERR))
123*4882a593Smuzhiyun return -EIO;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun cpu_relax();
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun return -ETIME;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Enable/disable device */
r592_enable_device(struct r592_device * dev,bool enable)132*4882a593Smuzhiyun static int r592_enable_device(struct r592_device *dev, bool enable)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun dbg("%sabling the device", enable ? "en" : "dis");
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (enable) {
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Power up the card */
139*4882a593Smuzhiyun r592_write_reg(dev, R592_POWER, R592_POWER_0 | R592_POWER_1);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Perform a reset */
142*4882a593Smuzhiyun r592_set_reg_mask(dev, R592_IO, R592_IO_RESET);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun msleep(100);
145*4882a593Smuzhiyun } else
146*4882a593Smuzhiyun /* Power down the card */
147*4882a593Smuzhiyun r592_write_reg(dev, R592_POWER, 0);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Set serial/parallel mode */
r592_set_mode(struct r592_device * dev,bool parallel_mode)153*4882a593Smuzhiyun static int r592_set_mode(struct r592_device *dev, bool parallel_mode)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun if (!parallel_mode) {
156*4882a593Smuzhiyun dbg("switching to serial mode");
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Set serial mode */
159*4882a593Smuzhiyun r592_write_reg(dev, R592_IO_MODE, R592_IO_MODE_SERIAL);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun r592_clear_reg_mask(dev, R592_POWER, R592_POWER_20);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun } else {
164*4882a593Smuzhiyun dbg("switching to parallel mode");
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* This setting should be set _before_ switch TPC */
167*4882a593Smuzhiyun r592_set_reg_mask(dev, R592_POWER, R592_POWER_20);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun r592_clear_reg_mask(dev, R592_IO,
170*4882a593Smuzhiyun R592_IO_SERIAL1 | R592_IO_SERIAL2);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Set the parallel mode now */
173*4882a593Smuzhiyun r592_write_reg(dev, R592_IO_MODE, R592_IO_MODE_PARALLEL);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun dev->parallel_mode = parallel_mode;
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Perform a controller reset without powering down the card */
r592_host_reset(struct r592_device * dev)181*4882a593Smuzhiyun static void r592_host_reset(struct r592_device *dev)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun r592_set_reg_mask(dev, R592_IO, R592_IO_RESET);
184*4882a593Smuzhiyun msleep(100);
185*4882a593Smuzhiyun r592_set_mode(dev, dev->parallel_mode);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
189*4882a593Smuzhiyun /* Disable all hardware interrupts */
r592_clear_interrupts(struct r592_device * dev)190*4882a593Smuzhiyun static void r592_clear_interrupts(struct r592_device *dev)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun /* Disable & ACK all interrupts */
193*4882a593Smuzhiyun r592_clear_reg_mask(dev, R592_REG_MSC, IRQ_ALL_ACK_MASK);
194*4882a593Smuzhiyun r592_clear_reg_mask(dev, R592_REG_MSC, IRQ_ALL_EN_MASK);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* Tests if there is an CRC error */
r592_test_io_error(struct r592_device * dev)199*4882a593Smuzhiyun static int r592_test_io_error(struct r592_device *dev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun if (!(r592_read_reg(dev, R592_STATUS) &
202*4882a593Smuzhiyun (R592_STATUS_SEND_ERR | R592_STATUS_RECV_ERR)))
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return -EIO;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Ensure that FIFO is ready for use */
r592_test_fifo_empty(struct r592_device * dev)209*4882a593Smuzhiyun static int r592_test_fifo_empty(struct r592_device *dev)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun if (r592_read_reg(dev, R592_REG_MSC) & R592_REG_MSC_FIFO_EMPTY)
212*4882a593Smuzhiyun return 0;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun dbg("FIFO not ready, trying to reset the device");
215*4882a593Smuzhiyun r592_host_reset(dev);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun if (r592_read_reg(dev, R592_REG_MSC) & R592_REG_MSC_FIFO_EMPTY)
218*4882a593Smuzhiyun return 0;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun message("FIFO still not ready, giving up");
221*4882a593Smuzhiyun return -EIO;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* Activates the DMA transfer from to FIFO */
r592_start_dma(struct r592_device * dev,bool is_write)225*4882a593Smuzhiyun static void r592_start_dma(struct r592_device *dev, bool is_write)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun unsigned long flags;
228*4882a593Smuzhiyun u32 reg;
229*4882a593Smuzhiyun spin_lock_irqsave(&dev->irq_lock, flags);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Ack interrupts (just in case) + enable them */
232*4882a593Smuzhiyun r592_clear_reg_mask(dev, R592_REG_MSC, DMA_IRQ_ACK_MASK);
233*4882a593Smuzhiyun r592_set_reg_mask(dev, R592_REG_MSC, DMA_IRQ_EN_MASK);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* Set DMA address */
236*4882a593Smuzhiyun r592_write_reg(dev, R592_FIFO_DMA, sg_dma_address(&dev->req->sg));
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Enable the DMA */
239*4882a593Smuzhiyun reg = r592_read_reg(dev, R592_FIFO_DMA_SETTINGS);
240*4882a593Smuzhiyun reg |= R592_FIFO_DMA_SETTINGS_EN;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (!is_write)
243*4882a593Smuzhiyun reg |= R592_FIFO_DMA_SETTINGS_DIR;
244*4882a593Smuzhiyun else
245*4882a593Smuzhiyun reg &= ~R592_FIFO_DMA_SETTINGS_DIR;
246*4882a593Smuzhiyun r592_write_reg(dev, R592_FIFO_DMA_SETTINGS, reg);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->irq_lock, flags);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Cleanups DMA related settings */
r592_stop_dma(struct r592_device * dev,int error)252*4882a593Smuzhiyun static void r592_stop_dma(struct r592_device *dev, int error)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun r592_clear_reg_mask(dev, R592_FIFO_DMA_SETTINGS,
255*4882a593Smuzhiyun R592_FIFO_DMA_SETTINGS_EN);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* This is only a precation */
258*4882a593Smuzhiyun r592_write_reg(dev, R592_FIFO_DMA,
259*4882a593Smuzhiyun dev->dummy_dma_page_physical_address);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun r592_clear_reg_mask(dev, R592_REG_MSC, DMA_IRQ_EN_MASK);
262*4882a593Smuzhiyun r592_clear_reg_mask(dev, R592_REG_MSC, DMA_IRQ_ACK_MASK);
263*4882a593Smuzhiyun dev->dma_error = error;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Test if hardware supports DMA */
r592_check_dma(struct r592_device * dev)267*4882a593Smuzhiyun static void r592_check_dma(struct r592_device *dev)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun dev->dma_capable = r592_enable_dma &&
270*4882a593Smuzhiyun (r592_read_reg(dev, R592_FIFO_DMA_SETTINGS) &
271*4882a593Smuzhiyun R592_FIFO_DMA_SETTINGS_CAP);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* Transfers fifo contents in/out using DMA */
r592_transfer_fifo_dma(struct r592_device * dev)275*4882a593Smuzhiyun static int r592_transfer_fifo_dma(struct r592_device *dev)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun int len, sg_count;
278*4882a593Smuzhiyun bool is_write;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (!dev->dma_capable || !dev->req->long_data)
281*4882a593Smuzhiyun return -EINVAL;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun len = dev->req->sg.length;
284*4882a593Smuzhiyun is_write = dev->req->data_dir == WRITE;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (len != R592_LFIFO_SIZE)
287*4882a593Smuzhiyun return -EINVAL;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun dbg_verbose("doing dma transfer");
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun dev->dma_error = 0;
292*4882a593Smuzhiyun reinit_completion(&dev->dma_done);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* TODO: hidden assumption about nenth beeing always 1 */
295*4882a593Smuzhiyun sg_count = dma_map_sg(&dev->pci_dev->dev, &dev->req->sg, 1, is_write ?
296*4882a593Smuzhiyun PCI_DMA_TODEVICE : PCI_DMA_FROMDEVICE);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (sg_count != 1 || sg_dma_len(&dev->req->sg) < R592_LFIFO_SIZE) {
299*4882a593Smuzhiyun message("problem in dma_map_sg");
300*4882a593Smuzhiyun return -EIO;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun r592_start_dma(dev, is_write);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Wait for DMA completion */
306*4882a593Smuzhiyun if (!wait_for_completion_timeout(
307*4882a593Smuzhiyun &dev->dma_done, msecs_to_jiffies(1000))) {
308*4882a593Smuzhiyun message("DMA timeout");
309*4882a593Smuzhiyun r592_stop_dma(dev, -ETIMEDOUT);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun dma_unmap_sg(&dev->pci_dev->dev, &dev->req->sg, 1, is_write ?
313*4882a593Smuzhiyun PCI_DMA_TODEVICE : PCI_DMA_FROMDEVICE);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return dev->dma_error;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /*
320*4882a593Smuzhiyun * Writes the FIFO in 4 byte chunks.
321*4882a593Smuzhiyun * If length isn't 4 byte aligned, rest of the data if put to a fifo
322*4882a593Smuzhiyun * to be written later
323*4882a593Smuzhiyun * Use r592_flush_fifo_write to flush that fifo when writing for the
324*4882a593Smuzhiyun * last time
325*4882a593Smuzhiyun */
r592_write_fifo_pio(struct r592_device * dev,unsigned char * buffer,int len)326*4882a593Smuzhiyun static void r592_write_fifo_pio(struct r592_device *dev,
327*4882a593Smuzhiyun unsigned char *buffer, int len)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun /* flush spill from former write */
330*4882a593Smuzhiyun if (!kfifo_is_empty(&dev->pio_fifo)) {
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun u8 tmp[4] = {0};
333*4882a593Smuzhiyun int copy_len = kfifo_in(&dev->pio_fifo, buffer, len);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (!kfifo_is_full(&dev->pio_fifo))
336*4882a593Smuzhiyun return;
337*4882a593Smuzhiyun len -= copy_len;
338*4882a593Smuzhiyun buffer += copy_len;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun copy_len = kfifo_out(&dev->pio_fifo, tmp, 4);
341*4882a593Smuzhiyun WARN_ON(copy_len != 4);
342*4882a593Smuzhiyun r592_write_reg_raw_be(dev, R592_FIFO_PIO, *(u32 *)tmp);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun WARN_ON(!kfifo_is_empty(&dev->pio_fifo));
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* write full dwords */
348*4882a593Smuzhiyun while (len >= 4) {
349*4882a593Smuzhiyun r592_write_reg_raw_be(dev, R592_FIFO_PIO, *(u32 *)buffer);
350*4882a593Smuzhiyun buffer += 4;
351*4882a593Smuzhiyun len -= 4;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* put remaining bytes to the spill */
355*4882a593Smuzhiyun if (len)
356*4882a593Smuzhiyun kfifo_in(&dev->pio_fifo, buffer, len);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* Flushes the temporary FIFO used to make aligned DWORD writes */
r592_flush_fifo_write(struct r592_device * dev)360*4882a593Smuzhiyun static void r592_flush_fifo_write(struct r592_device *dev)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun u8 buffer[4] = { 0 };
363*4882a593Smuzhiyun int len;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (kfifo_is_empty(&dev->pio_fifo))
366*4882a593Smuzhiyun return;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun len = kfifo_out(&dev->pio_fifo, buffer, 4);
369*4882a593Smuzhiyun r592_write_reg_raw_be(dev, R592_FIFO_PIO, *(u32 *)buffer);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /*
373*4882a593Smuzhiyun * Read a fifo in 4 bytes chunks.
374*4882a593Smuzhiyun * If input doesn't fit the buffer, it places bytes of last dword in spill
375*4882a593Smuzhiyun * buffer, so that they don't get lost on last read, just throw these away.
376*4882a593Smuzhiyun */
r592_read_fifo_pio(struct r592_device * dev,unsigned char * buffer,int len)377*4882a593Smuzhiyun static void r592_read_fifo_pio(struct r592_device *dev,
378*4882a593Smuzhiyun unsigned char *buffer, int len)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun u8 tmp[4];
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* Read from last spill */
383*4882a593Smuzhiyun if (!kfifo_is_empty(&dev->pio_fifo)) {
384*4882a593Smuzhiyun int bytes_copied =
385*4882a593Smuzhiyun kfifo_out(&dev->pio_fifo, buffer, min(4, len));
386*4882a593Smuzhiyun buffer += bytes_copied;
387*4882a593Smuzhiyun len -= bytes_copied;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (!kfifo_is_empty(&dev->pio_fifo))
390*4882a593Smuzhiyun return;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* Reads dwords from FIFO */
394*4882a593Smuzhiyun while (len >= 4) {
395*4882a593Smuzhiyun *(u32 *)buffer = r592_read_reg_raw_be(dev, R592_FIFO_PIO);
396*4882a593Smuzhiyun buffer += 4;
397*4882a593Smuzhiyun len -= 4;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (len) {
401*4882a593Smuzhiyun *(u32 *)tmp = r592_read_reg_raw_be(dev, R592_FIFO_PIO);
402*4882a593Smuzhiyun kfifo_in(&dev->pio_fifo, tmp, 4);
403*4882a593Smuzhiyun len -= kfifo_out(&dev->pio_fifo, buffer, len);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun WARN_ON(len);
407*4882a593Smuzhiyun return;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* Transfers actual data using PIO. */
r592_transfer_fifo_pio(struct r592_device * dev)411*4882a593Smuzhiyun static int r592_transfer_fifo_pio(struct r592_device *dev)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun unsigned long flags;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun bool is_write = dev->req->tpc >= MS_TPC_SET_RW_REG_ADRS;
416*4882a593Smuzhiyun struct sg_mapping_iter miter;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun kfifo_reset(&dev->pio_fifo);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun if (!dev->req->long_data) {
421*4882a593Smuzhiyun if (is_write) {
422*4882a593Smuzhiyun r592_write_fifo_pio(dev, dev->req->data,
423*4882a593Smuzhiyun dev->req->data_len);
424*4882a593Smuzhiyun r592_flush_fifo_write(dev);
425*4882a593Smuzhiyun } else
426*4882a593Smuzhiyun r592_read_fifo_pio(dev, dev->req->data,
427*4882a593Smuzhiyun dev->req->data_len);
428*4882a593Smuzhiyun return 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun local_irq_save(flags);
432*4882a593Smuzhiyun sg_miter_start(&miter, &dev->req->sg, 1, SG_MITER_ATOMIC |
433*4882a593Smuzhiyun (is_write ? SG_MITER_FROM_SG : SG_MITER_TO_SG));
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* Do the transfer fifo<->memory*/
436*4882a593Smuzhiyun while (sg_miter_next(&miter))
437*4882a593Smuzhiyun if (is_write)
438*4882a593Smuzhiyun r592_write_fifo_pio(dev, miter.addr, miter.length);
439*4882a593Smuzhiyun else
440*4882a593Smuzhiyun r592_read_fifo_pio(dev, miter.addr, miter.length);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* Write last few non aligned bytes*/
444*4882a593Smuzhiyun if (is_write)
445*4882a593Smuzhiyun r592_flush_fifo_write(dev);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun sg_miter_stop(&miter);
448*4882a593Smuzhiyun local_irq_restore(flags);
449*4882a593Smuzhiyun return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* Executes one TPC (data is read/written from small or large fifo) */
r592_execute_tpc(struct r592_device * dev)453*4882a593Smuzhiyun static void r592_execute_tpc(struct r592_device *dev)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun bool is_write;
456*4882a593Smuzhiyun int len, error;
457*4882a593Smuzhiyun u32 status, reg;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (!dev->req) {
460*4882a593Smuzhiyun message("BUG: tpc execution without request!");
461*4882a593Smuzhiyun return;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun is_write = dev->req->tpc >= MS_TPC_SET_RW_REG_ADRS;
465*4882a593Smuzhiyun len = dev->req->long_data ?
466*4882a593Smuzhiyun dev->req->sg.length : dev->req->data_len;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* Ensure that FIFO can hold the input data */
469*4882a593Smuzhiyun if (len > R592_LFIFO_SIZE) {
470*4882a593Smuzhiyun message("IO: hardware doesn't support TPCs longer that 512");
471*4882a593Smuzhiyun error = -ENOSYS;
472*4882a593Smuzhiyun goto out;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (!(r592_read_reg(dev, R592_REG_MSC) & R592_REG_MSC_PRSNT)) {
476*4882a593Smuzhiyun dbg("IO: refusing to send TPC because card is absent");
477*4882a593Smuzhiyun error = -ENODEV;
478*4882a593Smuzhiyun goto out;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun dbg("IO: executing %s LEN=%d",
482*4882a593Smuzhiyun memstick_debug_get_tpc_name(dev->req->tpc), len);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* Set IO direction */
485*4882a593Smuzhiyun if (is_write)
486*4882a593Smuzhiyun r592_set_reg_mask(dev, R592_IO, R592_IO_DIRECTION);
487*4882a593Smuzhiyun else
488*4882a593Smuzhiyun r592_clear_reg_mask(dev, R592_IO, R592_IO_DIRECTION);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun error = r592_test_fifo_empty(dev);
492*4882a593Smuzhiyun if (error)
493*4882a593Smuzhiyun goto out;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* Transfer write data */
496*4882a593Smuzhiyun if (is_write) {
497*4882a593Smuzhiyun error = r592_transfer_fifo_dma(dev);
498*4882a593Smuzhiyun if (error == -EINVAL)
499*4882a593Smuzhiyun error = r592_transfer_fifo_pio(dev);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (error)
503*4882a593Smuzhiyun goto out;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* Trigger the TPC */
506*4882a593Smuzhiyun reg = (len << R592_TPC_EXEC_LEN_SHIFT) |
507*4882a593Smuzhiyun (dev->req->tpc << R592_TPC_EXEC_TPC_SHIFT) |
508*4882a593Smuzhiyun R592_TPC_EXEC_BIG_FIFO;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun r592_write_reg(dev, R592_TPC_EXEC, reg);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* Wait for TPC completion */
513*4882a593Smuzhiyun status = R592_STATUS_RDY;
514*4882a593Smuzhiyun if (dev->req->need_card_int)
515*4882a593Smuzhiyun status |= R592_STATUS_CED;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun error = r592_wait_status(dev, status, status);
518*4882a593Smuzhiyun if (error) {
519*4882a593Smuzhiyun message("card didn't respond");
520*4882a593Smuzhiyun goto out;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* Test IO errors */
524*4882a593Smuzhiyun error = r592_test_io_error(dev);
525*4882a593Smuzhiyun if (error) {
526*4882a593Smuzhiyun dbg("IO error");
527*4882a593Smuzhiyun goto out;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* Read data from FIFO */
531*4882a593Smuzhiyun if (!is_write) {
532*4882a593Smuzhiyun error = r592_transfer_fifo_dma(dev);
533*4882a593Smuzhiyun if (error == -EINVAL)
534*4882a593Smuzhiyun error = r592_transfer_fifo_pio(dev);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* read INT reg. This can be shortened with shifts, but that way
538*4882a593Smuzhiyun its more readable */
539*4882a593Smuzhiyun if (dev->parallel_mode && dev->req->need_card_int) {
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun dev->req->int_reg = 0;
542*4882a593Smuzhiyun status = r592_read_reg(dev, R592_STATUS);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (status & R592_STATUS_P_CMDNACK)
545*4882a593Smuzhiyun dev->req->int_reg |= MEMSTICK_INT_CMDNAK;
546*4882a593Smuzhiyun if (status & R592_STATUS_P_BREQ)
547*4882a593Smuzhiyun dev->req->int_reg |= MEMSTICK_INT_BREQ;
548*4882a593Smuzhiyun if (status & R592_STATUS_P_INTERR)
549*4882a593Smuzhiyun dev->req->int_reg |= MEMSTICK_INT_ERR;
550*4882a593Smuzhiyun if (status & R592_STATUS_P_CED)
551*4882a593Smuzhiyun dev->req->int_reg |= MEMSTICK_INT_CED;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (error)
555*4882a593Smuzhiyun dbg("FIFO read error");
556*4882a593Smuzhiyun out:
557*4882a593Smuzhiyun dev->req->error = error;
558*4882a593Smuzhiyun r592_clear_reg_mask(dev, R592_REG_MSC, R592_REG_MSC_LED);
559*4882a593Smuzhiyun return;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* Main request processing thread */
r592_process_thread(void * data)563*4882a593Smuzhiyun static int r592_process_thread(void *data)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun int error;
566*4882a593Smuzhiyun struct r592_device *dev = (struct r592_device *)data;
567*4882a593Smuzhiyun unsigned long flags;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun while (!kthread_should_stop()) {
570*4882a593Smuzhiyun spin_lock_irqsave(&dev->io_thread_lock, flags);
571*4882a593Smuzhiyun set_current_state(TASK_INTERRUPTIBLE);
572*4882a593Smuzhiyun error = memstick_next_req(dev->host, &dev->req);
573*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->io_thread_lock, flags);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (error) {
576*4882a593Smuzhiyun if (error == -ENXIO || error == -EAGAIN) {
577*4882a593Smuzhiyun dbg_verbose("IO: done IO, sleeping");
578*4882a593Smuzhiyun } else {
579*4882a593Smuzhiyun dbg("IO: unknown error from "
580*4882a593Smuzhiyun "memstick_next_req %d", error);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (kthread_should_stop())
584*4882a593Smuzhiyun set_current_state(TASK_RUNNING);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun schedule();
587*4882a593Smuzhiyun } else {
588*4882a593Smuzhiyun set_current_state(TASK_RUNNING);
589*4882a593Smuzhiyun r592_execute_tpc(dev);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun return 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* Reprogram chip to detect change in card state */
596*4882a593Smuzhiyun /* eg, if card is detected, arm it to detect removal, and vice versa */
r592_update_card_detect(struct r592_device * dev)597*4882a593Smuzhiyun static void r592_update_card_detect(struct r592_device *dev)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun u32 reg = r592_read_reg(dev, R592_REG_MSC);
600*4882a593Smuzhiyun bool card_detected = reg & R592_REG_MSC_PRSNT;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun dbg("update card detect. card state: %s", card_detected ?
603*4882a593Smuzhiyun "present" : "absent");
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun reg &= ~((R592_REG_MSC_IRQ_REMOVE | R592_REG_MSC_IRQ_INSERT) << 16);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (card_detected)
608*4882a593Smuzhiyun reg |= (R592_REG_MSC_IRQ_REMOVE << 16);
609*4882a593Smuzhiyun else
610*4882a593Smuzhiyun reg |= (R592_REG_MSC_IRQ_INSERT << 16);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun r592_write_reg(dev, R592_REG_MSC, reg);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* Timer routine that fires 1 second after last card detection event, */
r592_detect_timer(struct timer_list * t)616*4882a593Smuzhiyun static void r592_detect_timer(struct timer_list *t)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun struct r592_device *dev = from_timer(dev, t, detect_timer);
619*4882a593Smuzhiyun r592_update_card_detect(dev);
620*4882a593Smuzhiyun memstick_detect_change(dev->host);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* Interrupt handler */
r592_irq(int irq,void * data)624*4882a593Smuzhiyun static irqreturn_t r592_irq(int irq, void *data)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct r592_device *dev = (struct r592_device *)data;
627*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
628*4882a593Smuzhiyun u32 reg;
629*4882a593Smuzhiyun u16 irq_enable, irq_status;
630*4882a593Smuzhiyun unsigned long flags;
631*4882a593Smuzhiyun int error;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun spin_lock_irqsave(&dev->irq_lock, flags);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun reg = r592_read_reg(dev, R592_REG_MSC);
636*4882a593Smuzhiyun irq_enable = reg >> 16;
637*4882a593Smuzhiyun irq_status = reg & 0xFFFF;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* Ack the interrupts */
640*4882a593Smuzhiyun reg &= ~irq_status;
641*4882a593Smuzhiyun r592_write_reg(dev, R592_REG_MSC, reg);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* Get the IRQ status minus bits that aren't enabled */
644*4882a593Smuzhiyun irq_status &= (irq_enable);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /* Due to limitation of memstick core, we don't look at bits that
647*4882a593Smuzhiyun indicate that card was removed/inserted and/or present */
648*4882a593Smuzhiyun if (irq_status & (R592_REG_MSC_IRQ_INSERT | R592_REG_MSC_IRQ_REMOVE)) {
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun bool card_was_added = irq_status & R592_REG_MSC_IRQ_INSERT;
651*4882a593Smuzhiyun ret = IRQ_HANDLED;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun message("IRQ: card %s", card_was_added ? "added" : "removed");
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun mod_timer(&dev->detect_timer,
656*4882a593Smuzhiyun jiffies + msecs_to_jiffies(card_was_added ? 500 : 50));
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (irq_status &
660*4882a593Smuzhiyun (R592_REG_MSC_FIFO_DMA_DONE | R592_REG_MSC_FIFO_DMA_ERR)) {
661*4882a593Smuzhiyun ret = IRQ_HANDLED;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun if (irq_status & R592_REG_MSC_FIFO_DMA_ERR) {
664*4882a593Smuzhiyun message("IRQ: DMA error");
665*4882a593Smuzhiyun error = -EIO;
666*4882a593Smuzhiyun } else {
667*4882a593Smuzhiyun dbg_verbose("IRQ: dma done");
668*4882a593Smuzhiyun error = 0;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun r592_stop_dma(dev, error);
672*4882a593Smuzhiyun complete(&dev->dma_done);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->irq_lock, flags);
676*4882a593Smuzhiyun return ret;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* External inteface: set settings */
r592_set_param(struct memstick_host * host,enum memstick_param param,int value)680*4882a593Smuzhiyun static int r592_set_param(struct memstick_host *host,
681*4882a593Smuzhiyun enum memstick_param param, int value)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun struct r592_device *dev = memstick_priv(host);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun switch (param) {
686*4882a593Smuzhiyun case MEMSTICK_POWER:
687*4882a593Smuzhiyun switch (value) {
688*4882a593Smuzhiyun case MEMSTICK_POWER_ON:
689*4882a593Smuzhiyun return r592_enable_device(dev, true);
690*4882a593Smuzhiyun case MEMSTICK_POWER_OFF:
691*4882a593Smuzhiyun return r592_enable_device(dev, false);
692*4882a593Smuzhiyun default:
693*4882a593Smuzhiyun return -EINVAL;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun case MEMSTICK_INTERFACE:
696*4882a593Smuzhiyun switch (value) {
697*4882a593Smuzhiyun case MEMSTICK_SERIAL:
698*4882a593Smuzhiyun return r592_set_mode(dev, 0);
699*4882a593Smuzhiyun case MEMSTICK_PAR4:
700*4882a593Smuzhiyun return r592_set_mode(dev, 1);
701*4882a593Smuzhiyun default:
702*4882a593Smuzhiyun return -EINVAL;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun default:
705*4882a593Smuzhiyun return -EINVAL;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /* External interface: submit requests */
r592_submit_req(struct memstick_host * host)710*4882a593Smuzhiyun static void r592_submit_req(struct memstick_host *host)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun struct r592_device *dev = memstick_priv(host);
713*4882a593Smuzhiyun unsigned long flags;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun if (dev->req)
716*4882a593Smuzhiyun return;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun spin_lock_irqsave(&dev->io_thread_lock, flags);
719*4882a593Smuzhiyun if (wake_up_process(dev->io_thread))
720*4882a593Smuzhiyun dbg_verbose("IO thread woken to process requests");
721*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->io_thread_lock, flags);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun static const struct pci_device_id r592_pci_id_tbl[] = {
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun { PCI_VDEVICE(RICOH, 0x0592), },
727*4882a593Smuzhiyun { },
728*4882a593Smuzhiyun };
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* Main entry */
r592_probe(struct pci_dev * pdev,const struct pci_device_id * id)731*4882a593Smuzhiyun static int r592_probe(struct pci_dev *pdev, const struct pci_device_id *id)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun int error = -ENOMEM;
734*4882a593Smuzhiyun struct memstick_host *host;
735*4882a593Smuzhiyun struct r592_device *dev;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* Allocate memory */
738*4882a593Smuzhiyun host = memstick_alloc_host(sizeof(struct r592_device), &pdev->dev);
739*4882a593Smuzhiyun if (!host)
740*4882a593Smuzhiyun goto error1;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun dev = memstick_priv(host);
743*4882a593Smuzhiyun dev->host = host;
744*4882a593Smuzhiyun dev->pci_dev = pdev;
745*4882a593Smuzhiyun pci_set_drvdata(pdev, dev);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun /* pci initialization */
748*4882a593Smuzhiyun error = pci_enable_device(pdev);
749*4882a593Smuzhiyun if (error)
750*4882a593Smuzhiyun goto error2;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun pci_set_master(pdev);
753*4882a593Smuzhiyun error = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
754*4882a593Smuzhiyun if (error)
755*4882a593Smuzhiyun goto error3;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun error = pci_request_regions(pdev, DRV_NAME);
758*4882a593Smuzhiyun if (error)
759*4882a593Smuzhiyun goto error3;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun dev->mmio = pci_ioremap_bar(pdev, 0);
762*4882a593Smuzhiyun if (!dev->mmio) {
763*4882a593Smuzhiyun error = -ENOMEM;
764*4882a593Smuzhiyun goto error4;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun dev->irq = pdev->irq;
768*4882a593Smuzhiyun spin_lock_init(&dev->irq_lock);
769*4882a593Smuzhiyun spin_lock_init(&dev->io_thread_lock);
770*4882a593Smuzhiyun init_completion(&dev->dma_done);
771*4882a593Smuzhiyun INIT_KFIFO(dev->pio_fifo);
772*4882a593Smuzhiyun timer_setup(&dev->detect_timer, r592_detect_timer, 0);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* Host initialization */
775*4882a593Smuzhiyun host->caps = MEMSTICK_CAP_PAR4;
776*4882a593Smuzhiyun host->request = r592_submit_req;
777*4882a593Smuzhiyun host->set_param = r592_set_param;
778*4882a593Smuzhiyun r592_check_dma(dev);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun dev->io_thread = kthread_run(r592_process_thread, dev, "r592_io");
781*4882a593Smuzhiyun if (IS_ERR(dev->io_thread)) {
782*4882a593Smuzhiyun error = PTR_ERR(dev->io_thread);
783*4882a593Smuzhiyun goto error5;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* This is just a precation, so don't fail */
787*4882a593Smuzhiyun dev->dummy_dma_page = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
788*4882a593Smuzhiyun &dev->dummy_dma_page_physical_address, GFP_KERNEL);
789*4882a593Smuzhiyun r592_stop_dma(dev , 0);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun error = request_irq(dev->irq, &r592_irq, IRQF_SHARED,
792*4882a593Smuzhiyun DRV_NAME, dev);
793*4882a593Smuzhiyun if (error)
794*4882a593Smuzhiyun goto error6;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun r592_update_card_detect(dev);
797*4882a593Smuzhiyun error = memstick_add_host(host);
798*4882a593Smuzhiyun if (error)
799*4882a593Smuzhiyun goto error7;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun message("driver successfully loaded");
802*4882a593Smuzhiyun return 0;
803*4882a593Smuzhiyun error7:
804*4882a593Smuzhiyun free_irq(dev->irq, dev);
805*4882a593Smuzhiyun error6:
806*4882a593Smuzhiyun if (dev->dummy_dma_page)
807*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->dummy_dma_page,
808*4882a593Smuzhiyun dev->dummy_dma_page_physical_address);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun kthread_stop(dev->io_thread);
811*4882a593Smuzhiyun error5:
812*4882a593Smuzhiyun iounmap(dev->mmio);
813*4882a593Smuzhiyun error4:
814*4882a593Smuzhiyun pci_release_regions(pdev);
815*4882a593Smuzhiyun error3:
816*4882a593Smuzhiyun pci_disable_device(pdev);
817*4882a593Smuzhiyun error2:
818*4882a593Smuzhiyun memstick_free_host(host);
819*4882a593Smuzhiyun error1:
820*4882a593Smuzhiyun return error;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
r592_remove(struct pci_dev * pdev)823*4882a593Smuzhiyun static void r592_remove(struct pci_dev *pdev)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun int error = 0;
826*4882a593Smuzhiyun struct r592_device *dev = pci_get_drvdata(pdev);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /* Stop the processing thread.
829*4882a593Smuzhiyun That ensures that we won't take any more requests */
830*4882a593Smuzhiyun kthread_stop(dev->io_thread);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun r592_enable_device(dev, false);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun while (!error && dev->req) {
835*4882a593Smuzhiyun dev->req->error = -ETIME;
836*4882a593Smuzhiyun error = memstick_next_req(dev->host, &dev->req);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun memstick_remove_host(dev->host);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun if (dev->dummy_dma_page)
841*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->dummy_dma_page,
842*4882a593Smuzhiyun dev->dummy_dma_page_physical_address);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun free_irq(dev->irq, dev);
845*4882a593Smuzhiyun iounmap(dev->mmio);
846*4882a593Smuzhiyun pci_release_regions(pdev);
847*4882a593Smuzhiyun pci_disable_device(pdev);
848*4882a593Smuzhiyun memstick_free_host(dev->host);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
r592_suspend(struct device * core_dev)852*4882a593Smuzhiyun static int r592_suspend(struct device *core_dev)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun struct r592_device *dev = dev_get_drvdata(core_dev);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun r592_clear_interrupts(dev);
857*4882a593Smuzhiyun memstick_suspend_host(dev->host);
858*4882a593Smuzhiyun del_timer_sync(&dev->detect_timer);
859*4882a593Smuzhiyun return 0;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
r592_resume(struct device * core_dev)862*4882a593Smuzhiyun static int r592_resume(struct device *core_dev)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun struct r592_device *dev = dev_get_drvdata(core_dev);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun r592_clear_interrupts(dev);
867*4882a593Smuzhiyun r592_enable_device(dev, false);
868*4882a593Smuzhiyun memstick_resume_host(dev->host);
869*4882a593Smuzhiyun r592_update_card_detect(dev);
870*4882a593Smuzhiyun return 0;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun #endif
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(r592_pm_ops, r592_suspend, r592_resume);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, r592_pci_id_tbl);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun static struct pci_driver r852_pci_driver = {
879*4882a593Smuzhiyun .name = DRV_NAME,
880*4882a593Smuzhiyun .id_table = r592_pci_id_tbl,
881*4882a593Smuzhiyun .probe = r592_probe,
882*4882a593Smuzhiyun .remove = r592_remove,
883*4882a593Smuzhiyun .driver.pm = &r592_pm_ops,
884*4882a593Smuzhiyun };
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun module_pci_driver(r852_pci_driver);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun module_param_named(enable_dma, r592_enable_dma, bool, S_IRUGO);
889*4882a593Smuzhiyun MODULE_PARM_DESC(enable_dma, "Enable usage of the DMA (default)");
890*4882a593Smuzhiyun module_param(debug, int, S_IRUGO | S_IWUSR);
891*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug level (0-3)");
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun MODULE_LICENSE("GPL");
894*4882a593Smuzhiyun MODULE_AUTHOR("Maxim Levitsky <maximlevitsky@gmail.com>");
895*4882a593Smuzhiyun MODULE_DESCRIPTION("Ricoh R5C592 Memstick/Memstick PRO card reader driver");
896