1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * jmb38x_ms.c - JMicron jmb38x MemoryStick card reader
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2008 Alex Dubov <oakad@yahoo.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/spinlock.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/highmem.h>
14*4882a593Smuzhiyun #include <linux/memstick.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define DRIVER_NAME "jmb38x_ms"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static bool no_dma;
21*4882a593Smuzhiyun module_param(no_dma, bool, 0644);
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun enum {
24*4882a593Smuzhiyun DMA_ADDRESS = 0x00,
25*4882a593Smuzhiyun BLOCK = 0x04,
26*4882a593Smuzhiyun DMA_CONTROL = 0x08,
27*4882a593Smuzhiyun TPC_P0 = 0x0c,
28*4882a593Smuzhiyun TPC_P1 = 0x10,
29*4882a593Smuzhiyun TPC = 0x14,
30*4882a593Smuzhiyun HOST_CONTROL = 0x18,
31*4882a593Smuzhiyun DATA = 0x1c,
32*4882a593Smuzhiyun STATUS = 0x20,
33*4882a593Smuzhiyun INT_STATUS = 0x24,
34*4882a593Smuzhiyun INT_STATUS_ENABLE = 0x28,
35*4882a593Smuzhiyun INT_SIGNAL_ENABLE = 0x2c,
36*4882a593Smuzhiyun TIMER = 0x30,
37*4882a593Smuzhiyun TIMER_CONTROL = 0x34,
38*4882a593Smuzhiyun PAD_OUTPUT_ENABLE = 0x38,
39*4882a593Smuzhiyun PAD_PU_PD = 0x3c,
40*4882a593Smuzhiyun CLOCK_DELAY = 0x40,
41*4882a593Smuzhiyun ADMA_ADDRESS = 0x44,
42*4882a593Smuzhiyun CLOCK_CONTROL = 0x48,
43*4882a593Smuzhiyun LED_CONTROL = 0x4c,
44*4882a593Smuzhiyun VERSION = 0x50
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct jmb38x_ms_host {
48*4882a593Smuzhiyun struct jmb38x_ms *chip;
49*4882a593Smuzhiyun void __iomem *addr;
50*4882a593Smuzhiyun spinlock_t lock;
51*4882a593Smuzhiyun struct tasklet_struct notify;
52*4882a593Smuzhiyun int id;
53*4882a593Smuzhiyun char host_id[32];
54*4882a593Smuzhiyun int irq;
55*4882a593Smuzhiyun unsigned int block_pos;
56*4882a593Smuzhiyun unsigned long timeout_jiffies;
57*4882a593Smuzhiyun struct timer_list timer;
58*4882a593Smuzhiyun struct memstick_host *msh;
59*4882a593Smuzhiyun struct memstick_request *req;
60*4882a593Smuzhiyun unsigned char cmd_flags;
61*4882a593Smuzhiyun unsigned char io_pos;
62*4882a593Smuzhiyun unsigned char ifmode;
63*4882a593Smuzhiyun unsigned int io_word[2];
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun struct jmb38x_ms {
67*4882a593Smuzhiyun struct pci_dev *pdev;
68*4882a593Smuzhiyun int host_cnt;
69*4882a593Smuzhiyun struct memstick_host *hosts[];
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define BLOCK_COUNT_MASK 0xffff0000
73*4882a593Smuzhiyun #define BLOCK_SIZE_MASK 0x00000fff
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define DMA_CONTROL_ENABLE 0x00000001
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define TPC_DATA_SEL 0x00008000
78*4882a593Smuzhiyun #define TPC_DIR 0x00004000
79*4882a593Smuzhiyun #define TPC_WAIT_INT 0x00002000
80*4882a593Smuzhiyun #define TPC_GET_INT 0x00000800
81*4882a593Smuzhiyun #define TPC_CODE_SZ_MASK 0x00000700
82*4882a593Smuzhiyun #define TPC_DATA_SZ_MASK 0x00000007
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define HOST_CONTROL_TDELAY_EN 0x00040000
85*4882a593Smuzhiyun #define HOST_CONTROL_HW_OC_P 0x00010000
86*4882a593Smuzhiyun #define HOST_CONTROL_RESET_REQ 0x00008000
87*4882a593Smuzhiyun #define HOST_CONTROL_REI 0x00004000
88*4882a593Smuzhiyun #define HOST_CONTROL_LED 0x00000400
89*4882a593Smuzhiyun #define HOST_CONTROL_FAST_CLK 0x00000200
90*4882a593Smuzhiyun #define HOST_CONTROL_RESET 0x00000100
91*4882a593Smuzhiyun #define HOST_CONTROL_POWER_EN 0x00000080
92*4882a593Smuzhiyun #define HOST_CONTROL_CLOCK_EN 0x00000040
93*4882a593Smuzhiyun #define HOST_CONTROL_REO 0x00000008
94*4882a593Smuzhiyun #define HOST_CONTROL_IF_SHIFT 4
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define HOST_CONTROL_IF_SERIAL 0x0
97*4882a593Smuzhiyun #define HOST_CONTROL_IF_PAR4 0x1
98*4882a593Smuzhiyun #define HOST_CONTROL_IF_PAR8 0x3
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define STATUS_BUSY 0x00080000
101*4882a593Smuzhiyun #define STATUS_MS_DAT7 0x00040000
102*4882a593Smuzhiyun #define STATUS_MS_DAT6 0x00020000
103*4882a593Smuzhiyun #define STATUS_MS_DAT5 0x00010000
104*4882a593Smuzhiyun #define STATUS_MS_DAT4 0x00008000
105*4882a593Smuzhiyun #define STATUS_MS_DAT3 0x00004000
106*4882a593Smuzhiyun #define STATUS_MS_DAT2 0x00002000
107*4882a593Smuzhiyun #define STATUS_MS_DAT1 0x00001000
108*4882a593Smuzhiyun #define STATUS_MS_DAT0 0x00000800
109*4882a593Smuzhiyun #define STATUS_HAS_MEDIA 0x00000400
110*4882a593Smuzhiyun #define STATUS_FIFO_EMPTY 0x00000200
111*4882a593Smuzhiyun #define STATUS_FIFO_FULL 0x00000100
112*4882a593Smuzhiyun #define STATUS_MS_CED 0x00000080
113*4882a593Smuzhiyun #define STATUS_MS_ERR 0x00000040
114*4882a593Smuzhiyun #define STATUS_MS_BRQ 0x00000020
115*4882a593Smuzhiyun #define STATUS_MS_CNK 0x00000001
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define INT_STATUS_TPC_ERR 0x00080000
118*4882a593Smuzhiyun #define INT_STATUS_CRC_ERR 0x00040000
119*4882a593Smuzhiyun #define INT_STATUS_TIMER_TO 0x00020000
120*4882a593Smuzhiyun #define INT_STATUS_HSK_TO 0x00010000
121*4882a593Smuzhiyun #define INT_STATUS_ANY_ERR 0x00008000
122*4882a593Smuzhiyun #define INT_STATUS_FIFO_WRDY 0x00000080
123*4882a593Smuzhiyun #define INT_STATUS_FIFO_RRDY 0x00000040
124*4882a593Smuzhiyun #define INT_STATUS_MEDIA_OUT 0x00000010
125*4882a593Smuzhiyun #define INT_STATUS_MEDIA_IN 0x00000008
126*4882a593Smuzhiyun #define INT_STATUS_DMA_BOUNDARY 0x00000004
127*4882a593Smuzhiyun #define INT_STATUS_EOTRAN 0x00000002
128*4882a593Smuzhiyun #define INT_STATUS_EOTPC 0x00000001
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define INT_STATUS_ALL 0x000f801f
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define PAD_OUTPUT_ENABLE_MS 0x0F3F
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define PAD_PU_PD_OFF 0x7FFF0000
135*4882a593Smuzhiyun #define PAD_PU_PD_ON_MS_SOCK0 0x5f8f0000
136*4882a593Smuzhiyun #define PAD_PU_PD_ON_MS_SOCK1 0x0f0f0000
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define CLOCK_CONTROL_BY_MMIO 0x00000008
139*4882a593Smuzhiyun #define CLOCK_CONTROL_40MHZ 0x00000001
140*4882a593Smuzhiyun #define CLOCK_CONTROL_50MHZ 0x00000002
141*4882a593Smuzhiyun #define CLOCK_CONTROL_60MHZ 0x00000010
142*4882a593Smuzhiyun #define CLOCK_CONTROL_62_5MHZ 0x00000004
143*4882a593Smuzhiyun #define CLOCK_CONTROL_OFF 0x00000000
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define PCI_CTL_CLOCK_DLY_ADDR 0x000000b0
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun enum {
148*4882a593Smuzhiyun CMD_READY = 0x01,
149*4882a593Smuzhiyun FIFO_READY = 0x02,
150*4882a593Smuzhiyun REG_DATA = 0x04,
151*4882a593Smuzhiyun DMA_DATA = 0x08
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
jmb38x_ms_read_data(struct jmb38x_ms_host * host,unsigned char * buf,unsigned int length)154*4882a593Smuzhiyun static unsigned int jmb38x_ms_read_data(struct jmb38x_ms_host *host,
155*4882a593Smuzhiyun unsigned char *buf, unsigned int length)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun unsigned int off = 0;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun while (host->io_pos && length) {
160*4882a593Smuzhiyun buf[off++] = host->io_word[0] & 0xff;
161*4882a593Smuzhiyun host->io_word[0] >>= 8;
162*4882a593Smuzhiyun length--;
163*4882a593Smuzhiyun host->io_pos--;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (!length)
167*4882a593Smuzhiyun return off;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun while (!(STATUS_FIFO_EMPTY & readl(host->addr + STATUS))) {
170*4882a593Smuzhiyun if (length < 4)
171*4882a593Smuzhiyun break;
172*4882a593Smuzhiyun *(unsigned int *)(buf + off) = __raw_readl(host->addr + DATA);
173*4882a593Smuzhiyun length -= 4;
174*4882a593Smuzhiyun off += 4;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (length
178*4882a593Smuzhiyun && !(STATUS_FIFO_EMPTY & readl(host->addr + STATUS))) {
179*4882a593Smuzhiyun host->io_word[0] = readl(host->addr + DATA);
180*4882a593Smuzhiyun for (host->io_pos = 4; host->io_pos; --host->io_pos) {
181*4882a593Smuzhiyun buf[off++] = host->io_word[0] & 0xff;
182*4882a593Smuzhiyun host->io_word[0] >>= 8;
183*4882a593Smuzhiyun length--;
184*4882a593Smuzhiyun if (!length)
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return off;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
jmb38x_ms_read_reg_data(struct jmb38x_ms_host * host,unsigned char * buf,unsigned int length)192*4882a593Smuzhiyun static unsigned int jmb38x_ms_read_reg_data(struct jmb38x_ms_host *host,
193*4882a593Smuzhiyun unsigned char *buf,
194*4882a593Smuzhiyun unsigned int length)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun unsigned int off = 0;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun while (host->io_pos > 4 && length) {
199*4882a593Smuzhiyun buf[off++] = host->io_word[0] & 0xff;
200*4882a593Smuzhiyun host->io_word[0] >>= 8;
201*4882a593Smuzhiyun length--;
202*4882a593Smuzhiyun host->io_pos--;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (!length)
206*4882a593Smuzhiyun return off;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun while (host->io_pos && length) {
209*4882a593Smuzhiyun buf[off++] = host->io_word[1] & 0xff;
210*4882a593Smuzhiyun host->io_word[1] >>= 8;
211*4882a593Smuzhiyun length--;
212*4882a593Smuzhiyun host->io_pos--;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun return off;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
jmb38x_ms_write_data(struct jmb38x_ms_host * host,unsigned char * buf,unsigned int length)218*4882a593Smuzhiyun static unsigned int jmb38x_ms_write_data(struct jmb38x_ms_host *host,
219*4882a593Smuzhiyun unsigned char *buf,
220*4882a593Smuzhiyun unsigned int length)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun unsigned int off = 0;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (host->io_pos) {
225*4882a593Smuzhiyun while (host->io_pos < 4 && length) {
226*4882a593Smuzhiyun host->io_word[0] |= buf[off++] << (host->io_pos * 8);
227*4882a593Smuzhiyun host->io_pos++;
228*4882a593Smuzhiyun length--;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (host->io_pos == 4
233*4882a593Smuzhiyun && !(STATUS_FIFO_FULL & readl(host->addr + STATUS))) {
234*4882a593Smuzhiyun writel(host->io_word[0], host->addr + DATA);
235*4882a593Smuzhiyun host->io_pos = 0;
236*4882a593Smuzhiyun host->io_word[0] = 0;
237*4882a593Smuzhiyun } else if (host->io_pos) {
238*4882a593Smuzhiyun return off;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (!length)
242*4882a593Smuzhiyun return off;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun while (!(STATUS_FIFO_FULL & readl(host->addr + STATUS))) {
245*4882a593Smuzhiyun if (length < 4)
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun __raw_writel(*(unsigned int *)(buf + off),
249*4882a593Smuzhiyun host->addr + DATA);
250*4882a593Smuzhiyun length -= 4;
251*4882a593Smuzhiyun off += 4;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun switch (length) {
255*4882a593Smuzhiyun case 3:
256*4882a593Smuzhiyun host->io_word[0] |= buf[off + 2] << 16;
257*4882a593Smuzhiyun host->io_pos++;
258*4882a593Smuzhiyun fallthrough;
259*4882a593Smuzhiyun case 2:
260*4882a593Smuzhiyun host->io_word[0] |= buf[off + 1] << 8;
261*4882a593Smuzhiyun host->io_pos++;
262*4882a593Smuzhiyun fallthrough;
263*4882a593Smuzhiyun case 1:
264*4882a593Smuzhiyun host->io_word[0] |= buf[off];
265*4882a593Smuzhiyun host->io_pos++;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun off += host->io_pos;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return off;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
jmb38x_ms_write_reg_data(struct jmb38x_ms_host * host,unsigned char * buf,unsigned int length)273*4882a593Smuzhiyun static unsigned int jmb38x_ms_write_reg_data(struct jmb38x_ms_host *host,
274*4882a593Smuzhiyun unsigned char *buf,
275*4882a593Smuzhiyun unsigned int length)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun unsigned int off = 0;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun while (host->io_pos < 4 && length) {
280*4882a593Smuzhiyun host->io_word[0] &= ~(0xff << (host->io_pos * 8));
281*4882a593Smuzhiyun host->io_word[0] |= buf[off++] << (host->io_pos * 8);
282*4882a593Smuzhiyun host->io_pos++;
283*4882a593Smuzhiyun length--;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (!length)
287*4882a593Smuzhiyun return off;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun while (host->io_pos < 8 && length) {
290*4882a593Smuzhiyun host->io_word[1] &= ~(0xff << (host->io_pos * 8));
291*4882a593Smuzhiyun host->io_word[1] |= buf[off++] << (host->io_pos * 8);
292*4882a593Smuzhiyun host->io_pos++;
293*4882a593Smuzhiyun length--;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return off;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
jmb38x_ms_transfer_data(struct jmb38x_ms_host * host)299*4882a593Smuzhiyun static int jmb38x_ms_transfer_data(struct jmb38x_ms_host *host)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun unsigned int length;
302*4882a593Smuzhiyun unsigned int off;
303*4882a593Smuzhiyun unsigned int t_size, p_cnt;
304*4882a593Smuzhiyun unsigned char *buf;
305*4882a593Smuzhiyun struct page *pg;
306*4882a593Smuzhiyun unsigned long flags = 0;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (host->req->long_data) {
309*4882a593Smuzhiyun length = host->req->sg.length - host->block_pos;
310*4882a593Smuzhiyun off = host->req->sg.offset + host->block_pos;
311*4882a593Smuzhiyun } else {
312*4882a593Smuzhiyun length = host->req->data_len - host->block_pos;
313*4882a593Smuzhiyun off = 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun while (length) {
317*4882a593Smuzhiyun unsigned int p_off;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (host->req->long_data) {
320*4882a593Smuzhiyun pg = nth_page(sg_page(&host->req->sg),
321*4882a593Smuzhiyun off >> PAGE_SHIFT);
322*4882a593Smuzhiyun p_off = offset_in_page(off);
323*4882a593Smuzhiyun p_cnt = PAGE_SIZE - p_off;
324*4882a593Smuzhiyun p_cnt = min(p_cnt, length);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun local_irq_save(flags);
327*4882a593Smuzhiyun buf = kmap_atomic(pg) + p_off;
328*4882a593Smuzhiyun } else {
329*4882a593Smuzhiyun buf = host->req->data + host->block_pos;
330*4882a593Smuzhiyun p_cnt = host->req->data_len - host->block_pos;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (host->req->data_dir == WRITE)
334*4882a593Smuzhiyun t_size = !(host->cmd_flags & REG_DATA)
335*4882a593Smuzhiyun ? jmb38x_ms_write_data(host, buf, p_cnt)
336*4882a593Smuzhiyun : jmb38x_ms_write_reg_data(host, buf, p_cnt);
337*4882a593Smuzhiyun else
338*4882a593Smuzhiyun t_size = !(host->cmd_flags & REG_DATA)
339*4882a593Smuzhiyun ? jmb38x_ms_read_data(host, buf, p_cnt)
340*4882a593Smuzhiyun : jmb38x_ms_read_reg_data(host, buf, p_cnt);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (host->req->long_data) {
343*4882a593Smuzhiyun kunmap_atomic(buf - p_off);
344*4882a593Smuzhiyun local_irq_restore(flags);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (!t_size)
348*4882a593Smuzhiyun break;
349*4882a593Smuzhiyun host->block_pos += t_size;
350*4882a593Smuzhiyun length -= t_size;
351*4882a593Smuzhiyun off += t_size;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (!length && host->req->data_dir == WRITE) {
355*4882a593Smuzhiyun if (host->cmd_flags & REG_DATA) {
356*4882a593Smuzhiyun writel(host->io_word[0], host->addr + TPC_P0);
357*4882a593Smuzhiyun writel(host->io_word[1], host->addr + TPC_P1);
358*4882a593Smuzhiyun } else if (host->io_pos) {
359*4882a593Smuzhiyun writel(host->io_word[0], host->addr + DATA);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return length;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
jmb38x_ms_issue_cmd(struct memstick_host * msh)366*4882a593Smuzhiyun static int jmb38x_ms_issue_cmd(struct memstick_host *msh)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct jmb38x_ms_host *host = memstick_priv(msh);
369*4882a593Smuzhiyun unsigned int data_len, cmd, t_val;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (!(STATUS_HAS_MEDIA & readl(host->addr + STATUS))) {
372*4882a593Smuzhiyun dev_dbg(&msh->dev, "no media status\n");
373*4882a593Smuzhiyun host->req->error = -ETIME;
374*4882a593Smuzhiyun return host->req->error;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun dev_dbg(&msh->dev, "control %08x\n", readl(host->addr + HOST_CONTROL));
378*4882a593Smuzhiyun dev_dbg(&msh->dev, "status %08x\n", readl(host->addr + INT_STATUS));
379*4882a593Smuzhiyun dev_dbg(&msh->dev, "hstatus %08x\n", readl(host->addr + STATUS));
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun host->cmd_flags = 0;
382*4882a593Smuzhiyun host->block_pos = 0;
383*4882a593Smuzhiyun host->io_pos = 0;
384*4882a593Smuzhiyun host->io_word[0] = 0;
385*4882a593Smuzhiyun host->io_word[1] = 0;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun cmd = host->req->tpc << 16;
388*4882a593Smuzhiyun cmd |= TPC_DATA_SEL;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (host->req->data_dir == READ)
391*4882a593Smuzhiyun cmd |= TPC_DIR;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (host->req->need_card_int) {
394*4882a593Smuzhiyun if (host->ifmode == MEMSTICK_SERIAL)
395*4882a593Smuzhiyun cmd |= TPC_GET_INT;
396*4882a593Smuzhiyun else
397*4882a593Smuzhiyun cmd |= TPC_WAIT_INT;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (!no_dma)
401*4882a593Smuzhiyun host->cmd_flags |= DMA_DATA;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (host->req->long_data) {
404*4882a593Smuzhiyun data_len = host->req->sg.length;
405*4882a593Smuzhiyun } else {
406*4882a593Smuzhiyun data_len = host->req->data_len;
407*4882a593Smuzhiyun host->cmd_flags &= ~DMA_DATA;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun if (data_len <= 8) {
411*4882a593Smuzhiyun cmd &= ~(TPC_DATA_SEL | 0xf);
412*4882a593Smuzhiyun host->cmd_flags |= REG_DATA;
413*4882a593Smuzhiyun cmd |= data_len & 0xf;
414*4882a593Smuzhiyun host->cmd_flags &= ~DMA_DATA;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (host->cmd_flags & DMA_DATA) {
418*4882a593Smuzhiyun if (1 != dma_map_sg(&host->chip->pdev->dev, &host->req->sg, 1,
419*4882a593Smuzhiyun host->req->data_dir == READ
420*4882a593Smuzhiyun ? DMA_FROM_DEVICE
421*4882a593Smuzhiyun : DMA_TO_DEVICE)) {
422*4882a593Smuzhiyun host->req->error = -ENOMEM;
423*4882a593Smuzhiyun return host->req->error;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun data_len = sg_dma_len(&host->req->sg);
426*4882a593Smuzhiyun writel(sg_dma_address(&host->req->sg),
427*4882a593Smuzhiyun host->addr + DMA_ADDRESS);
428*4882a593Smuzhiyun writel(((1 << 16) & BLOCK_COUNT_MASK)
429*4882a593Smuzhiyun | (data_len & BLOCK_SIZE_MASK),
430*4882a593Smuzhiyun host->addr + BLOCK);
431*4882a593Smuzhiyun writel(DMA_CONTROL_ENABLE, host->addr + DMA_CONTROL);
432*4882a593Smuzhiyun } else if (!(host->cmd_flags & REG_DATA)) {
433*4882a593Smuzhiyun writel(((1 << 16) & BLOCK_COUNT_MASK)
434*4882a593Smuzhiyun | (data_len & BLOCK_SIZE_MASK),
435*4882a593Smuzhiyun host->addr + BLOCK);
436*4882a593Smuzhiyun t_val = readl(host->addr + INT_STATUS_ENABLE);
437*4882a593Smuzhiyun t_val |= host->req->data_dir == READ
438*4882a593Smuzhiyun ? INT_STATUS_FIFO_RRDY
439*4882a593Smuzhiyun : INT_STATUS_FIFO_WRDY;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun writel(t_val, host->addr + INT_STATUS_ENABLE);
442*4882a593Smuzhiyun writel(t_val, host->addr + INT_SIGNAL_ENABLE);
443*4882a593Smuzhiyun } else {
444*4882a593Smuzhiyun cmd &= ~(TPC_DATA_SEL | 0xf);
445*4882a593Smuzhiyun host->cmd_flags |= REG_DATA;
446*4882a593Smuzhiyun cmd |= data_len & 0xf;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (host->req->data_dir == WRITE) {
449*4882a593Smuzhiyun jmb38x_ms_transfer_data(host);
450*4882a593Smuzhiyun writel(host->io_word[0], host->addr + TPC_P0);
451*4882a593Smuzhiyun writel(host->io_word[1], host->addr + TPC_P1);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun mod_timer(&host->timer, jiffies + host->timeout_jiffies);
456*4882a593Smuzhiyun writel(HOST_CONTROL_LED | readl(host->addr + HOST_CONTROL),
457*4882a593Smuzhiyun host->addr + HOST_CONTROL);
458*4882a593Smuzhiyun host->req->error = 0;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun writel(cmd, host->addr + TPC);
461*4882a593Smuzhiyun dev_dbg(&msh->dev, "executing TPC %08x, len %x\n", cmd, data_len);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun return 0;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
jmb38x_ms_complete_cmd(struct memstick_host * msh,int last)466*4882a593Smuzhiyun static void jmb38x_ms_complete_cmd(struct memstick_host *msh, int last)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct jmb38x_ms_host *host = memstick_priv(msh);
469*4882a593Smuzhiyun unsigned int t_val = 0;
470*4882a593Smuzhiyun int rc;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun del_timer(&host->timer);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun dev_dbg(&msh->dev, "c control %08x\n",
475*4882a593Smuzhiyun readl(host->addr + HOST_CONTROL));
476*4882a593Smuzhiyun dev_dbg(&msh->dev, "c status %08x\n",
477*4882a593Smuzhiyun readl(host->addr + INT_STATUS));
478*4882a593Smuzhiyun dev_dbg(&msh->dev, "c hstatus %08x\n", readl(host->addr + STATUS));
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun host->req->int_reg = readl(host->addr + STATUS) & 0xff;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun writel(0, host->addr + BLOCK);
483*4882a593Smuzhiyun writel(0, host->addr + DMA_CONTROL);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun if (host->cmd_flags & DMA_DATA) {
486*4882a593Smuzhiyun dma_unmap_sg(&host->chip->pdev->dev, &host->req->sg, 1,
487*4882a593Smuzhiyun host->req->data_dir == READ
488*4882a593Smuzhiyun ? DMA_FROM_DEVICE : DMA_TO_DEVICE);
489*4882a593Smuzhiyun } else {
490*4882a593Smuzhiyun t_val = readl(host->addr + INT_STATUS_ENABLE);
491*4882a593Smuzhiyun if (host->req->data_dir == READ)
492*4882a593Smuzhiyun t_val &= ~INT_STATUS_FIFO_RRDY;
493*4882a593Smuzhiyun else
494*4882a593Smuzhiyun t_val &= ~INT_STATUS_FIFO_WRDY;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun writel(t_val, host->addr + INT_STATUS_ENABLE);
497*4882a593Smuzhiyun writel(t_val, host->addr + INT_SIGNAL_ENABLE);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun writel((~HOST_CONTROL_LED) & readl(host->addr + HOST_CONTROL),
501*4882a593Smuzhiyun host->addr + HOST_CONTROL);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (!last) {
504*4882a593Smuzhiyun do {
505*4882a593Smuzhiyun rc = memstick_next_req(msh, &host->req);
506*4882a593Smuzhiyun } while (!rc && jmb38x_ms_issue_cmd(msh));
507*4882a593Smuzhiyun } else {
508*4882a593Smuzhiyun do {
509*4882a593Smuzhiyun rc = memstick_next_req(msh, &host->req);
510*4882a593Smuzhiyun if (!rc)
511*4882a593Smuzhiyun host->req->error = -ETIME;
512*4882a593Smuzhiyun } while (!rc);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
jmb38x_ms_isr(int irq,void * dev_id)516*4882a593Smuzhiyun static irqreturn_t jmb38x_ms_isr(int irq, void *dev_id)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct memstick_host *msh = dev_id;
519*4882a593Smuzhiyun struct jmb38x_ms_host *host = memstick_priv(msh);
520*4882a593Smuzhiyun unsigned int irq_status;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun spin_lock(&host->lock);
523*4882a593Smuzhiyun irq_status = readl(host->addr + INT_STATUS);
524*4882a593Smuzhiyun dev_dbg(&host->chip->pdev->dev, "irq_status = %08x\n", irq_status);
525*4882a593Smuzhiyun if (irq_status == 0 || irq_status == (~0)) {
526*4882a593Smuzhiyun spin_unlock(&host->lock);
527*4882a593Smuzhiyun return IRQ_NONE;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (host->req) {
531*4882a593Smuzhiyun if (irq_status & INT_STATUS_ANY_ERR) {
532*4882a593Smuzhiyun if (irq_status & INT_STATUS_CRC_ERR)
533*4882a593Smuzhiyun host->req->error = -EILSEQ;
534*4882a593Smuzhiyun else if (irq_status & INT_STATUS_TPC_ERR) {
535*4882a593Smuzhiyun dev_dbg(&host->chip->pdev->dev, "TPC_ERR\n");
536*4882a593Smuzhiyun jmb38x_ms_complete_cmd(msh, 0);
537*4882a593Smuzhiyun } else
538*4882a593Smuzhiyun host->req->error = -ETIME;
539*4882a593Smuzhiyun } else {
540*4882a593Smuzhiyun if (host->cmd_flags & DMA_DATA) {
541*4882a593Smuzhiyun if (irq_status & INT_STATUS_EOTRAN)
542*4882a593Smuzhiyun host->cmd_flags |= FIFO_READY;
543*4882a593Smuzhiyun } else {
544*4882a593Smuzhiyun if (irq_status & (INT_STATUS_FIFO_RRDY
545*4882a593Smuzhiyun | INT_STATUS_FIFO_WRDY))
546*4882a593Smuzhiyun jmb38x_ms_transfer_data(host);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (irq_status & INT_STATUS_EOTRAN) {
549*4882a593Smuzhiyun jmb38x_ms_transfer_data(host);
550*4882a593Smuzhiyun host->cmd_flags |= FIFO_READY;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (irq_status & INT_STATUS_EOTPC) {
555*4882a593Smuzhiyun host->cmd_flags |= CMD_READY;
556*4882a593Smuzhiyun if (host->cmd_flags & REG_DATA) {
557*4882a593Smuzhiyun if (host->req->data_dir == READ) {
558*4882a593Smuzhiyun host->io_word[0]
559*4882a593Smuzhiyun = readl(host->addr
560*4882a593Smuzhiyun + TPC_P0);
561*4882a593Smuzhiyun host->io_word[1]
562*4882a593Smuzhiyun = readl(host->addr
563*4882a593Smuzhiyun + TPC_P1);
564*4882a593Smuzhiyun host->io_pos = 8;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun jmb38x_ms_transfer_data(host);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun host->cmd_flags |= FIFO_READY;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (irq_status & (INT_STATUS_MEDIA_IN | INT_STATUS_MEDIA_OUT)) {
575*4882a593Smuzhiyun dev_dbg(&host->chip->pdev->dev, "media changed\n");
576*4882a593Smuzhiyun memstick_detect_change(msh);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun writel(irq_status, host->addr + INT_STATUS);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (host->req
582*4882a593Smuzhiyun && (((host->cmd_flags & CMD_READY)
583*4882a593Smuzhiyun && (host->cmd_flags & FIFO_READY))
584*4882a593Smuzhiyun || host->req->error))
585*4882a593Smuzhiyun jmb38x_ms_complete_cmd(msh, 0);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun spin_unlock(&host->lock);
588*4882a593Smuzhiyun return IRQ_HANDLED;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
jmb38x_ms_abort(struct timer_list * t)591*4882a593Smuzhiyun static void jmb38x_ms_abort(struct timer_list *t)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun struct jmb38x_ms_host *host = from_timer(host, t, timer);
594*4882a593Smuzhiyun struct memstick_host *msh = host->msh;
595*4882a593Smuzhiyun unsigned long flags;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun dev_dbg(&host->chip->pdev->dev, "abort\n");
598*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
599*4882a593Smuzhiyun if (host->req) {
600*4882a593Smuzhiyun host->req->error = -ETIME;
601*4882a593Smuzhiyun jmb38x_ms_complete_cmd(msh, 0);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
jmb38x_ms_req_tasklet(unsigned long data)606*4882a593Smuzhiyun static void jmb38x_ms_req_tasklet(unsigned long data)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun struct memstick_host *msh = (struct memstick_host *)data;
609*4882a593Smuzhiyun struct jmb38x_ms_host *host = memstick_priv(msh);
610*4882a593Smuzhiyun unsigned long flags;
611*4882a593Smuzhiyun int rc;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
614*4882a593Smuzhiyun if (!host->req) {
615*4882a593Smuzhiyun do {
616*4882a593Smuzhiyun rc = memstick_next_req(msh, &host->req);
617*4882a593Smuzhiyun dev_dbg(&host->chip->pdev->dev, "tasklet req %d\n", rc);
618*4882a593Smuzhiyun } while (!rc && jmb38x_ms_issue_cmd(msh));
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
jmb38x_ms_dummy_submit(struct memstick_host * msh)623*4882a593Smuzhiyun static void jmb38x_ms_dummy_submit(struct memstick_host *msh)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun return;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
jmb38x_ms_submit_req(struct memstick_host * msh)628*4882a593Smuzhiyun static void jmb38x_ms_submit_req(struct memstick_host *msh)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun struct jmb38x_ms_host *host = memstick_priv(msh);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun tasklet_schedule(&host->notify);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
jmb38x_ms_reset(struct jmb38x_ms_host * host)635*4882a593Smuzhiyun static int jmb38x_ms_reset(struct jmb38x_ms_host *host)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun int cnt;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun writel(HOST_CONTROL_RESET_REQ | HOST_CONTROL_CLOCK_EN
640*4882a593Smuzhiyun | readl(host->addr + HOST_CONTROL),
641*4882a593Smuzhiyun host->addr + HOST_CONTROL);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun for (cnt = 0; cnt < 20; ++cnt) {
644*4882a593Smuzhiyun if (!(HOST_CONTROL_RESET_REQ
645*4882a593Smuzhiyun & readl(host->addr + HOST_CONTROL)))
646*4882a593Smuzhiyun goto reset_next;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun ndelay(20);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun dev_dbg(&host->chip->pdev->dev, "reset_req timeout\n");
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun reset_next:
653*4882a593Smuzhiyun writel(HOST_CONTROL_RESET | HOST_CONTROL_CLOCK_EN
654*4882a593Smuzhiyun | readl(host->addr + HOST_CONTROL),
655*4882a593Smuzhiyun host->addr + HOST_CONTROL);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun for (cnt = 0; cnt < 20; ++cnt) {
658*4882a593Smuzhiyun if (!(HOST_CONTROL_RESET
659*4882a593Smuzhiyun & readl(host->addr + HOST_CONTROL)))
660*4882a593Smuzhiyun goto reset_ok;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun ndelay(20);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun dev_dbg(&host->chip->pdev->dev, "reset timeout\n");
665*4882a593Smuzhiyun return -EIO;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun reset_ok:
668*4882a593Smuzhiyun writel(INT_STATUS_ALL, host->addr + INT_SIGNAL_ENABLE);
669*4882a593Smuzhiyun writel(INT_STATUS_ALL, host->addr + INT_STATUS_ENABLE);
670*4882a593Smuzhiyun return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
jmb38x_ms_set_param(struct memstick_host * msh,enum memstick_param param,int value)673*4882a593Smuzhiyun static int jmb38x_ms_set_param(struct memstick_host *msh,
674*4882a593Smuzhiyun enum memstick_param param,
675*4882a593Smuzhiyun int value)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct jmb38x_ms_host *host = memstick_priv(msh);
678*4882a593Smuzhiyun unsigned int host_ctl = readl(host->addr + HOST_CONTROL);
679*4882a593Smuzhiyun unsigned int clock_ctl = CLOCK_CONTROL_BY_MMIO, clock_delay = 0;
680*4882a593Smuzhiyun int rc = 0;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun switch (param) {
683*4882a593Smuzhiyun case MEMSTICK_POWER:
684*4882a593Smuzhiyun if (value == MEMSTICK_POWER_ON) {
685*4882a593Smuzhiyun rc = jmb38x_ms_reset(host);
686*4882a593Smuzhiyun if (rc)
687*4882a593Smuzhiyun return rc;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun host_ctl = 7;
690*4882a593Smuzhiyun host_ctl |= HOST_CONTROL_POWER_EN
691*4882a593Smuzhiyun | HOST_CONTROL_CLOCK_EN;
692*4882a593Smuzhiyun writel(host_ctl, host->addr + HOST_CONTROL);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun writel(host->id ? PAD_PU_PD_ON_MS_SOCK1
695*4882a593Smuzhiyun : PAD_PU_PD_ON_MS_SOCK0,
696*4882a593Smuzhiyun host->addr + PAD_PU_PD);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun writel(PAD_OUTPUT_ENABLE_MS,
699*4882a593Smuzhiyun host->addr + PAD_OUTPUT_ENABLE);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun msleep(10);
702*4882a593Smuzhiyun dev_dbg(&host->chip->pdev->dev, "power on\n");
703*4882a593Smuzhiyun } else if (value == MEMSTICK_POWER_OFF) {
704*4882a593Smuzhiyun host_ctl &= ~(HOST_CONTROL_POWER_EN
705*4882a593Smuzhiyun | HOST_CONTROL_CLOCK_EN);
706*4882a593Smuzhiyun writel(host_ctl, host->addr + HOST_CONTROL);
707*4882a593Smuzhiyun writel(0, host->addr + PAD_OUTPUT_ENABLE);
708*4882a593Smuzhiyun writel(PAD_PU_PD_OFF, host->addr + PAD_PU_PD);
709*4882a593Smuzhiyun dev_dbg(&host->chip->pdev->dev, "power off\n");
710*4882a593Smuzhiyun } else
711*4882a593Smuzhiyun return -EINVAL;
712*4882a593Smuzhiyun break;
713*4882a593Smuzhiyun case MEMSTICK_INTERFACE:
714*4882a593Smuzhiyun dev_dbg(&host->chip->pdev->dev,
715*4882a593Smuzhiyun "Set Host Interface Mode to %d\n", value);
716*4882a593Smuzhiyun host_ctl &= ~(HOST_CONTROL_FAST_CLK | HOST_CONTROL_REI |
717*4882a593Smuzhiyun HOST_CONTROL_REO);
718*4882a593Smuzhiyun host_ctl |= HOST_CONTROL_TDELAY_EN | HOST_CONTROL_HW_OC_P;
719*4882a593Smuzhiyun host_ctl &= ~(3 << HOST_CONTROL_IF_SHIFT);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun if (value == MEMSTICK_SERIAL) {
722*4882a593Smuzhiyun host_ctl |= HOST_CONTROL_IF_SERIAL
723*4882a593Smuzhiyun << HOST_CONTROL_IF_SHIFT;
724*4882a593Smuzhiyun host_ctl |= HOST_CONTROL_REI;
725*4882a593Smuzhiyun clock_ctl |= CLOCK_CONTROL_40MHZ;
726*4882a593Smuzhiyun clock_delay = 0;
727*4882a593Smuzhiyun } else if (value == MEMSTICK_PAR4) {
728*4882a593Smuzhiyun host_ctl |= HOST_CONTROL_FAST_CLK;
729*4882a593Smuzhiyun host_ctl |= HOST_CONTROL_IF_PAR4
730*4882a593Smuzhiyun << HOST_CONTROL_IF_SHIFT;
731*4882a593Smuzhiyun host_ctl |= HOST_CONTROL_REO;
732*4882a593Smuzhiyun clock_ctl |= CLOCK_CONTROL_40MHZ;
733*4882a593Smuzhiyun clock_delay = 4;
734*4882a593Smuzhiyun } else if (value == MEMSTICK_PAR8) {
735*4882a593Smuzhiyun host_ctl |= HOST_CONTROL_FAST_CLK;
736*4882a593Smuzhiyun host_ctl |= HOST_CONTROL_IF_PAR8
737*4882a593Smuzhiyun << HOST_CONTROL_IF_SHIFT;
738*4882a593Smuzhiyun clock_ctl |= CLOCK_CONTROL_50MHZ;
739*4882a593Smuzhiyun clock_delay = 0;
740*4882a593Smuzhiyun } else
741*4882a593Smuzhiyun return -EINVAL;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun writel(host_ctl, host->addr + HOST_CONTROL);
744*4882a593Smuzhiyun writel(CLOCK_CONTROL_OFF, host->addr + CLOCK_CONTROL);
745*4882a593Smuzhiyun writel(clock_ctl, host->addr + CLOCK_CONTROL);
746*4882a593Smuzhiyun pci_write_config_byte(host->chip->pdev,
747*4882a593Smuzhiyun PCI_CTL_CLOCK_DLY_ADDR + 1,
748*4882a593Smuzhiyun clock_delay);
749*4882a593Smuzhiyun host->ifmode = value;
750*4882a593Smuzhiyun break;
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun return 0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun #define PCI_PMOS0_CONTROL 0xae
756*4882a593Smuzhiyun #define PMOS0_ENABLE 0x01
757*4882a593Smuzhiyun #define PMOS0_OVERCURRENT_LEVEL_2_4V 0x06
758*4882a593Smuzhiyun #define PMOS0_EN_OVERCURRENT_DEBOUNCE 0x40
759*4882a593Smuzhiyun #define PMOS0_SW_LED_POLARITY_ENABLE 0x80
760*4882a593Smuzhiyun #define PMOS0_ACTIVE_BITS (PMOS0_ENABLE | PMOS0_EN_OVERCURRENT_DEBOUNCE | \
761*4882a593Smuzhiyun PMOS0_OVERCURRENT_LEVEL_2_4V)
762*4882a593Smuzhiyun #define PCI_PMOS1_CONTROL 0xbd
763*4882a593Smuzhiyun #define PMOS1_ACTIVE_BITS 0x4a
764*4882a593Smuzhiyun #define PCI_CLOCK_CTL 0xb9
765*4882a593Smuzhiyun
jmb38x_ms_pmos(struct pci_dev * pdev,int flag)766*4882a593Smuzhiyun static int jmb38x_ms_pmos(struct pci_dev *pdev, int flag)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun unsigned char val;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun pci_read_config_byte(pdev, PCI_PMOS0_CONTROL, &val);
771*4882a593Smuzhiyun if (flag)
772*4882a593Smuzhiyun val |= PMOS0_ACTIVE_BITS;
773*4882a593Smuzhiyun else
774*4882a593Smuzhiyun val &= ~PMOS0_ACTIVE_BITS;
775*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_PMOS0_CONTROL, val);
776*4882a593Smuzhiyun dev_dbg(&pdev->dev, "JMB38x: set PMOS0 val 0x%x\n", val);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if (pci_resource_flags(pdev, 1)) {
779*4882a593Smuzhiyun pci_read_config_byte(pdev, PCI_PMOS1_CONTROL, &val);
780*4882a593Smuzhiyun if (flag)
781*4882a593Smuzhiyun val |= PMOS1_ACTIVE_BITS;
782*4882a593Smuzhiyun else
783*4882a593Smuzhiyun val &= ~PMOS1_ACTIVE_BITS;
784*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_PMOS1_CONTROL, val);
785*4882a593Smuzhiyun dev_dbg(&pdev->dev, "JMB38x: set PMOS1 val 0x%x\n", val);
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun pci_read_config_byte(pdev, PCI_CLOCK_CTL, &val);
789*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_CLOCK_CTL, val & ~0x0f);
790*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_CLOCK_CTL, val | 0x01);
791*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Clock Control by PCI config is disabled!\n");
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
jmb38x_ms_suspend(struct device * dev)796*4882a593Smuzhiyun static int __maybe_unused jmb38x_ms_suspend(struct device *dev)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun struct jmb38x_ms *jm = dev_get_drvdata(dev);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun int cnt;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun for (cnt = 0; cnt < jm->host_cnt; ++cnt) {
803*4882a593Smuzhiyun if (!jm->hosts[cnt])
804*4882a593Smuzhiyun break;
805*4882a593Smuzhiyun memstick_suspend_host(jm->hosts[cnt]);
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun device_wakeup_disable(dev);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun return 0;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
jmb38x_ms_resume(struct device * dev)813*4882a593Smuzhiyun static int __maybe_unused jmb38x_ms_resume(struct device *dev)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun struct jmb38x_ms *jm = dev_get_drvdata(dev);
816*4882a593Smuzhiyun int rc;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun jmb38x_ms_pmos(to_pci_dev(dev), 1);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun for (rc = 0; rc < jm->host_cnt; ++rc) {
821*4882a593Smuzhiyun if (!jm->hosts[rc])
822*4882a593Smuzhiyun break;
823*4882a593Smuzhiyun memstick_resume_host(jm->hosts[rc]);
824*4882a593Smuzhiyun memstick_detect_change(jm->hosts[rc]);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun return 0;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
jmb38x_ms_count_slots(struct pci_dev * pdev)830*4882a593Smuzhiyun static int jmb38x_ms_count_slots(struct pci_dev *pdev)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun int cnt, rc = 0;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun for (cnt = 0; cnt < PCI_STD_NUM_BARS; ++cnt) {
835*4882a593Smuzhiyun if (!(IORESOURCE_MEM & pci_resource_flags(pdev, cnt)))
836*4882a593Smuzhiyun break;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun if (256 != pci_resource_len(pdev, cnt))
839*4882a593Smuzhiyun break;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun ++rc;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun return rc;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
jmb38x_ms_alloc_host(struct jmb38x_ms * jm,int cnt)846*4882a593Smuzhiyun static struct memstick_host *jmb38x_ms_alloc_host(struct jmb38x_ms *jm, int cnt)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun struct memstick_host *msh;
849*4882a593Smuzhiyun struct jmb38x_ms_host *host;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun msh = memstick_alloc_host(sizeof(struct jmb38x_ms_host),
852*4882a593Smuzhiyun &jm->pdev->dev);
853*4882a593Smuzhiyun if (!msh)
854*4882a593Smuzhiyun return NULL;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun host = memstick_priv(msh);
857*4882a593Smuzhiyun host->msh = msh;
858*4882a593Smuzhiyun host->chip = jm;
859*4882a593Smuzhiyun host->addr = ioremap(pci_resource_start(jm->pdev, cnt),
860*4882a593Smuzhiyun pci_resource_len(jm->pdev, cnt));
861*4882a593Smuzhiyun if (!host->addr)
862*4882a593Smuzhiyun goto err_out_free;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun spin_lock_init(&host->lock);
865*4882a593Smuzhiyun host->id = cnt;
866*4882a593Smuzhiyun snprintf(host->host_id, sizeof(host->host_id), DRIVER_NAME ":slot%d",
867*4882a593Smuzhiyun host->id);
868*4882a593Smuzhiyun host->irq = jm->pdev->irq;
869*4882a593Smuzhiyun host->timeout_jiffies = msecs_to_jiffies(1000);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun tasklet_init(&host->notify, jmb38x_ms_req_tasklet, (unsigned long)msh);
872*4882a593Smuzhiyun msh->request = jmb38x_ms_submit_req;
873*4882a593Smuzhiyun msh->set_param = jmb38x_ms_set_param;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun msh->caps = MEMSTICK_CAP_PAR4 | MEMSTICK_CAP_PAR8;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun timer_setup(&host->timer, jmb38x_ms_abort, 0);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun if (!request_irq(host->irq, jmb38x_ms_isr, IRQF_SHARED, host->host_id,
880*4882a593Smuzhiyun msh))
881*4882a593Smuzhiyun return msh;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun iounmap(host->addr);
884*4882a593Smuzhiyun err_out_free:
885*4882a593Smuzhiyun memstick_free_host(msh);
886*4882a593Smuzhiyun return NULL;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
jmb38x_ms_free_host(struct memstick_host * msh)889*4882a593Smuzhiyun static void jmb38x_ms_free_host(struct memstick_host *msh)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun struct jmb38x_ms_host *host = memstick_priv(msh);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun free_irq(host->irq, msh);
894*4882a593Smuzhiyun iounmap(host->addr);
895*4882a593Smuzhiyun memstick_free_host(msh);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
jmb38x_ms_probe(struct pci_dev * pdev,const struct pci_device_id * dev_id)898*4882a593Smuzhiyun static int jmb38x_ms_probe(struct pci_dev *pdev,
899*4882a593Smuzhiyun const struct pci_device_id *dev_id)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun struct jmb38x_ms *jm;
902*4882a593Smuzhiyun int pci_dev_busy = 0;
903*4882a593Smuzhiyun int rc, cnt;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
906*4882a593Smuzhiyun if (rc)
907*4882a593Smuzhiyun return rc;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun rc = pci_enable_device(pdev);
910*4882a593Smuzhiyun if (rc)
911*4882a593Smuzhiyun return rc;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun pci_set_master(pdev);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun rc = pci_request_regions(pdev, DRIVER_NAME);
916*4882a593Smuzhiyun if (rc) {
917*4882a593Smuzhiyun pci_dev_busy = 1;
918*4882a593Smuzhiyun goto err_out;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun jmb38x_ms_pmos(pdev, 1);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun cnt = jmb38x_ms_count_slots(pdev);
924*4882a593Smuzhiyun if (!cnt) {
925*4882a593Smuzhiyun rc = -ENODEV;
926*4882a593Smuzhiyun pci_dev_busy = 1;
927*4882a593Smuzhiyun goto err_out_int;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun jm = kzalloc(sizeof(struct jmb38x_ms)
931*4882a593Smuzhiyun + cnt * sizeof(struct memstick_host *), GFP_KERNEL);
932*4882a593Smuzhiyun if (!jm) {
933*4882a593Smuzhiyun rc = -ENOMEM;
934*4882a593Smuzhiyun goto err_out_int;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun jm->pdev = pdev;
938*4882a593Smuzhiyun jm->host_cnt = cnt;
939*4882a593Smuzhiyun pci_set_drvdata(pdev, jm);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun for (cnt = 0; cnt < jm->host_cnt; ++cnt) {
942*4882a593Smuzhiyun jm->hosts[cnt] = jmb38x_ms_alloc_host(jm, cnt);
943*4882a593Smuzhiyun if (!jm->hosts[cnt])
944*4882a593Smuzhiyun break;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun rc = memstick_add_host(jm->hosts[cnt]);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun if (rc) {
949*4882a593Smuzhiyun jmb38x_ms_free_host(jm->hosts[cnt]);
950*4882a593Smuzhiyun jm->hosts[cnt] = NULL;
951*4882a593Smuzhiyun break;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun if (cnt)
956*4882a593Smuzhiyun return 0;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun rc = -ENODEV;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun pci_set_drvdata(pdev, NULL);
961*4882a593Smuzhiyun kfree(jm);
962*4882a593Smuzhiyun err_out_int:
963*4882a593Smuzhiyun pci_release_regions(pdev);
964*4882a593Smuzhiyun err_out:
965*4882a593Smuzhiyun if (!pci_dev_busy)
966*4882a593Smuzhiyun pci_disable_device(pdev);
967*4882a593Smuzhiyun return rc;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
jmb38x_ms_remove(struct pci_dev * dev)970*4882a593Smuzhiyun static void jmb38x_ms_remove(struct pci_dev *dev)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun struct jmb38x_ms *jm = pci_get_drvdata(dev);
973*4882a593Smuzhiyun struct jmb38x_ms_host *host;
974*4882a593Smuzhiyun int cnt;
975*4882a593Smuzhiyun unsigned long flags;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun for (cnt = 0; cnt < jm->host_cnt; ++cnt) {
978*4882a593Smuzhiyun if (!jm->hosts[cnt])
979*4882a593Smuzhiyun break;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun host = memstick_priv(jm->hosts[cnt]);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun jm->hosts[cnt]->request = jmb38x_ms_dummy_submit;
984*4882a593Smuzhiyun tasklet_kill(&host->notify);
985*4882a593Smuzhiyun writel(0, host->addr + INT_SIGNAL_ENABLE);
986*4882a593Smuzhiyun writel(0, host->addr + INT_STATUS_ENABLE);
987*4882a593Smuzhiyun dev_dbg(&jm->pdev->dev, "interrupts off\n");
988*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
989*4882a593Smuzhiyun if (host->req) {
990*4882a593Smuzhiyun host->req->error = -ETIME;
991*4882a593Smuzhiyun jmb38x_ms_complete_cmd(jm->hosts[cnt], 1);
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun memstick_remove_host(jm->hosts[cnt]);
996*4882a593Smuzhiyun dev_dbg(&jm->pdev->dev, "host removed\n");
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun jmb38x_ms_free_host(jm->hosts[cnt]);
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun jmb38x_ms_pmos(dev, 0);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun pci_set_drvdata(dev, NULL);
1004*4882a593Smuzhiyun pci_release_regions(dev);
1005*4882a593Smuzhiyun pci_disable_device(dev);
1006*4882a593Smuzhiyun kfree(jm);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static struct pci_device_id jmb38x_ms_id_tbl [] = {
1010*4882a593Smuzhiyun { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_MS) },
1011*4882a593Smuzhiyun { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMB385_MS) },
1012*4882a593Smuzhiyun { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMB390_MS) },
1013*4882a593Smuzhiyun { }
1014*4882a593Smuzhiyun };
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(jmb38x_ms_pm_ops, jmb38x_ms_suspend, jmb38x_ms_resume);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun static struct pci_driver jmb38x_ms_driver = {
1019*4882a593Smuzhiyun .name = DRIVER_NAME,
1020*4882a593Smuzhiyun .id_table = jmb38x_ms_id_tbl,
1021*4882a593Smuzhiyun .probe = jmb38x_ms_probe,
1022*4882a593Smuzhiyun .remove = jmb38x_ms_remove,
1023*4882a593Smuzhiyun .driver.pm = &jmb38x_ms_pm_ops,
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun module_pci_driver(jmb38x_ms_driver);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun MODULE_AUTHOR("Alex Dubov");
1029*4882a593Smuzhiyun MODULE_DESCRIPTION("JMicron jmb38x MemoryStick driver");
1030*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1031*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, jmb38x_ms_id_tbl);
1032