xref: /OK3568_Linux_fs/kernel/drivers/memory/tegra/tegra30-emc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Tegra30 External Memory Controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on downstream driver from NVIDIA and tegra124-emc.c
6*4882a593Smuzhiyun  * Copyright (C) 2011-2014 NVIDIA Corporation
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Author: Dmitry Osipenko <digetx@gmail.com>
9*4882a593Smuzhiyun  * Copyright (C) 2019 GRATE-DRIVER project
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/clk/tegra.h>
14*4882a593Smuzhiyun #include <linux/debugfs.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/iopoll.h>
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/of_platform.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/sort.h>
25*4882a593Smuzhiyun #include <linux/types.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "mc.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define EMC_INTSTATUS				0x000
32*4882a593Smuzhiyun #define EMC_INTMASK				0x004
33*4882a593Smuzhiyun #define EMC_DBG					0x008
34*4882a593Smuzhiyun #define EMC_CFG					0x00c
35*4882a593Smuzhiyun #define EMC_REFCTRL				0x020
36*4882a593Smuzhiyun #define EMC_TIMING_CONTROL			0x028
37*4882a593Smuzhiyun #define EMC_RC					0x02c
38*4882a593Smuzhiyun #define EMC_RFC					0x030
39*4882a593Smuzhiyun #define EMC_RAS					0x034
40*4882a593Smuzhiyun #define EMC_RP					0x038
41*4882a593Smuzhiyun #define EMC_R2W					0x03c
42*4882a593Smuzhiyun #define EMC_W2R					0x040
43*4882a593Smuzhiyun #define EMC_R2P					0x044
44*4882a593Smuzhiyun #define EMC_W2P					0x048
45*4882a593Smuzhiyun #define EMC_RD_RCD				0x04c
46*4882a593Smuzhiyun #define EMC_WR_RCD				0x050
47*4882a593Smuzhiyun #define EMC_RRD					0x054
48*4882a593Smuzhiyun #define EMC_REXT				0x058
49*4882a593Smuzhiyun #define EMC_WDV					0x05c
50*4882a593Smuzhiyun #define EMC_QUSE				0x060
51*4882a593Smuzhiyun #define EMC_QRST				0x064
52*4882a593Smuzhiyun #define EMC_QSAFE				0x068
53*4882a593Smuzhiyun #define EMC_RDV					0x06c
54*4882a593Smuzhiyun #define EMC_REFRESH				0x070
55*4882a593Smuzhiyun #define EMC_BURST_REFRESH_NUM			0x074
56*4882a593Smuzhiyun #define EMC_PDEX2WR				0x078
57*4882a593Smuzhiyun #define EMC_PDEX2RD				0x07c
58*4882a593Smuzhiyun #define EMC_PCHG2PDEN				0x080
59*4882a593Smuzhiyun #define EMC_ACT2PDEN				0x084
60*4882a593Smuzhiyun #define EMC_AR2PDEN				0x088
61*4882a593Smuzhiyun #define EMC_RW2PDEN				0x08c
62*4882a593Smuzhiyun #define EMC_TXSR				0x090
63*4882a593Smuzhiyun #define EMC_TCKE				0x094
64*4882a593Smuzhiyun #define EMC_TFAW				0x098
65*4882a593Smuzhiyun #define EMC_TRPAB				0x09c
66*4882a593Smuzhiyun #define EMC_TCLKSTABLE				0x0a0
67*4882a593Smuzhiyun #define EMC_TCLKSTOP				0x0a4
68*4882a593Smuzhiyun #define EMC_TREFBW				0x0a8
69*4882a593Smuzhiyun #define EMC_QUSE_EXTRA				0x0ac
70*4882a593Smuzhiyun #define EMC_ODT_WRITE				0x0b0
71*4882a593Smuzhiyun #define EMC_ODT_READ				0x0b4
72*4882a593Smuzhiyun #define EMC_WEXT				0x0b8
73*4882a593Smuzhiyun #define EMC_CTT					0x0bc
74*4882a593Smuzhiyun #define EMC_MRS_WAIT_CNT			0x0c8
75*4882a593Smuzhiyun #define EMC_MRS					0x0cc
76*4882a593Smuzhiyun #define EMC_EMRS				0x0d0
77*4882a593Smuzhiyun #define EMC_SELF_REF				0x0e0
78*4882a593Smuzhiyun #define EMC_MRW					0x0e8
79*4882a593Smuzhiyun #define EMC_XM2DQSPADCTRL3			0x0f8
80*4882a593Smuzhiyun #define EMC_FBIO_SPARE				0x100
81*4882a593Smuzhiyun #define EMC_FBIO_CFG5				0x104
82*4882a593Smuzhiyun #define EMC_FBIO_CFG6				0x114
83*4882a593Smuzhiyun #define EMC_CFG_RSV				0x120
84*4882a593Smuzhiyun #define EMC_AUTO_CAL_CONFIG			0x2a4
85*4882a593Smuzhiyun #define EMC_AUTO_CAL_INTERVAL			0x2a8
86*4882a593Smuzhiyun #define EMC_AUTO_CAL_STATUS			0x2ac
87*4882a593Smuzhiyun #define EMC_STATUS				0x2b4
88*4882a593Smuzhiyun #define EMC_CFG_2				0x2b8
89*4882a593Smuzhiyun #define EMC_CFG_DIG_DLL				0x2bc
90*4882a593Smuzhiyun #define EMC_CFG_DIG_DLL_PERIOD			0x2c0
91*4882a593Smuzhiyun #define EMC_CTT_DURATION			0x2d8
92*4882a593Smuzhiyun #define EMC_CTT_TERM_CTRL			0x2dc
93*4882a593Smuzhiyun #define EMC_ZCAL_INTERVAL			0x2e0
94*4882a593Smuzhiyun #define EMC_ZCAL_WAIT_CNT			0x2e4
95*4882a593Smuzhiyun #define EMC_ZQ_CAL				0x2ec
96*4882a593Smuzhiyun #define EMC_XM2CMDPADCTRL			0x2f0
97*4882a593Smuzhiyun #define EMC_XM2DQSPADCTRL2			0x2fc
98*4882a593Smuzhiyun #define EMC_XM2DQPADCTRL2			0x304
99*4882a593Smuzhiyun #define EMC_XM2CLKPADCTRL			0x308
100*4882a593Smuzhiyun #define EMC_XM2COMPPADCTRL			0x30c
101*4882a593Smuzhiyun #define EMC_XM2VTTGENPADCTRL			0x310
102*4882a593Smuzhiyun #define EMC_XM2VTTGENPADCTRL2			0x314
103*4882a593Smuzhiyun #define EMC_XM2QUSEPADCTRL			0x318
104*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS0			0x328
105*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS1			0x32c
106*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS2			0x330
107*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS3			0x334
108*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS4			0x338
109*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS5			0x33c
110*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS6			0x340
111*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS7			0x344
112*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE0			0x348
113*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE1			0x34c
114*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE2			0x350
115*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE3			0x354
116*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE4			0x358
117*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE5			0x35c
118*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE6			0x360
119*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE7			0x364
120*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQ0			0x368
121*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQ1			0x36c
122*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQ2			0x370
123*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQ3			0x374
124*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS0			0x3a8
125*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS1			0x3ac
126*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS2			0x3b0
127*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS3			0x3b4
128*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS4			0x3b8
129*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS5			0x3bc
130*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS6			0x3c0
131*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS7			0x3c4
132*4882a593Smuzhiyun #define EMC_STALL_THEN_EXE_BEFORE_CLKCHANGE	0x3c8
133*4882a593Smuzhiyun #define EMC_STALL_THEN_EXE_AFTER_CLKCHANGE	0x3cc
134*4882a593Smuzhiyun #define EMC_UNSTALL_RW_AFTER_CLKCHANGE		0x3d0
135*4882a593Smuzhiyun #define EMC_SEL_DPD_CTRL			0x3d8
136*4882a593Smuzhiyun #define EMC_PRE_REFRESH_REQ_CNT			0x3dc
137*4882a593Smuzhiyun #define EMC_DYN_SELF_REF_CONTROL		0x3e0
138*4882a593Smuzhiyun #define EMC_TXSRDLL				0x3e4
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define EMC_STATUS_TIMING_UPDATE_STALLED	BIT(23)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define EMC_MODE_SET_DLL_RESET			BIT(8)
143*4882a593Smuzhiyun #define EMC_MODE_SET_LONG_CNT			BIT(26)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define EMC_SELF_REF_CMD_ENABLED		BIT(0)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define DRAM_DEV_SEL_ALL			(0 << 30)
148*4882a593Smuzhiyun #define DRAM_DEV_SEL_0				BIT(31)
149*4882a593Smuzhiyun #define DRAM_DEV_SEL_1				BIT(30)
150*4882a593Smuzhiyun #define DRAM_BROADCAST(num) \
151*4882a593Smuzhiyun 	((num) > 1 ? DRAM_DEV_SEL_ALL : DRAM_DEV_SEL_0)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define EMC_ZQ_CAL_CMD				BIT(0)
154*4882a593Smuzhiyun #define EMC_ZQ_CAL_LONG				BIT(4)
155*4882a593Smuzhiyun #define EMC_ZQ_CAL_LONG_CMD_DEV0 \
156*4882a593Smuzhiyun 	(DRAM_DEV_SEL_0 | EMC_ZQ_CAL_LONG | EMC_ZQ_CAL_CMD)
157*4882a593Smuzhiyun #define EMC_ZQ_CAL_LONG_CMD_DEV1 \
158*4882a593Smuzhiyun 	(DRAM_DEV_SEL_1 | EMC_ZQ_CAL_LONG | EMC_ZQ_CAL_CMD)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define EMC_DBG_READ_MUX_ASSEMBLY		BIT(0)
161*4882a593Smuzhiyun #define EMC_DBG_WRITE_MUX_ACTIVE		BIT(1)
162*4882a593Smuzhiyun #define EMC_DBG_FORCE_UPDATE			BIT(2)
163*4882a593Smuzhiyun #define EMC_DBG_CFG_PRIORITY			BIT(24)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define EMC_CFG5_QUSE_MODE_SHIFT		13
166*4882a593Smuzhiyun #define EMC_CFG5_QUSE_MODE_MASK			(7 << EMC_CFG5_QUSE_MODE_SHIFT)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define EMC_CFG5_QUSE_MODE_INTERNAL_LPBK	2
169*4882a593Smuzhiyun #define EMC_CFG5_QUSE_MODE_PULSE_INTERN		3
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define EMC_SEL_DPD_CTRL_QUSE_DPD_ENABLE	BIT(9)
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define EMC_XM2COMPPADCTRL_VREF_CAL_ENABLE	BIT(10)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define EMC_XM2QUSEPADCTRL_IVREF_ENABLE		BIT(4)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define EMC_XM2DQSPADCTRL2_VREF_ENABLE		BIT(5)
178*4882a593Smuzhiyun #define EMC_XM2DQSPADCTRL3_VREF_ENABLE		BIT(5)
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define EMC_AUTO_CAL_STATUS_ACTIVE		BIT(31)
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define	EMC_FBIO_CFG5_DRAM_TYPE_MASK		0x3
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define EMC_MRS_WAIT_CNT_SHORT_WAIT_MASK	0x3ff
185*4882a593Smuzhiyun #define EMC_MRS_WAIT_CNT_LONG_WAIT_SHIFT	16
186*4882a593Smuzhiyun #define EMC_MRS_WAIT_CNT_LONG_WAIT_MASK \
187*4882a593Smuzhiyun 	(0x3ff << EMC_MRS_WAIT_CNT_LONG_WAIT_SHIFT)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define EMC_REFCTRL_DEV_SEL_MASK		0x3
190*4882a593Smuzhiyun #define EMC_REFCTRL_ENABLE			BIT(31)
191*4882a593Smuzhiyun #define EMC_REFCTRL_ENABLE_ALL(num) \
192*4882a593Smuzhiyun 	(((num) > 1 ? 0 : 2) | EMC_REFCTRL_ENABLE)
193*4882a593Smuzhiyun #define EMC_REFCTRL_DISABLE_ALL(num)		((num) > 1 ? 0 : 2)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define EMC_CFG_PERIODIC_QRST			BIT(21)
196*4882a593Smuzhiyun #define EMC_CFG_DYN_SREF_ENABLE			BIT(28)
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define EMC_CLKCHANGE_REQ_ENABLE		BIT(0)
199*4882a593Smuzhiyun #define EMC_CLKCHANGE_PD_ENABLE			BIT(1)
200*4882a593Smuzhiyun #define EMC_CLKCHANGE_SR_ENABLE			BIT(2)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define EMC_TIMING_UPDATE			BIT(0)
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define EMC_REFRESH_OVERFLOW_INT		BIT(3)
205*4882a593Smuzhiyun #define EMC_CLKCHANGE_COMPLETE_INT		BIT(4)
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun enum emc_dram_type {
208*4882a593Smuzhiyun 	DRAM_TYPE_DDR3,
209*4882a593Smuzhiyun 	DRAM_TYPE_DDR1,
210*4882a593Smuzhiyun 	DRAM_TYPE_LPDDR2,
211*4882a593Smuzhiyun 	DRAM_TYPE_DDR2,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun enum emc_dll_change {
215*4882a593Smuzhiyun 	DLL_CHANGE_NONE,
216*4882a593Smuzhiyun 	DLL_CHANGE_ON,
217*4882a593Smuzhiyun 	DLL_CHANGE_OFF
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static const u16 emc_timing_registers[] = {
221*4882a593Smuzhiyun 	[0] = EMC_RC,
222*4882a593Smuzhiyun 	[1] = EMC_RFC,
223*4882a593Smuzhiyun 	[2] = EMC_RAS,
224*4882a593Smuzhiyun 	[3] = EMC_RP,
225*4882a593Smuzhiyun 	[4] = EMC_R2W,
226*4882a593Smuzhiyun 	[5] = EMC_W2R,
227*4882a593Smuzhiyun 	[6] = EMC_R2P,
228*4882a593Smuzhiyun 	[7] = EMC_W2P,
229*4882a593Smuzhiyun 	[8] = EMC_RD_RCD,
230*4882a593Smuzhiyun 	[9] = EMC_WR_RCD,
231*4882a593Smuzhiyun 	[10] = EMC_RRD,
232*4882a593Smuzhiyun 	[11] = EMC_REXT,
233*4882a593Smuzhiyun 	[12] = EMC_WEXT,
234*4882a593Smuzhiyun 	[13] = EMC_WDV,
235*4882a593Smuzhiyun 	[14] = EMC_QUSE,
236*4882a593Smuzhiyun 	[15] = EMC_QRST,
237*4882a593Smuzhiyun 	[16] = EMC_QSAFE,
238*4882a593Smuzhiyun 	[17] = EMC_RDV,
239*4882a593Smuzhiyun 	[18] = EMC_REFRESH,
240*4882a593Smuzhiyun 	[19] = EMC_BURST_REFRESH_NUM,
241*4882a593Smuzhiyun 	[20] = EMC_PRE_REFRESH_REQ_CNT,
242*4882a593Smuzhiyun 	[21] = EMC_PDEX2WR,
243*4882a593Smuzhiyun 	[22] = EMC_PDEX2RD,
244*4882a593Smuzhiyun 	[23] = EMC_PCHG2PDEN,
245*4882a593Smuzhiyun 	[24] = EMC_ACT2PDEN,
246*4882a593Smuzhiyun 	[25] = EMC_AR2PDEN,
247*4882a593Smuzhiyun 	[26] = EMC_RW2PDEN,
248*4882a593Smuzhiyun 	[27] = EMC_TXSR,
249*4882a593Smuzhiyun 	[28] = EMC_TXSRDLL,
250*4882a593Smuzhiyun 	[29] = EMC_TCKE,
251*4882a593Smuzhiyun 	[30] = EMC_TFAW,
252*4882a593Smuzhiyun 	[31] = EMC_TRPAB,
253*4882a593Smuzhiyun 	[32] = EMC_TCLKSTABLE,
254*4882a593Smuzhiyun 	[33] = EMC_TCLKSTOP,
255*4882a593Smuzhiyun 	[34] = EMC_TREFBW,
256*4882a593Smuzhiyun 	[35] = EMC_QUSE_EXTRA,
257*4882a593Smuzhiyun 	[36] = EMC_FBIO_CFG6,
258*4882a593Smuzhiyun 	[37] = EMC_ODT_WRITE,
259*4882a593Smuzhiyun 	[38] = EMC_ODT_READ,
260*4882a593Smuzhiyun 	[39] = EMC_FBIO_CFG5,
261*4882a593Smuzhiyun 	[40] = EMC_CFG_DIG_DLL,
262*4882a593Smuzhiyun 	[41] = EMC_CFG_DIG_DLL_PERIOD,
263*4882a593Smuzhiyun 	[42] = EMC_DLL_XFORM_DQS0,
264*4882a593Smuzhiyun 	[43] = EMC_DLL_XFORM_DQS1,
265*4882a593Smuzhiyun 	[44] = EMC_DLL_XFORM_DQS2,
266*4882a593Smuzhiyun 	[45] = EMC_DLL_XFORM_DQS3,
267*4882a593Smuzhiyun 	[46] = EMC_DLL_XFORM_DQS4,
268*4882a593Smuzhiyun 	[47] = EMC_DLL_XFORM_DQS5,
269*4882a593Smuzhiyun 	[48] = EMC_DLL_XFORM_DQS6,
270*4882a593Smuzhiyun 	[49] = EMC_DLL_XFORM_DQS7,
271*4882a593Smuzhiyun 	[50] = EMC_DLL_XFORM_QUSE0,
272*4882a593Smuzhiyun 	[51] = EMC_DLL_XFORM_QUSE1,
273*4882a593Smuzhiyun 	[52] = EMC_DLL_XFORM_QUSE2,
274*4882a593Smuzhiyun 	[53] = EMC_DLL_XFORM_QUSE3,
275*4882a593Smuzhiyun 	[54] = EMC_DLL_XFORM_QUSE4,
276*4882a593Smuzhiyun 	[55] = EMC_DLL_XFORM_QUSE5,
277*4882a593Smuzhiyun 	[56] = EMC_DLL_XFORM_QUSE6,
278*4882a593Smuzhiyun 	[57] = EMC_DLL_XFORM_QUSE7,
279*4882a593Smuzhiyun 	[58] = EMC_DLI_TRIM_TXDQS0,
280*4882a593Smuzhiyun 	[59] = EMC_DLI_TRIM_TXDQS1,
281*4882a593Smuzhiyun 	[60] = EMC_DLI_TRIM_TXDQS2,
282*4882a593Smuzhiyun 	[61] = EMC_DLI_TRIM_TXDQS3,
283*4882a593Smuzhiyun 	[62] = EMC_DLI_TRIM_TXDQS4,
284*4882a593Smuzhiyun 	[63] = EMC_DLI_TRIM_TXDQS5,
285*4882a593Smuzhiyun 	[64] = EMC_DLI_TRIM_TXDQS6,
286*4882a593Smuzhiyun 	[65] = EMC_DLI_TRIM_TXDQS7,
287*4882a593Smuzhiyun 	[66] = EMC_DLL_XFORM_DQ0,
288*4882a593Smuzhiyun 	[67] = EMC_DLL_XFORM_DQ1,
289*4882a593Smuzhiyun 	[68] = EMC_DLL_XFORM_DQ2,
290*4882a593Smuzhiyun 	[69] = EMC_DLL_XFORM_DQ3,
291*4882a593Smuzhiyun 	[70] = EMC_XM2CMDPADCTRL,
292*4882a593Smuzhiyun 	[71] = EMC_XM2DQSPADCTRL2,
293*4882a593Smuzhiyun 	[72] = EMC_XM2DQPADCTRL2,
294*4882a593Smuzhiyun 	[73] = EMC_XM2CLKPADCTRL,
295*4882a593Smuzhiyun 	[74] = EMC_XM2COMPPADCTRL,
296*4882a593Smuzhiyun 	[75] = EMC_XM2VTTGENPADCTRL,
297*4882a593Smuzhiyun 	[76] = EMC_XM2VTTGENPADCTRL2,
298*4882a593Smuzhiyun 	[77] = EMC_XM2QUSEPADCTRL,
299*4882a593Smuzhiyun 	[78] = EMC_XM2DQSPADCTRL3,
300*4882a593Smuzhiyun 	[79] = EMC_CTT_TERM_CTRL,
301*4882a593Smuzhiyun 	[80] = EMC_ZCAL_INTERVAL,
302*4882a593Smuzhiyun 	[81] = EMC_ZCAL_WAIT_CNT,
303*4882a593Smuzhiyun 	[82] = EMC_MRS_WAIT_CNT,
304*4882a593Smuzhiyun 	[83] = EMC_AUTO_CAL_CONFIG,
305*4882a593Smuzhiyun 	[84] = EMC_CTT,
306*4882a593Smuzhiyun 	[85] = EMC_CTT_DURATION,
307*4882a593Smuzhiyun 	[86] = EMC_DYN_SELF_REF_CONTROL,
308*4882a593Smuzhiyun 	[87] = EMC_FBIO_SPARE,
309*4882a593Smuzhiyun 	[88] = EMC_CFG_RSV,
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun struct emc_timing {
313*4882a593Smuzhiyun 	unsigned long rate;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	u32 data[ARRAY_SIZE(emc_timing_registers)];
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	u32 emc_auto_cal_interval;
318*4882a593Smuzhiyun 	u32 emc_mode_1;
319*4882a593Smuzhiyun 	u32 emc_mode_2;
320*4882a593Smuzhiyun 	u32 emc_mode_reset;
321*4882a593Smuzhiyun 	u32 emc_zcal_cnt_long;
322*4882a593Smuzhiyun 	bool emc_cfg_periodic_qrst;
323*4882a593Smuzhiyun 	bool emc_cfg_dyn_self_ref;
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun struct tegra_emc {
327*4882a593Smuzhiyun 	struct device *dev;
328*4882a593Smuzhiyun 	struct tegra_mc *mc;
329*4882a593Smuzhiyun 	struct notifier_block clk_nb;
330*4882a593Smuzhiyun 	struct clk *clk;
331*4882a593Smuzhiyun 	void __iomem *regs;
332*4882a593Smuzhiyun 	unsigned int irq;
333*4882a593Smuzhiyun 	bool bad_state;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	struct emc_timing *new_timing;
336*4882a593Smuzhiyun 	struct emc_timing *timings;
337*4882a593Smuzhiyun 	unsigned int num_timings;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	u32 mc_override;
340*4882a593Smuzhiyun 	u32 emc_cfg;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	u32 emc_mode_1;
343*4882a593Smuzhiyun 	u32 emc_mode_2;
344*4882a593Smuzhiyun 	u32 emc_mode_reset;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	bool vref_cal_toggle : 1;
347*4882a593Smuzhiyun 	bool zcal_long : 1;
348*4882a593Smuzhiyun 	bool dll_on : 1;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	struct {
351*4882a593Smuzhiyun 		struct dentry *root;
352*4882a593Smuzhiyun 		unsigned long min_rate;
353*4882a593Smuzhiyun 		unsigned long max_rate;
354*4882a593Smuzhiyun 	} debugfs;
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
emc_seq_update_timing(struct tegra_emc * emc)357*4882a593Smuzhiyun static int emc_seq_update_timing(struct tegra_emc *emc)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	u32 val;
360*4882a593Smuzhiyun 	int err;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	writel_relaxed(EMC_TIMING_UPDATE, emc->regs + EMC_TIMING_CONTROL);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	err = readl_relaxed_poll_timeout_atomic(emc->regs + EMC_STATUS, val,
365*4882a593Smuzhiyun 				!(val & EMC_STATUS_TIMING_UPDATE_STALLED),
366*4882a593Smuzhiyun 				1, 200);
367*4882a593Smuzhiyun 	if (err) {
368*4882a593Smuzhiyun 		dev_err(emc->dev, "failed to update timing: %d\n", err);
369*4882a593Smuzhiyun 		return err;
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
tegra_emc_isr(int irq,void * data)375*4882a593Smuzhiyun static irqreturn_t tegra_emc_isr(int irq, void *data)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	struct tegra_emc *emc = data;
378*4882a593Smuzhiyun 	u32 intmask = EMC_REFRESH_OVERFLOW_INT;
379*4882a593Smuzhiyun 	u32 status;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	status = readl_relaxed(emc->regs + EMC_INTSTATUS) & intmask;
382*4882a593Smuzhiyun 	if (!status)
383*4882a593Smuzhiyun 		return IRQ_NONE;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* notify about HW problem */
386*4882a593Smuzhiyun 	if (status & EMC_REFRESH_OVERFLOW_INT)
387*4882a593Smuzhiyun 		dev_err_ratelimited(emc->dev,
388*4882a593Smuzhiyun 				    "refresh request overflow timeout\n");
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/* clear interrupts */
391*4882a593Smuzhiyun 	writel_relaxed(status, emc->regs + EMC_INTSTATUS);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	return IRQ_HANDLED;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
emc_find_timing(struct tegra_emc * emc,unsigned long rate)396*4882a593Smuzhiyun static struct emc_timing *emc_find_timing(struct tegra_emc *emc,
397*4882a593Smuzhiyun 					  unsigned long rate)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	struct emc_timing *timing = NULL;
400*4882a593Smuzhiyun 	unsigned int i;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	for (i = 0; i < emc->num_timings; i++) {
403*4882a593Smuzhiyun 		if (emc->timings[i].rate >= rate) {
404*4882a593Smuzhiyun 			timing = &emc->timings[i];
405*4882a593Smuzhiyun 			break;
406*4882a593Smuzhiyun 		}
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if (!timing) {
410*4882a593Smuzhiyun 		dev_err(emc->dev, "no timing for rate %lu\n", rate);
411*4882a593Smuzhiyun 		return NULL;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	return timing;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
emc_dqs_preset(struct tegra_emc * emc,struct emc_timing * timing,bool * schmitt_to_vref)417*4882a593Smuzhiyun static bool emc_dqs_preset(struct tegra_emc *emc, struct emc_timing *timing,
418*4882a593Smuzhiyun 			   bool *schmitt_to_vref)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	bool preset = false;
421*4882a593Smuzhiyun 	u32 val;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (timing->data[71] & EMC_XM2DQSPADCTRL2_VREF_ENABLE) {
424*4882a593Smuzhiyun 		val = readl_relaxed(emc->regs + EMC_XM2DQSPADCTRL2);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		if (!(val & EMC_XM2DQSPADCTRL2_VREF_ENABLE)) {
427*4882a593Smuzhiyun 			val |= EMC_XM2DQSPADCTRL2_VREF_ENABLE;
428*4882a593Smuzhiyun 			writel_relaxed(val, emc->regs + EMC_XM2DQSPADCTRL2);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 			preset = true;
431*4882a593Smuzhiyun 		}
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	if (timing->data[78] & EMC_XM2DQSPADCTRL3_VREF_ENABLE) {
435*4882a593Smuzhiyun 		val = readl_relaxed(emc->regs + EMC_XM2DQSPADCTRL3);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 		if (!(val & EMC_XM2DQSPADCTRL3_VREF_ENABLE)) {
438*4882a593Smuzhiyun 			val |= EMC_XM2DQSPADCTRL3_VREF_ENABLE;
439*4882a593Smuzhiyun 			writel_relaxed(val, emc->regs + EMC_XM2DQSPADCTRL3);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 			preset = true;
442*4882a593Smuzhiyun 		}
443*4882a593Smuzhiyun 	}
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (timing->data[77] & EMC_XM2QUSEPADCTRL_IVREF_ENABLE) {
446*4882a593Smuzhiyun 		val = readl_relaxed(emc->regs + EMC_XM2QUSEPADCTRL);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 		if (!(val & EMC_XM2QUSEPADCTRL_IVREF_ENABLE)) {
449*4882a593Smuzhiyun 			val |= EMC_XM2QUSEPADCTRL_IVREF_ENABLE;
450*4882a593Smuzhiyun 			writel_relaxed(val, emc->regs + EMC_XM2QUSEPADCTRL);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 			*schmitt_to_vref = true;
453*4882a593Smuzhiyun 			preset = true;
454*4882a593Smuzhiyun 		}
455*4882a593Smuzhiyun 	}
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	return preset;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
emc_prepare_mc_clk_cfg(struct tegra_emc * emc,unsigned long rate)460*4882a593Smuzhiyun static int emc_prepare_mc_clk_cfg(struct tegra_emc *emc, unsigned long rate)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct tegra_mc *mc = emc->mc;
463*4882a593Smuzhiyun 	unsigned int misc0_index = 16;
464*4882a593Smuzhiyun 	unsigned int i;
465*4882a593Smuzhiyun 	bool same;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	for (i = 0; i < mc->num_timings; i++) {
468*4882a593Smuzhiyun 		if (mc->timings[i].rate != rate)
469*4882a593Smuzhiyun 			continue;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 		if (mc->timings[i].emem_data[misc0_index] & BIT(27))
472*4882a593Smuzhiyun 			same = true;
473*4882a593Smuzhiyun 		else
474*4882a593Smuzhiyun 			same = false;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 		return tegra20_clk_prepare_emc_mc_same_freq(emc->clk, same);
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	return -EINVAL;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
emc_prepare_timing_change(struct tegra_emc * emc,unsigned long rate)482*4882a593Smuzhiyun static int emc_prepare_timing_change(struct tegra_emc *emc, unsigned long rate)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	struct emc_timing *timing = emc_find_timing(emc, rate);
485*4882a593Smuzhiyun 	enum emc_dll_change dll_change;
486*4882a593Smuzhiyun 	enum emc_dram_type dram_type;
487*4882a593Smuzhiyun 	bool schmitt_to_vref = false;
488*4882a593Smuzhiyun 	unsigned int pre_wait = 0;
489*4882a593Smuzhiyun 	bool qrst_used = false;
490*4882a593Smuzhiyun 	unsigned int dram_num;
491*4882a593Smuzhiyun 	unsigned int i;
492*4882a593Smuzhiyun 	u32 fbio_cfg5;
493*4882a593Smuzhiyun 	u32 emc_dbg;
494*4882a593Smuzhiyun 	u32 val;
495*4882a593Smuzhiyun 	int err;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	if (!timing || emc->bad_state)
498*4882a593Smuzhiyun 		return -EINVAL;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	dev_dbg(emc->dev, "%s: using timing rate %lu for requested rate %lu\n",
501*4882a593Smuzhiyun 		__func__, timing->rate, rate);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	emc->bad_state = true;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	err = emc_prepare_mc_clk_cfg(emc, rate);
506*4882a593Smuzhiyun 	if (err) {
507*4882a593Smuzhiyun 		dev_err(emc->dev, "mc clock preparation failed: %d\n", err);
508*4882a593Smuzhiyun 		return err;
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	emc->vref_cal_toggle = false;
512*4882a593Smuzhiyun 	emc->mc_override = mc_readl(emc->mc, MC_EMEM_ARB_OVERRIDE);
513*4882a593Smuzhiyun 	emc->emc_cfg = readl_relaxed(emc->regs + EMC_CFG);
514*4882a593Smuzhiyun 	emc_dbg = readl_relaxed(emc->regs + EMC_DBG);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if (emc->dll_on == !!(timing->emc_mode_1 & 0x1))
517*4882a593Smuzhiyun 		dll_change = DLL_CHANGE_NONE;
518*4882a593Smuzhiyun 	else if (timing->emc_mode_1 & 0x1)
519*4882a593Smuzhiyun 		dll_change = DLL_CHANGE_ON;
520*4882a593Smuzhiyun 	else
521*4882a593Smuzhiyun 		dll_change = DLL_CHANGE_OFF;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	emc->dll_on = !!(timing->emc_mode_1 & 0x1);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	if (timing->data[80] && !readl_relaxed(emc->regs + EMC_ZCAL_INTERVAL))
526*4882a593Smuzhiyun 		emc->zcal_long = true;
527*4882a593Smuzhiyun 	else
528*4882a593Smuzhiyun 		emc->zcal_long = false;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	fbio_cfg5 = readl_relaxed(emc->regs + EMC_FBIO_CFG5);
531*4882a593Smuzhiyun 	dram_type = fbio_cfg5 & EMC_FBIO_CFG5_DRAM_TYPE_MASK;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	dram_num = tegra_mc_get_emem_device_count(emc->mc);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	/* disable dynamic self-refresh */
536*4882a593Smuzhiyun 	if (emc->emc_cfg & EMC_CFG_DYN_SREF_ENABLE) {
537*4882a593Smuzhiyun 		emc->emc_cfg &= ~EMC_CFG_DYN_SREF_ENABLE;
538*4882a593Smuzhiyun 		writel_relaxed(emc->emc_cfg, emc->regs + EMC_CFG);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 		pre_wait = 5;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* update MC arbiter settings */
544*4882a593Smuzhiyun 	val = mc_readl(emc->mc, MC_EMEM_ARB_OUTSTANDING_REQ);
545*4882a593Smuzhiyun 	if (!(val & MC_EMEM_ARB_OUTSTANDING_REQ_HOLDOFF_OVERRIDE) ||
546*4882a593Smuzhiyun 	    ((val & MC_EMEM_ARB_OUTSTANDING_REQ_MAX_MASK) > 0x50)) {
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 		val = MC_EMEM_ARB_OUTSTANDING_REQ_LIMIT_ENABLE |
549*4882a593Smuzhiyun 		      MC_EMEM_ARB_OUTSTANDING_REQ_HOLDOFF_OVERRIDE | 0x50;
550*4882a593Smuzhiyun 		mc_writel(emc->mc, val, MC_EMEM_ARB_OUTSTANDING_REQ);
551*4882a593Smuzhiyun 		mc_writel(emc->mc, MC_TIMING_UPDATE, MC_TIMING_CONTROL);
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	if (emc->mc_override & MC_EMEM_ARB_OVERRIDE_EACK_MASK)
555*4882a593Smuzhiyun 		mc_writel(emc->mc,
556*4882a593Smuzhiyun 			  emc->mc_override & ~MC_EMEM_ARB_OVERRIDE_EACK_MASK,
557*4882a593Smuzhiyun 			  MC_EMEM_ARB_OVERRIDE);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* check DQ/DQS VREF delay */
560*4882a593Smuzhiyun 	if (emc_dqs_preset(emc, timing, &schmitt_to_vref)) {
561*4882a593Smuzhiyun 		if (pre_wait < 3)
562*4882a593Smuzhiyun 			pre_wait = 3;
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	if (pre_wait) {
566*4882a593Smuzhiyun 		err = emc_seq_update_timing(emc);
567*4882a593Smuzhiyun 		if (err)
568*4882a593Smuzhiyun 			return err;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 		udelay(pre_wait);
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/* disable auto-calibration if VREF mode is switching */
574*4882a593Smuzhiyun 	if (timing->emc_auto_cal_interval) {
575*4882a593Smuzhiyun 		val = readl_relaxed(emc->regs + EMC_XM2COMPPADCTRL);
576*4882a593Smuzhiyun 		val ^= timing->data[74];
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 		if (val & EMC_XM2COMPPADCTRL_VREF_CAL_ENABLE) {
579*4882a593Smuzhiyun 			writel_relaxed(0, emc->regs + EMC_AUTO_CAL_INTERVAL);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 			err = readl_relaxed_poll_timeout_atomic(
582*4882a593Smuzhiyun 				emc->regs + EMC_AUTO_CAL_STATUS, val,
583*4882a593Smuzhiyun 				!(val & EMC_AUTO_CAL_STATUS_ACTIVE), 1, 300);
584*4882a593Smuzhiyun 			if (err) {
585*4882a593Smuzhiyun 				dev_err(emc->dev,
586*4882a593Smuzhiyun 					"auto-cal finish timeout: %d\n", err);
587*4882a593Smuzhiyun 				return err;
588*4882a593Smuzhiyun 			}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 			emc->vref_cal_toggle = true;
591*4882a593Smuzhiyun 		}
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	/* program shadow registers */
595*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(timing->data); i++) {
596*4882a593Smuzhiyun 		/* EMC_XM2CLKPADCTRL should be programmed separately */
597*4882a593Smuzhiyun 		if (i != 73)
598*4882a593Smuzhiyun 			writel_relaxed(timing->data[i],
599*4882a593Smuzhiyun 				       emc->regs + emc_timing_registers[i]);
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	err = tegra_mc_write_emem_configuration(emc->mc, timing->rate);
603*4882a593Smuzhiyun 	if (err)
604*4882a593Smuzhiyun 		return err;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	/* DDR3: predict MRS long wait count */
607*4882a593Smuzhiyun 	if (dram_type == DRAM_TYPE_DDR3 && dll_change == DLL_CHANGE_ON) {
608*4882a593Smuzhiyun 		u32 cnt = 512;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 		if (emc->zcal_long)
611*4882a593Smuzhiyun 			cnt -= dram_num * 256;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 		val = timing->data[82] & EMC_MRS_WAIT_CNT_SHORT_WAIT_MASK;
614*4882a593Smuzhiyun 		if (cnt < val)
615*4882a593Smuzhiyun 			cnt = val;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 		val = timing->data[82] & ~EMC_MRS_WAIT_CNT_LONG_WAIT_MASK;
618*4882a593Smuzhiyun 		val |= (cnt << EMC_MRS_WAIT_CNT_LONG_WAIT_SHIFT) &
619*4882a593Smuzhiyun 			EMC_MRS_WAIT_CNT_LONG_WAIT_MASK;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 		writel_relaxed(val, emc->regs + EMC_MRS_WAIT_CNT);
622*4882a593Smuzhiyun 	}
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	/* this read also completes the writes */
625*4882a593Smuzhiyun 	val = readl_relaxed(emc->regs + EMC_SEL_DPD_CTRL);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	if (!(val & EMC_SEL_DPD_CTRL_QUSE_DPD_ENABLE) && schmitt_to_vref) {
628*4882a593Smuzhiyun 		u32 cur_mode, new_mode;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		cur_mode = fbio_cfg5 & EMC_CFG5_QUSE_MODE_MASK;
631*4882a593Smuzhiyun 		cur_mode >>= EMC_CFG5_QUSE_MODE_SHIFT;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 		new_mode = timing->data[39] & EMC_CFG5_QUSE_MODE_MASK;
634*4882a593Smuzhiyun 		new_mode >>= EMC_CFG5_QUSE_MODE_SHIFT;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 		if ((cur_mode != EMC_CFG5_QUSE_MODE_PULSE_INTERN &&
637*4882a593Smuzhiyun 		     cur_mode != EMC_CFG5_QUSE_MODE_INTERNAL_LPBK) ||
638*4882a593Smuzhiyun 		    (new_mode != EMC_CFG5_QUSE_MODE_PULSE_INTERN &&
639*4882a593Smuzhiyun 		     new_mode != EMC_CFG5_QUSE_MODE_INTERNAL_LPBK))
640*4882a593Smuzhiyun 			qrst_used = true;
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	/* flow control marker 1 */
644*4882a593Smuzhiyun 	writel_relaxed(0x1, emc->regs + EMC_STALL_THEN_EXE_BEFORE_CLKCHANGE);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	/* enable periodic reset */
647*4882a593Smuzhiyun 	if (qrst_used) {
648*4882a593Smuzhiyun 		writel_relaxed(emc_dbg | EMC_DBG_WRITE_MUX_ACTIVE,
649*4882a593Smuzhiyun 			       emc->regs + EMC_DBG);
650*4882a593Smuzhiyun 		writel_relaxed(emc->emc_cfg | EMC_CFG_PERIODIC_QRST,
651*4882a593Smuzhiyun 			       emc->regs + EMC_CFG);
652*4882a593Smuzhiyun 		writel_relaxed(emc_dbg, emc->regs + EMC_DBG);
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* disable auto-refresh to save time after clock change */
656*4882a593Smuzhiyun 	writel_relaxed(EMC_REFCTRL_DISABLE_ALL(dram_num),
657*4882a593Smuzhiyun 		       emc->regs + EMC_REFCTRL);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	/* turn off DLL and enter self-refresh on DDR3 */
660*4882a593Smuzhiyun 	if (dram_type == DRAM_TYPE_DDR3) {
661*4882a593Smuzhiyun 		if (dll_change == DLL_CHANGE_OFF)
662*4882a593Smuzhiyun 			writel_relaxed(timing->emc_mode_1,
663*4882a593Smuzhiyun 				       emc->regs + EMC_EMRS);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 		writel_relaxed(DRAM_BROADCAST(dram_num) |
666*4882a593Smuzhiyun 			       EMC_SELF_REF_CMD_ENABLED,
667*4882a593Smuzhiyun 			       emc->regs + EMC_SELF_REF);
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	/* flow control marker 2 */
671*4882a593Smuzhiyun 	writel_relaxed(0x1, emc->regs + EMC_STALL_THEN_EXE_AFTER_CLKCHANGE);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* enable write-active MUX, update unshadowed pad control */
674*4882a593Smuzhiyun 	writel_relaxed(emc_dbg | EMC_DBG_WRITE_MUX_ACTIVE, emc->regs + EMC_DBG);
675*4882a593Smuzhiyun 	writel_relaxed(timing->data[73], emc->regs + EMC_XM2CLKPADCTRL);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	/* restore periodic QRST and disable write-active MUX */
678*4882a593Smuzhiyun 	val = !!(emc->emc_cfg & EMC_CFG_PERIODIC_QRST);
679*4882a593Smuzhiyun 	if (qrst_used || timing->emc_cfg_periodic_qrst != val) {
680*4882a593Smuzhiyun 		if (timing->emc_cfg_periodic_qrst)
681*4882a593Smuzhiyun 			emc->emc_cfg |= EMC_CFG_PERIODIC_QRST;
682*4882a593Smuzhiyun 		else
683*4882a593Smuzhiyun 			emc->emc_cfg &= ~EMC_CFG_PERIODIC_QRST;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 		writel_relaxed(emc->emc_cfg, emc->regs + EMC_CFG);
686*4882a593Smuzhiyun 	}
687*4882a593Smuzhiyun 	writel_relaxed(emc_dbg, emc->regs + EMC_DBG);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* exit self-refresh on DDR3 */
690*4882a593Smuzhiyun 	if (dram_type == DRAM_TYPE_DDR3)
691*4882a593Smuzhiyun 		writel_relaxed(DRAM_BROADCAST(dram_num),
692*4882a593Smuzhiyun 			       emc->regs + EMC_SELF_REF);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* set DRAM-mode registers */
695*4882a593Smuzhiyun 	if (dram_type == DRAM_TYPE_DDR3) {
696*4882a593Smuzhiyun 		if (timing->emc_mode_1 != emc->emc_mode_1)
697*4882a593Smuzhiyun 			writel_relaxed(timing->emc_mode_1,
698*4882a593Smuzhiyun 				       emc->regs + EMC_EMRS);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		if (timing->emc_mode_2 != emc->emc_mode_2)
701*4882a593Smuzhiyun 			writel_relaxed(timing->emc_mode_2,
702*4882a593Smuzhiyun 				       emc->regs + EMC_EMRS);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 		if (timing->emc_mode_reset != emc->emc_mode_reset ||
705*4882a593Smuzhiyun 		    dll_change == DLL_CHANGE_ON) {
706*4882a593Smuzhiyun 			val = timing->emc_mode_reset;
707*4882a593Smuzhiyun 			if (dll_change == DLL_CHANGE_ON) {
708*4882a593Smuzhiyun 				val |= EMC_MODE_SET_DLL_RESET;
709*4882a593Smuzhiyun 				val |= EMC_MODE_SET_LONG_CNT;
710*4882a593Smuzhiyun 			} else {
711*4882a593Smuzhiyun 				val &= ~EMC_MODE_SET_DLL_RESET;
712*4882a593Smuzhiyun 			}
713*4882a593Smuzhiyun 			writel_relaxed(val, emc->regs + EMC_MRS);
714*4882a593Smuzhiyun 		}
715*4882a593Smuzhiyun 	} else {
716*4882a593Smuzhiyun 		if (timing->emc_mode_2 != emc->emc_mode_2)
717*4882a593Smuzhiyun 			writel_relaxed(timing->emc_mode_2,
718*4882a593Smuzhiyun 				       emc->regs + EMC_MRW);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 		if (timing->emc_mode_1 != emc->emc_mode_1)
721*4882a593Smuzhiyun 			writel_relaxed(timing->emc_mode_1,
722*4882a593Smuzhiyun 				       emc->regs + EMC_MRW);
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	emc->emc_mode_1 = timing->emc_mode_1;
726*4882a593Smuzhiyun 	emc->emc_mode_2 = timing->emc_mode_2;
727*4882a593Smuzhiyun 	emc->emc_mode_reset = timing->emc_mode_reset;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	/* issue ZCAL command if turning ZCAL on */
730*4882a593Smuzhiyun 	if (emc->zcal_long) {
731*4882a593Smuzhiyun 		writel_relaxed(EMC_ZQ_CAL_LONG_CMD_DEV0,
732*4882a593Smuzhiyun 			       emc->regs + EMC_ZQ_CAL);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 		if (dram_num > 1)
735*4882a593Smuzhiyun 			writel_relaxed(EMC_ZQ_CAL_LONG_CMD_DEV1,
736*4882a593Smuzhiyun 				       emc->regs + EMC_ZQ_CAL);
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	/* flow control marker 3 */
740*4882a593Smuzhiyun 	writel_relaxed(0x1, emc->regs + EMC_UNSTALL_RW_AFTER_CLKCHANGE);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	/*
743*4882a593Smuzhiyun 	 * Read and discard an arbitrary MC register (Note: EMC registers
744*4882a593Smuzhiyun 	 * can't be used) to ensure the register writes are completed.
745*4882a593Smuzhiyun 	 */
746*4882a593Smuzhiyun 	mc_readl(emc->mc, MC_EMEM_ARB_OVERRIDE);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	return 0;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
emc_complete_timing_change(struct tegra_emc * emc,unsigned long rate)751*4882a593Smuzhiyun static int emc_complete_timing_change(struct tegra_emc *emc,
752*4882a593Smuzhiyun 				      unsigned long rate)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	struct emc_timing *timing = emc_find_timing(emc, rate);
755*4882a593Smuzhiyun 	unsigned int dram_num;
756*4882a593Smuzhiyun 	int err;
757*4882a593Smuzhiyun 	u32 v;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	err = readl_relaxed_poll_timeout_atomic(emc->regs + EMC_INTSTATUS, v,
760*4882a593Smuzhiyun 						v & EMC_CLKCHANGE_COMPLETE_INT,
761*4882a593Smuzhiyun 						1, 100);
762*4882a593Smuzhiyun 	if (err) {
763*4882a593Smuzhiyun 		dev_err(emc->dev, "emc-car handshake timeout: %d\n", err);
764*4882a593Smuzhiyun 		return err;
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	/* re-enable auto-refresh */
768*4882a593Smuzhiyun 	dram_num = tegra_mc_get_emem_device_count(emc->mc);
769*4882a593Smuzhiyun 	writel_relaxed(EMC_REFCTRL_ENABLE_ALL(dram_num),
770*4882a593Smuzhiyun 		       emc->regs + EMC_REFCTRL);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	/* restore auto-calibration */
773*4882a593Smuzhiyun 	if (emc->vref_cal_toggle)
774*4882a593Smuzhiyun 		writel_relaxed(timing->emc_auto_cal_interval,
775*4882a593Smuzhiyun 			       emc->regs + EMC_AUTO_CAL_INTERVAL);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	/* restore dynamic self-refresh */
778*4882a593Smuzhiyun 	if (timing->emc_cfg_dyn_self_ref) {
779*4882a593Smuzhiyun 		emc->emc_cfg |= EMC_CFG_DYN_SREF_ENABLE;
780*4882a593Smuzhiyun 		writel_relaxed(emc->emc_cfg, emc->regs + EMC_CFG);
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	/* set number of clocks to wait after each ZQ command */
784*4882a593Smuzhiyun 	if (emc->zcal_long)
785*4882a593Smuzhiyun 		writel_relaxed(timing->emc_zcal_cnt_long,
786*4882a593Smuzhiyun 			       emc->regs + EMC_ZCAL_WAIT_CNT);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	/* wait for writes to settle */
789*4882a593Smuzhiyun 	udelay(2);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	/* update restored timing */
792*4882a593Smuzhiyun 	err = emc_seq_update_timing(emc);
793*4882a593Smuzhiyun 	if (!err)
794*4882a593Smuzhiyun 		emc->bad_state = false;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/* restore early ACK */
797*4882a593Smuzhiyun 	mc_writel(emc->mc, emc->mc_override, MC_EMEM_ARB_OVERRIDE);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	return err;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
emc_unprepare_timing_change(struct tegra_emc * emc,unsigned long rate)802*4882a593Smuzhiyun static int emc_unprepare_timing_change(struct tegra_emc *emc,
803*4882a593Smuzhiyun 				       unsigned long rate)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	if (!emc->bad_state) {
806*4882a593Smuzhiyun 		/* shouldn't ever happen in practice */
807*4882a593Smuzhiyun 		dev_err(emc->dev, "timing configuration can't be reverted\n");
808*4882a593Smuzhiyun 		emc->bad_state = true;
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	return 0;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
emc_clk_change_notify(struct notifier_block * nb,unsigned long msg,void * data)814*4882a593Smuzhiyun static int emc_clk_change_notify(struct notifier_block *nb,
815*4882a593Smuzhiyun 				 unsigned long msg, void *data)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun 	struct tegra_emc *emc = container_of(nb, struct tegra_emc, clk_nb);
818*4882a593Smuzhiyun 	struct clk_notifier_data *cnd = data;
819*4882a593Smuzhiyun 	int err;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	switch (msg) {
822*4882a593Smuzhiyun 	case PRE_RATE_CHANGE:
823*4882a593Smuzhiyun 		/*
824*4882a593Smuzhiyun 		 * Disable interrupt since read accesses are prohibited after
825*4882a593Smuzhiyun 		 * stalling.
826*4882a593Smuzhiyun 		 */
827*4882a593Smuzhiyun 		disable_irq(emc->irq);
828*4882a593Smuzhiyun 		err = emc_prepare_timing_change(emc, cnd->new_rate);
829*4882a593Smuzhiyun 		enable_irq(emc->irq);
830*4882a593Smuzhiyun 		break;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	case ABORT_RATE_CHANGE:
833*4882a593Smuzhiyun 		err = emc_unprepare_timing_change(emc, cnd->old_rate);
834*4882a593Smuzhiyun 		break;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	case POST_RATE_CHANGE:
837*4882a593Smuzhiyun 		err = emc_complete_timing_change(emc, cnd->new_rate);
838*4882a593Smuzhiyun 		break;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	default:
841*4882a593Smuzhiyun 		return NOTIFY_DONE;
842*4882a593Smuzhiyun 	}
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	return notifier_from_errno(err);
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
load_one_timing_from_dt(struct tegra_emc * emc,struct emc_timing * timing,struct device_node * node)847*4882a593Smuzhiyun static int load_one_timing_from_dt(struct tegra_emc *emc,
848*4882a593Smuzhiyun 				   struct emc_timing *timing,
849*4882a593Smuzhiyun 				   struct device_node *node)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	u32 value;
852*4882a593Smuzhiyun 	int err;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	err = of_property_read_u32(node, "clock-frequency", &value);
855*4882a593Smuzhiyun 	if (err) {
856*4882a593Smuzhiyun 		dev_err(emc->dev, "timing %pOF: failed to read rate: %d\n",
857*4882a593Smuzhiyun 			node, err);
858*4882a593Smuzhiyun 		return err;
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	timing->rate = value;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	err = of_property_read_u32_array(node, "nvidia,emc-configuration",
864*4882a593Smuzhiyun 					 timing->data,
865*4882a593Smuzhiyun 					 ARRAY_SIZE(emc_timing_registers));
866*4882a593Smuzhiyun 	if (err) {
867*4882a593Smuzhiyun 		dev_err(emc->dev,
868*4882a593Smuzhiyun 			"timing %pOF: failed to read emc timing data: %d\n",
869*4882a593Smuzhiyun 			node, err);
870*4882a593Smuzhiyun 		return err;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun #define EMC_READ_BOOL(prop, dtprop) \
874*4882a593Smuzhiyun 	timing->prop = of_property_read_bool(node, dtprop);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun #define EMC_READ_U32(prop, dtprop) \
877*4882a593Smuzhiyun 	err = of_property_read_u32(node, dtprop, &timing->prop); \
878*4882a593Smuzhiyun 	if (err) { \
879*4882a593Smuzhiyun 		dev_err(emc->dev, \
880*4882a593Smuzhiyun 			"timing %pOFn: failed to read " #prop ": %d\n", \
881*4882a593Smuzhiyun 			node, err); \
882*4882a593Smuzhiyun 		return err; \
883*4882a593Smuzhiyun 	}
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	EMC_READ_U32(emc_auto_cal_interval, "nvidia,emc-auto-cal-interval")
886*4882a593Smuzhiyun 	EMC_READ_U32(emc_mode_1, "nvidia,emc-mode-1")
887*4882a593Smuzhiyun 	EMC_READ_U32(emc_mode_2, "nvidia,emc-mode-2")
888*4882a593Smuzhiyun 	EMC_READ_U32(emc_mode_reset, "nvidia,emc-mode-reset")
889*4882a593Smuzhiyun 	EMC_READ_U32(emc_zcal_cnt_long, "nvidia,emc-zcal-cnt-long")
890*4882a593Smuzhiyun 	EMC_READ_BOOL(emc_cfg_dyn_self_ref, "nvidia,emc-cfg-dyn-self-ref")
891*4882a593Smuzhiyun 	EMC_READ_BOOL(emc_cfg_periodic_qrst, "nvidia,emc-cfg-periodic-qrst")
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun #undef EMC_READ_U32
894*4882a593Smuzhiyun #undef EMC_READ_BOOL
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	dev_dbg(emc->dev, "%s: %pOF: rate %lu\n", __func__, node, timing->rate);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	return 0;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
cmp_timings(const void * _a,const void * _b)901*4882a593Smuzhiyun static int cmp_timings(const void *_a, const void *_b)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	const struct emc_timing *a = _a;
904*4882a593Smuzhiyun 	const struct emc_timing *b = _b;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	if (a->rate < b->rate)
907*4882a593Smuzhiyun 		return -1;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	if (a->rate > b->rate)
910*4882a593Smuzhiyun 		return 1;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	return 0;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
emc_check_mc_timings(struct tegra_emc * emc)915*4882a593Smuzhiyun static int emc_check_mc_timings(struct tegra_emc *emc)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	struct tegra_mc *mc = emc->mc;
918*4882a593Smuzhiyun 	unsigned int i;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	if (emc->num_timings != mc->num_timings) {
921*4882a593Smuzhiyun 		dev_err(emc->dev, "emc/mc timings number mismatch: %u %u\n",
922*4882a593Smuzhiyun 			emc->num_timings, mc->num_timings);
923*4882a593Smuzhiyun 		return -EINVAL;
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	for (i = 0; i < mc->num_timings; i++) {
927*4882a593Smuzhiyun 		if (emc->timings[i].rate != mc->timings[i].rate) {
928*4882a593Smuzhiyun 			dev_err(emc->dev,
929*4882a593Smuzhiyun 				"emc/mc timing rate mismatch: %lu %lu\n",
930*4882a593Smuzhiyun 				emc->timings[i].rate, mc->timings[i].rate);
931*4882a593Smuzhiyun 			return -EINVAL;
932*4882a593Smuzhiyun 		}
933*4882a593Smuzhiyun 	}
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	return 0;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun 
emc_load_timings_from_dt(struct tegra_emc * emc,struct device_node * node)938*4882a593Smuzhiyun static int emc_load_timings_from_dt(struct tegra_emc *emc,
939*4882a593Smuzhiyun 				    struct device_node *node)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun 	struct device_node *child;
942*4882a593Smuzhiyun 	struct emc_timing *timing;
943*4882a593Smuzhiyun 	int child_count;
944*4882a593Smuzhiyun 	int err;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	child_count = of_get_child_count(node);
947*4882a593Smuzhiyun 	if (!child_count) {
948*4882a593Smuzhiyun 		dev_err(emc->dev, "no memory timings in: %pOF\n", node);
949*4882a593Smuzhiyun 		return -EINVAL;
950*4882a593Smuzhiyun 	}
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	emc->timings = devm_kcalloc(emc->dev, child_count, sizeof(*timing),
953*4882a593Smuzhiyun 				    GFP_KERNEL);
954*4882a593Smuzhiyun 	if (!emc->timings)
955*4882a593Smuzhiyun 		return -ENOMEM;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	emc->num_timings = child_count;
958*4882a593Smuzhiyun 	timing = emc->timings;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	for_each_child_of_node(node, child) {
961*4882a593Smuzhiyun 		err = load_one_timing_from_dt(emc, timing++, child);
962*4882a593Smuzhiyun 		if (err) {
963*4882a593Smuzhiyun 			of_node_put(child);
964*4882a593Smuzhiyun 			return err;
965*4882a593Smuzhiyun 		}
966*4882a593Smuzhiyun 	}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	sort(emc->timings, emc->num_timings, sizeof(*timing), cmp_timings,
969*4882a593Smuzhiyun 	     NULL);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	err = emc_check_mc_timings(emc);
972*4882a593Smuzhiyun 	if (err)
973*4882a593Smuzhiyun 		return err;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	dev_info(emc->dev,
976*4882a593Smuzhiyun 		 "got %u timings for RAM code %u (min %luMHz max %luMHz)\n",
977*4882a593Smuzhiyun 		 emc->num_timings,
978*4882a593Smuzhiyun 		 tegra_read_ram_code(),
979*4882a593Smuzhiyun 		 emc->timings[0].rate / 1000000,
980*4882a593Smuzhiyun 		 emc->timings[emc->num_timings - 1].rate / 1000000);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	return 0;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
emc_find_node_by_ram_code(struct device * dev)985*4882a593Smuzhiyun static struct device_node *emc_find_node_by_ram_code(struct device *dev)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	struct device_node *np;
988*4882a593Smuzhiyun 	u32 value, ram_code;
989*4882a593Smuzhiyun 	int err;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	ram_code = tegra_read_ram_code();
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	for_each_child_of_node(dev->of_node, np) {
994*4882a593Smuzhiyun 		err = of_property_read_u32(np, "nvidia,ram-code", &value);
995*4882a593Smuzhiyun 		if (err || value != ram_code)
996*4882a593Smuzhiyun 			continue;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 		return np;
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	dev_err(dev, "no memory timings for RAM code %u found in device-tree\n",
1002*4882a593Smuzhiyun 		ram_code);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	return NULL;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
emc_setup_hw(struct tegra_emc * emc)1007*4882a593Smuzhiyun static int emc_setup_hw(struct tegra_emc *emc)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	u32 intmask = EMC_REFRESH_OVERFLOW_INT;
1010*4882a593Smuzhiyun 	u32 fbio_cfg5, emc_cfg, emc_dbg;
1011*4882a593Smuzhiyun 	enum emc_dram_type dram_type;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	fbio_cfg5 = readl_relaxed(emc->regs + EMC_FBIO_CFG5);
1014*4882a593Smuzhiyun 	dram_type = fbio_cfg5 & EMC_FBIO_CFG5_DRAM_TYPE_MASK;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	emc_cfg = readl_relaxed(emc->regs + EMC_CFG_2);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	/* enable EMC and CAR to handshake on PLL divider/source changes */
1019*4882a593Smuzhiyun 	emc_cfg |= EMC_CLKCHANGE_REQ_ENABLE;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	/* configure clock change mode accordingly to DRAM type */
1022*4882a593Smuzhiyun 	switch (dram_type) {
1023*4882a593Smuzhiyun 	case DRAM_TYPE_LPDDR2:
1024*4882a593Smuzhiyun 		emc_cfg |= EMC_CLKCHANGE_PD_ENABLE;
1025*4882a593Smuzhiyun 		emc_cfg &= ~EMC_CLKCHANGE_SR_ENABLE;
1026*4882a593Smuzhiyun 		break;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	default:
1029*4882a593Smuzhiyun 		emc_cfg &= ~EMC_CLKCHANGE_SR_ENABLE;
1030*4882a593Smuzhiyun 		emc_cfg &= ~EMC_CLKCHANGE_PD_ENABLE;
1031*4882a593Smuzhiyun 		break;
1032*4882a593Smuzhiyun 	}
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	writel_relaxed(emc_cfg, emc->regs + EMC_CFG_2);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	/* initialize interrupt */
1037*4882a593Smuzhiyun 	writel_relaxed(intmask, emc->regs + EMC_INTMASK);
1038*4882a593Smuzhiyun 	writel_relaxed(0xffffffff, emc->regs + EMC_INTSTATUS);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	/* ensure that unwanted debug features are disabled */
1041*4882a593Smuzhiyun 	emc_dbg = readl_relaxed(emc->regs + EMC_DBG);
1042*4882a593Smuzhiyun 	emc_dbg |= EMC_DBG_CFG_PRIORITY;
1043*4882a593Smuzhiyun 	emc_dbg &= ~EMC_DBG_READ_MUX_ASSEMBLY;
1044*4882a593Smuzhiyun 	emc_dbg &= ~EMC_DBG_WRITE_MUX_ACTIVE;
1045*4882a593Smuzhiyun 	emc_dbg &= ~EMC_DBG_FORCE_UPDATE;
1046*4882a593Smuzhiyun 	writel_relaxed(emc_dbg, emc->regs + EMC_DBG);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	return 0;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun 
emc_round_rate(unsigned long rate,unsigned long min_rate,unsigned long max_rate,void * arg)1051*4882a593Smuzhiyun static long emc_round_rate(unsigned long rate,
1052*4882a593Smuzhiyun 			   unsigned long min_rate,
1053*4882a593Smuzhiyun 			   unsigned long max_rate,
1054*4882a593Smuzhiyun 			   void *arg)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun 	struct emc_timing *timing = NULL;
1057*4882a593Smuzhiyun 	struct tegra_emc *emc = arg;
1058*4882a593Smuzhiyun 	unsigned int i;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	min_rate = min(min_rate, emc->timings[emc->num_timings - 1].rate);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	for (i = 0; i < emc->num_timings; i++) {
1063*4882a593Smuzhiyun 		if (emc->timings[i].rate < rate && i != emc->num_timings - 1)
1064*4882a593Smuzhiyun 			continue;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 		if (emc->timings[i].rate > max_rate) {
1067*4882a593Smuzhiyun 			i = max(i, 1u) - 1;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 			if (emc->timings[i].rate < min_rate)
1070*4882a593Smuzhiyun 				break;
1071*4882a593Smuzhiyun 		}
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 		if (emc->timings[i].rate < min_rate)
1074*4882a593Smuzhiyun 			continue;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 		timing = &emc->timings[i];
1077*4882a593Smuzhiyun 		break;
1078*4882a593Smuzhiyun 	}
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	if (!timing) {
1081*4882a593Smuzhiyun 		dev_err(emc->dev, "no timing for rate %lu min %lu max %lu\n",
1082*4882a593Smuzhiyun 			rate, min_rate, max_rate);
1083*4882a593Smuzhiyun 		return -EINVAL;
1084*4882a593Smuzhiyun 	}
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	return timing->rate;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun /*
1090*4882a593Smuzhiyun  * debugfs interface
1091*4882a593Smuzhiyun  *
1092*4882a593Smuzhiyun  * The memory controller driver exposes some files in debugfs that can be used
1093*4882a593Smuzhiyun  * to control the EMC frequency. The top-level directory can be found here:
1094*4882a593Smuzhiyun  *
1095*4882a593Smuzhiyun  *   /sys/kernel/debug/emc
1096*4882a593Smuzhiyun  *
1097*4882a593Smuzhiyun  * It contains the following files:
1098*4882a593Smuzhiyun  *
1099*4882a593Smuzhiyun  *   - available_rates: This file contains a list of valid, space-separated
1100*4882a593Smuzhiyun  *     EMC frequencies.
1101*4882a593Smuzhiyun  *
1102*4882a593Smuzhiyun  *   - min_rate: Writing a value to this file sets the given frequency as the
1103*4882a593Smuzhiyun  *       floor of the permitted range. If this is higher than the currently
1104*4882a593Smuzhiyun  *       configured EMC frequency, this will cause the frequency to be
1105*4882a593Smuzhiyun  *       increased so that it stays within the valid range.
1106*4882a593Smuzhiyun  *
1107*4882a593Smuzhiyun  *   - max_rate: Similarily to the min_rate file, writing a value to this file
1108*4882a593Smuzhiyun  *       sets the given frequency as the ceiling of the permitted range. If
1109*4882a593Smuzhiyun  *       the value is lower than the currently configured EMC frequency, this
1110*4882a593Smuzhiyun  *       will cause the frequency to be decreased so that it stays within the
1111*4882a593Smuzhiyun  *       valid range.
1112*4882a593Smuzhiyun  */
1113*4882a593Smuzhiyun 
tegra_emc_validate_rate(struct tegra_emc * emc,unsigned long rate)1114*4882a593Smuzhiyun static bool tegra_emc_validate_rate(struct tegra_emc *emc, unsigned long rate)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	unsigned int i;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	for (i = 0; i < emc->num_timings; i++)
1119*4882a593Smuzhiyun 		if (rate == emc->timings[i].rate)
1120*4882a593Smuzhiyun 			return true;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	return false;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun 
tegra_emc_debug_available_rates_show(struct seq_file * s,void * data)1125*4882a593Smuzhiyun static int tegra_emc_debug_available_rates_show(struct seq_file *s, void *data)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun 	struct tegra_emc *emc = s->private;
1128*4882a593Smuzhiyun 	const char *prefix = "";
1129*4882a593Smuzhiyun 	unsigned int i;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	for (i = 0; i < emc->num_timings; i++) {
1132*4882a593Smuzhiyun 		seq_printf(s, "%s%lu", prefix, emc->timings[i].rate);
1133*4882a593Smuzhiyun 		prefix = " ";
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	seq_puts(s, "\n");
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	return 0;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun 
tegra_emc_debug_available_rates_open(struct inode * inode,struct file * file)1141*4882a593Smuzhiyun static int tegra_emc_debug_available_rates_open(struct inode *inode,
1142*4882a593Smuzhiyun 						struct file *file)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun 	return single_open(file, tegra_emc_debug_available_rates_show,
1145*4882a593Smuzhiyun 			   inode->i_private);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun static const struct file_operations tegra_emc_debug_available_rates_fops = {
1149*4882a593Smuzhiyun 	.open = tegra_emc_debug_available_rates_open,
1150*4882a593Smuzhiyun 	.read = seq_read,
1151*4882a593Smuzhiyun 	.llseek = seq_lseek,
1152*4882a593Smuzhiyun 	.release = single_release,
1153*4882a593Smuzhiyun };
1154*4882a593Smuzhiyun 
tegra_emc_debug_min_rate_get(void * data,u64 * rate)1155*4882a593Smuzhiyun static int tegra_emc_debug_min_rate_get(void *data, u64 *rate)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun 	struct tegra_emc *emc = data;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	*rate = emc->debugfs.min_rate;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	return 0;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun 
tegra_emc_debug_min_rate_set(void * data,u64 rate)1164*4882a593Smuzhiyun static int tegra_emc_debug_min_rate_set(void *data, u64 rate)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun 	struct tegra_emc *emc = data;
1167*4882a593Smuzhiyun 	int err;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	if (!tegra_emc_validate_rate(emc, rate))
1170*4882a593Smuzhiyun 		return -EINVAL;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	err = clk_set_min_rate(emc->clk, rate);
1173*4882a593Smuzhiyun 	if (err < 0)
1174*4882a593Smuzhiyun 		return err;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	emc->debugfs.min_rate = rate;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	return 0;
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun DEFINE_SIMPLE_ATTRIBUTE(tegra_emc_debug_min_rate_fops,
1182*4882a593Smuzhiyun 			tegra_emc_debug_min_rate_get,
1183*4882a593Smuzhiyun 			tegra_emc_debug_min_rate_set, "%llu\n");
1184*4882a593Smuzhiyun 
tegra_emc_debug_max_rate_get(void * data,u64 * rate)1185*4882a593Smuzhiyun static int tegra_emc_debug_max_rate_get(void *data, u64 *rate)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun 	struct tegra_emc *emc = data;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	*rate = emc->debugfs.max_rate;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	return 0;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun 
tegra_emc_debug_max_rate_set(void * data,u64 rate)1194*4882a593Smuzhiyun static int tegra_emc_debug_max_rate_set(void *data, u64 rate)
1195*4882a593Smuzhiyun {
1196*4882a593Smuzhiyun 	struct tegra_emc *emc = data;
1197*4882a593Smuzhiyun 	int err;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	if (!tegra_emc_validate_rate(emc, rate))
1200*4882a593Smuzhiyun 		return -EINVAL;
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	err = clk_set_max_rate(emc->clk, rate);
1203*4882a593Smuzhiyun 	if (err < 0)
1204*4882a593Smuzhiyun 		return err;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	emc->debugfs.max_rate = rate;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	return 0;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun DEFINE_SIMPLE_ATTRIBUTE(tegra_emc_debug_max_rate_fops,
1212*4882a593Smuzhiyun 			tegra_emc_debug_max_rate_get,
1213*4882a593Smuzhiyun 			tegra_emc_debug_max_rate_set, "%llu\n");
1214*4882a593Smuzhiyun 
tegra_emc_debugfs_init(struct tegra_emc * emc)1215*4882a593Smuzhiyun static void tegra_emc_debugfs_init(struct tegra_emc *emc)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun 	struct device *dev = emc->dev;
1218*4882a593Smuzhiyun 	unsigned int i;
1219*4882a593Smuzhiyun 	int err;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	emc->debugfs.min_rate = ULONG_MAX;
1222*4882a593Smuzhiyun 	emc->debugfs.max_rate = 0;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	for (i = 0; i < emc->num_timings; i++) {
1225*4882a593Smuzhiyun 		if (emc->timings[i].rate < emc->debugfs.min_rate)
1226*4882a593Smuzhiyun 			emc->debugfs.min_rate = emc->timings[i].rate;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 		if (emc->timings[i].rate > emc->debugfs.max_rate)
1229*4882a593Smuzhiyun 			emc->debugfs.max_rate = emc->timings[i].rate;
1230*4882a593Smuzhiyun 	}
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	if (!emc->num_timings) {
1233*4882a593Smuzhiyun 		emc->debugfs.min_rate = clk_get_rate(emc->clk);
1234*4882a593Smuzhiyun 		emc->debugfs.max_rate = emc->debugfs.min_rate;
1235*4882a593Smuzhiyun 	}
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	err = clk_set_rate_range(emc->clk, emc->debugfs.min_rate,
1238*4882a593Smuzhiyun 				 emc->debugfs.max_rate);
1239*4882a593Smuzhiyun 	if (err < 0) {
1240*4882a593Smuzhiyun 		dev_err(dev, "failed to set rate range [%lu-%lu] for %pC\n",
1241*4882a593Smuzhiyun 			emc->debugfs.min_rate, emc->debugfs.max_rate,
1242*4882a593Smuzhiyun 			emc->clk);
1243*4882a593Smuzhiyun 	}
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	emc->debugfs.root = debugfs_create_dir("emc", NULL);
1246*4882a593Smuzhiyun 	if (!emc->debugfs.root) {
1247*4882a593Smuzhiyun 		dev_err(emc->dev, "failed to create debugfs directory\n");
1248*4882a593Smuzhiyun 		return;
1249*4882a593Smuzhiyun 	}
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	debugfs_create_file("available_rates", 0444, emc->debugfs.root,
1252*4882a593Smuzhiyun 			    emc, &tegra_emc_debug_available_rates_fops);
1253*4882a593Smuzhiyun 	debugfs_create_file("min_rate", 0644, emc->debugfs.root,
1254*4882a593Smuzhiyun 			    emc, &tegra_emc_debug_min_rate_fops);
1255*4882a593Smuzhiyun 	debugfs_create_file("max_rate", 0644, emc->debugfs.root,
1256*4882a593Smuzhiyun 			    emc, &tegra_emc_debug_max_rate_fops);
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun 
tegra_emc_probe(struct platform_device * pdev)1259*4882a593Smuzhiyun static int tegra_emc_probe(struct platform_device *pdev)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun 	struct platform_device *mc;
1262*4882a593Smuzhiyun 	struct device_node *np;
1263*4882a593Smuzhiyun 	struct tegra_emc *emc;
1264*4882a593Smuzhiyun 	int err;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	if (of_get_child_count(pdev->dev.of_node) == 0) {
1267*4882a593Smuzhiyun 		dev_info(&pdev->dev,
1268*4882a593Smuzhiyun 			 "device-tree node doesn't have memory timings\n");
1269*4882a593Smuzhiyun 		return -ENODEV;
1270*4882a593Smuzhiyun 	}
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	np = of_parse_phandle(pdev->dev.of_node, "nvidia,memory-controller", 0);
1273*4882a593Smuzhiyun 	if (!np) {
1274*4882a593Smuzhiyun 		dev_err(&pdev->dev, "could not get memory controller node\n");
1275*4882a593Smuzhiyun 		return -ENOENT;
1276*4882a593Smuzhiyun 	}
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	mc = of_find_device_by_node(np);
1279*4882a593Smuzhiyun 	of_node_put(np);
1280*4882a593Smuzhiyun 	if (!mc)
1281*4882a593Smuzhiyun 		return -ENOENT;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	np = emc_find_node_by_ram_code(&pdev->dev);
1284*4882a593Smuzhiyun 	if (!np)
1285*4882a593Smuzhiyun 		return -EINVAL;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	emc = devm_kzalloc(&pdev->dev, sizeof(*emc), GFP_KERNEL);
1288*4882a593Smuzhiyun 	if (!emc) {
1289*4882a593Smuzhiyun 		of_node_put(np);
1290*4882a593Smuzhiyun 		return -ENOMEM;
1291*4882a593Smuzhiyun 	}
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	emc->mc = platform_get_drvdata(mc);
1294*4882a593Smuzhiyun 	if (!emc->mc)
1295*4882a593Smuzhiyun 		return -EPROBE_DEFER;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	emc->clk_nb.notifier_call = emc_clk_change_notify;
1298*4882a593Smuzhiyun 	emc->dev = &pdev->dev;
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	err = emc_load_timings_from_dt(emc, np);
1301*4882a593Smuzhiyun 	of_node_put(np);
1302*4882a593Smuzhiyun 	if (err)
1303*4882a593Smuzhiyun 		return err;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	emc->regs = devm_platform_ioremap_resource(pdev, 0);
1306*4882a593Smuzhiyun 	if (IS_ERR(emc->regs))
1307*4882a593Smuzhiyun 		return PTR_ERR(emc->regs);
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	err = emc_setup_hw(emc);
1310*4882a593Smuzhiyun 	if (err)
1311*4882a593Smuzhiyun 		return err;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	err = platform_get_irq(pdev, 0);
1314*4882a593Smuzhiyun 	if (err < 0) {
1315*4882a593Smuzhiyun 		dev_err(&pdev->dev, "interrupt not specified: %d\n", err);
1316*4882a593Smuzhiyun 		return err;
1317*4882a593Smuzhiyun 	}
1318*4882a593Smuzhiyun 	emc->irq = err;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	err = devm_request_irq(&pdev->dev, emc->irq, tegra_emc_isr, 0,
1321*4882a593Smuzhiyun 			       dev_name(&pdev->dev), emc);
1322*4882a593Smuzhiyun 	if (err) {
1323*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to request irq: %d\n", err);
1324*4882a593Smuzhiyun 		return err;
1325*4882a593Smuzhiyun 	}
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	tegra20_clk_set_emc_round_callback(emc_round_rate, emc);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	emc->clk = devm_clk_get(&pdev->dev, "emc");
1330*4882a593Smuzhiyun 	if (IS_ERR(emc->clk)) {
1331*4882a593Smuzhiyun 		err = PTR_ERR(emc->clk);
1332*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get emc clock: %d\n", err);
1333*4882a593Smuzhiyun 		goto unset_cb;
1334*4882a593Smuzhiyun 	}
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	err = clk_notifier_register(emc->clk, &emc->clk_nb);
1337*4882a593Smuzhiyun 	if (err) {
1338*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register clk notifier: %d\n",
1339*4882a593Smuzhiyun 			err);
1340*4882a593Smuzhiyun 		goto unset_cb;
1341*4882a593Smuzhiyun 	}
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	platform_set_drvdata(pdev, emc);
1344*4882a593Smuzhiyun 	tegra_emc_debugfs_init(emc);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	return 0;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun unset_cb:
1349*4882a593Smuzhiyun 	tegra20_clk_set_emc_round_callback(NULL, NULL);
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	return err;
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun 
tegra_emc_suspend(struct device * dev)1354*4882a593Smuzhiyun static int tegra_emc_suspend(struct device *dev)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun 	struct tegra_emc *emc = dev_get_drvdata(dev);
1357*4882a593Smuzhiyun 	int err;
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	/* take exclusive control over the clock's rate */
1360*4882a593Smuzhiyun 	err = clk_rate_exclusive_get(emc->clk);
1361*4882a593Smuzhiyun 	if (err) {
1362*4882a593Smuzhiyun 		dev_err(emc->dev, "failed to acquire clk: %d\n", err);
1363*4882a593Smuzhiyun 		return err;
1364*4882a593Smuzhiyun 	}
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	/* suspending in a bad state will hang machine */
1367*4882a593Smuzhiyun 	if (WARN(emc->bad_state, "hardware in a bad state\n"))
1368*4882a593Smuzhiyun 		return -EINVAL;
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	emc->bad_state = true;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	return 0;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun 
tegra_emc_resume(struct device * dev)1375*4882a593Smuzhiyun static int tegra_emc_resume(struct device *dev)
1376*4882a593Smuzhiyun {
1377*4882a593Smuzhiyun 	struct tegra_emc *emc = dev_get_drvdata(dev);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	emc_setup_hw(emc);
1380*4882a593Smuzhiyun 	emc->bad_state = false;
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	clk_rate_exclusive_put(emc->clk);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	return 0;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun static const struct dev_pm_ops tegra_emc_pm_ops = {
1388*4882a593Smuzhiyun 	.suspend = tegra_emc_suspend,
1389*4882a593Smuzhiyun 	.resume = tegra_emc_resume,
1390*4882a593Smuzhiyun };
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun static const struct of_device_id tegra_emc_of_match[] = {
1393*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra30-emc", },
1394*4882a593Smuzhiyun 	{},
1395*4882a593Smuzhiyun };
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun static struct platform_driver tegra_emc_driver = {
1398*4882a593Smuzhiyun 	.probe = tegra_emc_probe,
1399*4882a593Smuzhiyun 	.driver = {
1400*4882a593Smuzhiyun 		.name = "tegra30-emc",
1401*4882a593Smuzhiyun 		.of_match_table = tegra_emc_of_match,
1402*4882a593Smuzhiyun 		.pm = &tegra_emc_pm_ops,
1403*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
1404*4882a593Smuzhiyun 	},
1405*4882a593Smuzhiyun };
1406*4882a593Smuzhiyun 
tegra_emc_init(void)1407*4882a593Smuzhiyun static int __init tegra_emc_init(void)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun 	return platform_driver_register(&tegra_emc_driver);
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun subsys_initcall(tegra_emc_init);
1412