1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Tegra20 External Memory Controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Dmitry Osipenko <digetx@gmail.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/clk/tegra.h>
10*4882a593Smuzhiyun #include <linux/debugfs.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/iopoll.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/sort.h>
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define EMC_INTSTATUS 0x000
25*4882a593Smuzhiyun #define EMC_INTMASK 0x004
26*4882a593Smuzhiyun #define EMC_DBG 0x008
27*4882a593Smuzhiyun #define EMC_TIMING_CONTROL 0x028
28*4882a593Smuzhiyun #define EMC_RC 0x02c
29*4882a593Smuzhiyun #define EMC_RFC 0x030
30*4882a593Smuzhiyun #define EMC_RAS 0x034
31*4882a593Smuzhiyun #define EMC_RP 0x038
32*4882a593Smuzhiyun #define EMC_R2W 0x03c
33*4882a593Smuzhiyun #define EMC_W2R 0x040
34*4882a593Smuzhiyun #define EMC_R2P 0x044
35*4882a593Smuzhiyun #define EMC_W2P 0x048
36*4882a593Smuzhiyun #define EMC_RD_RCD 0x04c
37*4882a593Smuzhiyun #define EMC_WR_RCD 0x050
38*4882a593Smuzhiyun #define EMC_RRD 0x054
39*4882a593Smuzhiyun #define EMC_REXT 0x058
40*4882a593Smuzhiyun #define EMC_WDV 0x05c
41*4882a593Smuzhiyun #define EMC_QUSE 0x060
42*4882a593Smuzhiyun #define EMC_QRST 0x064
43*4882a593Smuzhiyun #define EMC_QSAFE 0x068
44*4882a593Smuzhiyun #define EMC_RDV 0x06c
45*4882a593Smuzhiyun #define EMC_REFRESH 0x070
46*4882a593Smuzhiyun #define EMC_BURST_REFRESH_NUM 0x074
47*4882a593Smuzhiyun #define EMC_PDEX2WR 0x078
48*4882a593Smuzhiyun #define EMC_PDEX2RD 0x07c
49*4882a593Smuzhiyun #define EMC_PCHG2PDEN 0x080
50*4882a593Smuzhiyun #define EMC_ACT2PDEN 0x084
51*4882a593Smuzhiyun #define EMC_AR2PDEN 0x088
52*4882a593Smuzhiyun #define EMC_RW2PDEN 0x08c
53*4882a593Smuzhiyun #define EMC_TXSR 0x090
54*4882a593Smuzhiyun #define EMC_TCKE 0x094
55*4882a593Smuzhiyun #define EMC_TFAW 0x098
56*4882a593Smuzhiyun #define EMC_TRPAB 0x09c
57*4882a593Smuzhiyun #define EMC_TCLKSTABLE 0x0a0
58*4882a593Smuzhiyun #define EMC_TCLKSTOP 0x0a4
59*4882a593Smuzhiyun #define EMC_TREFBW 0x0a8
60*4882a593Smuzhiyun #define EMC_QUSE_EXTRA 0x0ac
61*4882a593Smuzhiyun #define EMC_ODT_WRITE 0x0b0
62*4882a593Smuzhiyun #define EMC_ODT_READ 0x0b4
63*4882a593Smuzhiyun #define EMC_FBIO_CFG5 0x104
64*4882a593Smuzhiyun #define EMC_FBIO_CFG6 0x114
65*4882a593Smuzhiyun #define EMC_AUTO_CAL_INTERVAL 0x2a8
66*4882a593Smuzhiyun #define EMC_CFG_2 0x2b8
67*4882a593Smuzhiyun #define EMC_CFG_DIG_DLL 0x2bc
68*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS 0x2c0
69*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE 0x2c4
70*4882a593Smuzhiyun #define EMC_ZCAL_REF_CNT 0x2e0
71*4882a593Smuzhiyun #define EMC_ZCAL_WAIT_CNT 0x2e4
72*4882a593Smuzhiyun #define EMC_CFG_CLKTRIM_0 0x2d0
73*4882a593Smuzhiyun #define EMC_CFG_CLKTRIM_1 0x2d4
74*4882a593Smuzhiyun #define EMC_CFG_CLKTRIM_2 0x2d8
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define EMC_CLKCHANGE_REQ_ENABLE BIT(0)
77*4882a593Smuzhiyun #define EMC_CLKCHANGE_PD_ENABLE BIT(1)
78*4882a593Smuzhiyun #define EMC_CLKCHANGE_SR_ENABLE BIT(2)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define EMC_TIMING_UPDATE BIT(0)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define EMC_REFRESH_OVERFLOW_INT BIT(3)
83*4882a593Smuzhiyun #define EMC_CLKCHANGE_COMPLETE_INT BIT(4)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define EMC_DBG_READ_MUX_ASSEMBLY BIT(0)
86*4882a593Smuzhiyun #define EMC_DBG_WRITE_MUX_ACTIVE BIT(1)
87*4882a593Smuzhiyun #define EMC_DBG_FORCE_UPDATE BIT(2)
88*4882a593Smuzhiyun #define EMC_DBG_READ_DQM_CTRL BIT(9)
89*4882a593Smuzhiyun #define EMC_DBG_CFG_PRIORITY BIT(24)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static const u16 emc_timing_registers[] = {
92*4882a593Smuzhiyun EMC_RC,
93*4882a593Smuzhiyun EMC_RFC,
94*4882a593Smuzhiyun EMC_RAS,
95*4882a593Smuzhiyun EMC_RP,
96*4882a593Smuzhiyun EMC_R2W,
97*4882a593Smuzhiyun EMC_W2R,
98*4882a593Smuzhiyun EMC_R2P,
99*4882a593Smuzhiyun EMC_W2P,
100*4882a593Smuzhiyun EMC_RD_RCD,
101*4882a593Smuzhiyun EMC_WR_RCD,
102*4882a593Smuzhiyun EMC_RRD,
103*4882a593Smuzhiyun EMC_REXT,
104*4882a593Smuzhiyun EMC_WDV,
105*4882a593Smuzhiyun EMC_QUSE,
106*4882a593Smuzhiyun EMC_QRST,
107*4882a593Smuzhiyun EMC_QSAFE,
108*4882a593Smuzhiyun EMC_RDV,
109*4882a593Smuzhiyun EMC_REFRESH,
110*4882a593Smuzhiyun EMC_BURST_REFRESH_NUM,
111*4882a593Smuzhiyun EMC_PDEX2WR,
112*4882a593Smuzhiyun EMC_PDEX2RD,
113*4882a593Smuzhiyun EMC_PCHG2PDEN,
114*4882a593Smuzhiyun EMC_ACT2PDEN,
115*4882a593Smuzhiyun EMC_AR2PDEN,
116*4882a593Smuzhiyun EMC_RW2PDEN,
117*4882a593Smuzhiyun EMC_TXSR,
118*4882a593Smuzhiyun EMC_TCKE,
119*4882a593Smuzhiyun EMC_TFAW,
120*4882a593Smuzhiyun EMC_TRPAB,
121*4882a593Smuzhiyun EMC_TCLKSTABLE,
122*4882a593Smuzhiyun EMC_TCLKSTOP,
123*4882a593Smuzhiyun EMC_TREFBW,
124*4882a593Smuzhiyun EMC_QUSE_EXTRA,
125*4882a593Smuzhiyun EMC_FBIO_CFG6,
126*4882a593Smuzhiyun EMC_ODT_WRITE,
127*4882a593Smuzhiyun EMC_ODT_READ,
128*4882a593Smuzhiyun EMC_FBIO_CFG5,
129*4882a593Smuzhiyun EMC_CFG_DIG_DLL,
130*4882a593Smuzhiyun EMC_DLL_XFORM_DQS,
131*4882a593Smuzhiyun EMC_DLL_XFORM_QUSE,
132*4882a593Smuzhiyun EMC_ZCAL_REF_CNT,
133*4882a593Smuzhiyun EMC_ZCAL_WAIT_CNT,
134*4882a593Smuzhiyun EMC_AUTO_CAL_INTERVAL,
135*4882a593Smuzhiyun EMC_CFG_CLKTRIM_0,
136*4882a593Smuzhiyun EMC_CFG_CLKTRIM_1,
137*4882a593Smuzhiyun EMC_CFG_CLKTRIM_2,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun struct emc_timing {
141*4882a593Smuzhiyun unsigned long rate;
142*4882a593Smuzhiyun u32 data[ARRAY_SIZE(emc_timing_registers)];
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun struct tegra_emc {
146*4882a593Smuzhiyun struct device *dev;
147*4882a593Smuzhiyun struct notifier_block clk_nb;
148*4882a593Smuzhiyun struct clk *clk;
149*4882a593Smuzhiyun void __iomem *regs;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun struct emc_timing *timings;
152*4882a593Smuzhiyun unsigned int num_timings;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun struct {
155*4882a593Smuzhiyun struct dentry *root;
156*4882a593Smuzhiyun unsigned long min_rate;
157*4882a593Smuzhiyun unsigned long max_rate;
158*4882a593Smuzhiyun } debugfs;
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
tegra_emc_isr(int irq,void * data)161*4882a593Smuzhiyun static irqreturn_t tegra_emc_isr(int irq, void *data)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct tegra_emc *emc = data;
164*4882a593Smuzhiyun u32 intmask = EMC_REFRESH_OVERFLOW_INT;
165*4882a593Smuzhiyun u32 status;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun status = readl_relaxed(emc->regs + EMC_INTSTATUS) & intmask;
168*4882a593Smuzhiyun if (!status)
169*4882a593Smuzhiyun return IRQ_NONE;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* notify about HW problem */
172*4882a593Smuzhiyun if (status & EMC_REFRESH_OVERFLOW_INT)
173*4882a593Smuzhiyun dev_err_ratelimited(emc->dev,
174*4882a593Smuzhiyun "refresh request overflow timeout\n");
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* clear interrupts */
177*4882a593Smuzhiyun writel_relaxed(status, emc->regs + EMC_INTSTATUS);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return IRQ_HANDLED;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
tegra_emc_find_timing(struct tegra_emc * emc,unsigned long rate)182*4882a593Smuzhiyun static struct emc_timing *tegra_emc_find_timing(struct tegra_emc *emc,
183*4882a593Smuzhiyun unsigned long rate)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct emc_timing *timing = NULL;
186*4882a593Smuzhiyun unsigned int i;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun for (i = 0; i < emc->num_timings; i++) {
189*4882a593Smuzhiyun if (emc->timings[i].rate >= rate) {
190*4882a593Smuzhiyun timing = &emc->timings[i];
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (!timing) {
196*4882a593Smuzhiyun dev_err(emc->dev, "no timing for rate %lu\n", rate);
197*4882a593Smuzhiyun return NULL;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return timing;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
emc_prepare_timing_change(struct tegra_emc * emc,unsigned long rate)203*4882a593Smuzhiyun static int emc_prepare_timing_change(struct tegra_emc *emc, unsigned long rate)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct emc_timing *timing = tegra_emc_find_timing(emc, rate);
206*4882a593Smuzhiyun unsigned int i;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (!timing)
209*4882a593Smuzhiyun return -EINVAL;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun dev_dbg(emc->dev, "%s: using timing rate %lu for requested rate %lu\n",
212*4882a593Smuzhiyun __func__, timing->rate, rate);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* program shadow registers */
215*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(timing->data); i++)
216*4882a593Smuzhiyun writel_relaxed(timing->data[i],
217*4882a593Smuzhiyun emc->regs + emc_timing_registers[i]);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* wait until programming has settled */
220*4882a593Smuzhiyun readl_relaxed(emc->regs + emc_timing_registers[i - 1]);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
emc_complete_timing_change(struct tegra_emc * emc,bool flush)225*4882a593Smuzhiyun static int emc_complete_timing_change(struct tegra_emc *emc, bool flush)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun int err;
228*4882a593Smuzhiyun u32 v;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun dev_dbg(emc->dev, "%s: flush %d\n", __func__, flush);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (flush) {
233*4882a593Smuzhiyun /* manually initiate memory timing update */
234*4882a593Smuzhiyun writel_relaxed(EMC_TIMING_UPDATE,
235*4882a593Smuzhiyun emc->regs + EMC_TIMING_CONTROL);
236*4882a593Smuzhiyun return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun err = readl_relaxed_poll_timeout_atomic(emc->regs + EMC_INTSTATUS, v,
240*4882a593Smuzhiyun v & EMC_CLKCHANGE_COMPLETE_INT,
241*4882a593Smuzhiyun 1, 100);
242*4882a593Smuzhiyun if (err) {
243*4882a593Smuzhiyun dev_err(emc->dev, "emc-car handshake timeout: %d\n", err);
244*4882a593Smuzhiyun return err;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
tegra_emc_clk_change_notify(struct notifier_block * nb,unsigned long msg,void * data)250*4882a593Smuzhiyun static int tegra_emc_clk_change_notify(struct notifier_block *nb,
251*4882a593Smuzhiyun unsigned long msg, void *data)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct tegra_emc *emc = container_of(nb, struct tegra_emc, clk_nb);
254*4882a593Smuzhiyun struct clk_notifier_data *cnd = data;
255*4882a593Smuzhiyun int err;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun switch (msg) {
258*4882a593Smuzhiyun case PRE_RATE_CHANGE:
259*4882a593Smuzhiyun err = emc_prepare_timing_change(emc, cnd->new_rate);
260*4882a593Smuzhiyun break;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun case ABORT_RATE_CHANGE:
263*4882a593Smuzhiyun err = emc_prepare_timing_change(emc, cnd->old_rate);
264*4882a593Smuzhiyun if (err)
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun err = emc_complete_timing_change(emc, true);
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun case POST_RATE_CHANGE:
271*4882a593Smuzhiyun err = emc_complete_timing_change(emc, false);
272*4882a593Smuzhiyun break;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun default:
275*4882a593Smuzhiyun return NOTIFY_DONE;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return notifier_from_errno(err);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
load_one_timing_from_dt(struct tegra_emc * emc,struct emc_timing * timing,struct device_node * node)281*4882a593Smuzhiyun static int load_one_timing_from_dt(struct tegra_emc *emc,
282*4882a593Smuzhiyun struct emc_timing *timing,
283*4882a593Smuzhiyun struct device_node *node)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun u32 rate;
286*4882a593Smuzhiyun int err;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (!of_device_is_compatible(node, "nvidia,tegra20-emc-table")) {
289*4882a593Smuzhiyun dev_err(emc->dev, "incompatible DT node: %pOF\n", node);
290*4882a593Smuzhiyun return -EINVAL;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun err = of_property_read_u32(node, "clock-frequency", &rate);
294*4882a593Smuzhiyun if (err) {
295*4882a593Smuzhiyun dev_err(emc->dev, "timing %pOF: failed to read rate: %d\n",
296*4882a593Smuzhiyun node, err);
297*4882a593Smuzhiyun return err;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun err = of_property_read_u32_array(node, "nvidia,emc-registers",
301*4882a593Smuzhiyun timing->data,
302*4882a593Smuzhiyun ARRAY_SIZE(emc_timing_registers));
303*4882a593Smuzhiyun if (err) {
304*4882a593Smuzhiyun dev_err(emc->dev,
305*4882a593Smuzhiyun "timing %pOF: failed to read emc timing data: %d\n",
306*4882a593Smuzhiyun node, err);
307*4882a593Smuzhiyun return err;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * The EMC clock rate is twice the bus rate, and the bus rate is
312*4882a593Smuzhiyun * measured in kHz.
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun timing->rate = rate * 2 * 1000;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun dev_dbg(emc->dev, "%s: %pOF: EMC rate %lu\n",
317*4882a593Smuzhiyun __func__, node, timing->rate);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return 0;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
cmp_timings(const void * _a,const void * _b)322*4882a593Smuzhiyun static int cmp_timings(const void *_a, const void *_b)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun const struct emc_timing *a = _a;
325*4882a593Smuzhiyun const struct emc_timing *b = _b;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (a->rate < b->rate)
328*4882a593Smuzhiyun return -1;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun if (a->rate > b->rate)
331*4882a593Smuzhiyun return 1;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
tegra_emc_load_timings_from_dt(struct tegra_emc * emc,struct device_node * node)336*4882a593Smuzhiyun static int tegra_emc_load_timings_from_dt(struct tegra_emc *emc,
337*4882a593Smuzhiyun struct device_node *node)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct device_node *child;
340*4882a593Smuzhiyun struct emc_timing *timing;
341*4882a593Smuzhiyun int child_count;
342*4882a593Smuzhiyun int err;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun child_count = of_get_child_count(node);
345*4882a593Smuzhiyun if (!child_count) {
346*4882a593Smuzhiyun dev_err(emc->dev, "no memory timings in DT node: %pOF\n", node);
347*4882a593Smuzhiyun return -EINVAL;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun emc->timings = devm_kcalloc(emc->dev, child_count, sizeof(*timing),
351*4882a593Smuzhiyun GFP_KERNEL);
352*4882a593Smuzhiyun if (!emc->timings)
353*4882a593Smuzhiyun return -ENOMEM;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun emc->num_timings = child_count;
356*4882a593Smuzhiyun timing = emc->timings;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun for_each_child_of_node(node, child) {
359*4882a593Smuzhiyun err = load_one_timing_from_dt(emc, timing++, child);
360*4882a593Smuzhiyun if (err) {
361*4882a593Smuzhiyun of_node_put(child);
362*4882a593Smuzhiyun return err;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun sort(emc->timings, emc->num_timings, sizeof(*timing), cmp_timings,
367*4882a593Smuzhiyun NULL);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun dev_info(emc->dev,
370*4882a593Smuzhiyun "got %u timings for RAM code %u (min %luMHz max %luMHz)\n",
371*4882a593Smuzhiyun emc->num_timings,
372*4882a593Smuzhiyun tegra_read_ram_code(),
373*4882a593Smuzhiyun emc->timings[0].rate / 1000000,
374*4882a593Smuzhiyun emc->timings[emc->num_timings - 1].rate / 1000000);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun static struct device_node *
tegra_emc_find_node_by_ram_code(struct device * dev)380*4882a593Smuzhiyun tegra_emc_find_node_by_ram_code(struct device *dev)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct device_node *np;
383*4882a593Smuzhiyun u32 value, ram_code;
384*4882a593Smuzhiyun int err;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (!of_property_read_bool(dev->of_node, "nvidia,use-ram-code"))
387*4882a593Smuzhiyun return of_node_get(dev->of_node);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun ram_code = tegra_read_ram_code();
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun for (np = of_find_node_by_name(dev->of_node, "emc-tables"); np;
392*4882a593Smuzhiyun np = of_find_node_by_name(np, "emc-tables")) {
393*4882a593Smuzhiyun err = of_property_read_u32(np, "nvidia,ram-code", &value);
394*4882a593Smuzhiyun if (err || value != ram_code) {
395*4882a593Smuzhiyun of_node_put(np);
396*4882a593Smuzhiyun continue;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun return np;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun dev_err(dev, "no memory timings for RAM code %u found in device tree\n",
403*4882a593Smuzhiyun ram_code);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun return NULL;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
emc_setup_hw(struct tegra_emc * emc)408*4882a593Smuzhiyun static int emc_setup_hw(struct tegra_emc *emc)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun u32 intmask = EMC_REFRESH_OVERFLOW_INT;
411*4882a593Smuzhiyun u32 emc_cfg, emc_dbg;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun emc_cfg = readl_relaxed(emc->regs + EMC_CFG_2);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /*
416*4882a593Smuzhiyun * Depending on a memory type, DRAM should enter either self-refresh
417*4882a593Smuzhiyun * or power-down state on EMC clock change.
418*4882a593Smuzhiyun */
419*4882a593Smuzhiyun if (!(emc_cfg & EMC_CLKCHANGE_PD_ENABLE) &&
420*4882a593Smuzhiyun !(emc_cfg & EMC_CLKCHANGE_SR_ENABLE)) {
421*4882a593Smuzhiyun dev_err(emc->dev,
422*4882a593Smuzhiyun "bootloader didn't specify DRAM auto-suspend mode\n");
423*4882a593Smuzhiyun return -EINVAL;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* enable EMC and CAR to handshake on PLL divider/source changes */
427*4882a593Smuzhiyun emc_cfg |= EMC_CLKCHANGE_REQ_ENABLE;
428*4882a593Smuzhiyun writel_relaxed(emc_cfg, emc->regs + EMC_CFG_2);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* initialize interrupt */
431*4882a593Smuzhiyun writel_relaxed(intmask, emc->regs + EMC_INTMASK);
432*4882a593Smuzhiyun writel_relaxed(intmask, emc->regs + EMC_INTSTATUS);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* ensure that unwanted debug features are disabled */
435*4882a593Smuzhiyun emc_dbg = readl_relaxed(emc->regs + EMC_DBG);
436*4882a593Smuzhiyun emc_dbg |= EMC_DBG_CFG_PRIORITY;
437*4882a593Smuzhiyun emc_dbg &= ~EMC_DBG_READ_MUX_ASSEMBLY;
438*4882a593Smuzhiyun emc_dbg &= ~EMC_DBG_WRITE_MUX_ACTIVE;
439*4882a593Smuzhiyun emc_dbg &= ~EMC_DBG_FORCE_UPDATE;
440*4882a593Smuzhiyun writel_relaxed(emc_dbg, emc->regs + EMC_DBG);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun return 0;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
emc_round_rate(unsigned long rate,unsigned long min_rate,unsigned long max_rate,void * arg)445*4882a593Smuzhiyun static long emc_round_rate(unsigned long rate,
446*4882a593Smuzhiyun unsigned long min_rate,
447*4882a593Smuzhiyun unsigned long max_rate,
448*4882a593Smuzhiyun void *arg)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun struct emc_timing *timing = NULL;
451*4882a593Smuzhiyun struct tegra_emc *emc = arg;
452*4882a593Smuzhiyun unsigned int i;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun min_rate = min(min_rate, emc->timings[emc->num_timings - 1].rate);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun for (i = 0; i < emc->num_timings; i++) {
457*4882a593Smuzhiyun if (emc->timings[i].rate < rate && i != emc->num_timings - 1)
458*4882a593Smuzhiyun continue;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (emc->timings[i].rate > max_rate) {
461*4882a593Smuzhiyun i = max(i, 1u) - 1;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun if (emc->timings[i].rate < min_rate)
464*4882a593Smuzhiyun break;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (emc->timings[i].rate < min_rate)
468*4882a593Smuzhiyun continue;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun timing = &emc->timings[i];
471*4882a593Smuzhiyun break;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (!timing) {
475*4882a593Smuzhiyun dev_err(emc->dev, "no timing for rate %lu min %lu max %lu\n",
476*4882a593Smuzhiyun rate, min_rate, max_rate);
477*4882a593Smuzhiyun return -EINVAL;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun return timing->rate;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /*
484*4882a593Smuzhiyun * debugfs interface
485*4882a593Smuzhiyun *
486*4882a593Smuzhiyun * The memory controller driver exposes some files in debugfs that can be used
487*4882a593Smuzhiyun * to control the EMC frequency. The top-level directory can be found here:
488*4882a593Smuzhiyun *
489*4882a593Smuzhiyun * /sys/kernel/debug/emc
490*4882a593Smuzhiyun *
491*4882a593Smuzhiyun * It contains the following files:
492*4882a593Smuzhiyun *
493*4882a593Smuzhiyun * - available_rates: This file contains a list of valid, space-separated
494*4882a593Smuzhiyun * EMC frequencies.
495*4882a593Smuzhiyun *
496*4882a593Smuzhiyun * - min_rate: Writing a value to this file sets the given frequency as the
497*4882a593Smuzhiyun * floor of the permitted range. If this is higher than the currently
498*4882a593Smuzhiyun * configured EMC frequency, this will cause the frequency to be
499*4882a593Smuzhiyun * increased so that it stays within the valid range.
500*4882a593Smuzhiyun *
501*4882a593Smuzhiyun * - max_rate: Similarily to the min_rate file, writing a value to this file
502*4882a593Smuzhiyun * sets the given frequency as the ceiling of the permitted range. If
503*4882a593Smuzhiyun * the value is lower than the currently configured EMC frequency, this
504*4882a593Smuzhiyun * will cause the frequency to be decreased so that it stays within the
505*4882a593Smuzhiyun * valid range.
506*4882a593Smuzhiyun */
507*4882a593Smuzhiyun
tegra_emc_validate_rate(struct tegra_emc * emc,unsigned long rate)508*4882a593Smuzhiyun static bool tegra_emc_validate_rate(struct tegra_emc *emc, unsigned long rate)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun unsigned int i;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun for (i = 0; i < emc->num_timings; i++)
513*4882a593Smuzhiyun if (rate == emc->timings[i].rate)
514*4882a593Smuzhiyun return true;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return false;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
tegra_emc_debug_available_rates_show(struct seq_file * s,void * data)519*4882a593Smuzhiyun static int tegra_emc_debug_available_rates_show(struct seq_file *s, void *data)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun struct tegra_emc *emc = s->private;
522*4882a593Smuzhiyun const char *prefix = "";
523*4882a593Smuzhiyun unsigned int i;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun for (i = 0; i < emc->num_timings; i++) {
526*4882a593Smuzhiyun seq_printf(s, "%s%lu", prefix, emc->timings[i].rate);
527*4882a593Smuzhiyun prefix = " ";
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun seq_puts(s, "\n");
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun return 0;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
tegra_emc_debug_available_rates_open(struct inode * inode,struct file * file)535*4882a593Smuzhiyun static int tegra_emc_debug_available_rates_open(struct inode *inode,
536*4882a593Smuzhiyun struct file *file)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun return single_open(file, tegra_emc_debug_available_rates_show,
539*4882a593Smuzhiyun inode->i_private);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static const struct file_operations tegra_emc_debug_available_rates_fops = {
543*4882a593Smuzhiyun .open = tegra_emc_debug_available_rates_open,
544*4882a593Smuzhiyun .read = seq_read,
545*4882a593Smuzhiyun .llseek = seq_lseek,
546*4882a593Smuzhiyun .release = single_release,
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun
tegra_emc_debug_min_rate_get(void * data,u64 * rate)549*4882a593Smuzhiyun static int tegra_emc_debug_min_rate_get(void *data, u64 *rate)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun struct tegra_emc *emc = data;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun *rate = emc->debugfs.min_rate;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
tegra_emc_debug_min_rate_set(void * data,u64 rate)558*4882a593Smuzhiyun static int tegra_emc_debug_min_rate_set(void *data, u64 rate)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct tegra_emc *emc = data;
561*4882a593Smuzhiyun int err;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (!tegra_emc_validate_rate(emc, rate))
564*4882a593Smuzhiyun return -EINVAL;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun err = clk_set_min_rate(emc->clk, rate);
567*4882a593Smuzhiyun if (err < 0)
568*4882a593Smuzhiyun return err;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun emc->debugfs.min_rate = rate;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun DEFINE_SIMPLE_ATTRIBUTE(tegra_emc_debug_min_rate_fops,
576*4882a593Smuzhiyun tegra_emc_debug_min_rate_get,
577*4882a593Smuzhiyun tegra_emc_debug_min_rate_set, "%llu\n");
578*4882a593Smuzhiyun
tegra_emc_debug_max_rate_get(void * data,u64 * rate)579*4882a593Smuzhiyun static int tegra_emc_debug_max_rate_get(void *data, u64 *rate)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct tegra_emc *emc = data;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun *rate = emc->debugfs.max_rate;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
tegra_emc_debug_max_rate_set(void * data,u64 rate)588*4882a593Smuzhiyun static int tegra_emc_debug_max_rate_set(void *data, u64 rate)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun struct tegra_emc *emc = data;
591*4882a593Smuzhiyun int err;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (!tegra_emc_validate_rate(emc, rate))
594*4882a593Smuzhiyun return -EINVAL;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun err = clk_set_max_rate(emc->clk, rate);
597*4882a593Smuzhiyun if (err < 0)
598*4882a593Smuzhiyun return err;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun emc->debugfs.max_rate = rate;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun return 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun DEFINE_SIMPLE_ATTRIBUTE(tegra_emc_debug_max_rate_fops,
606*4882a593Smuzhiyun tegra_emc_debug_max_rate_get,
607*4882a593Smuzhiyun tegra_emc_debug_max_rate_set, "%llu\n");
608*4882a593Smuzhiyun
tegra_emc_debugfs_init(struct tegra_emc * emc)609*4882a593Smuzhiyun static void tegra_emc_debugfs_init(struct tegra_emc *emc)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun struct device *dev = emc->dev;
612*4882a593Smuzhiyun unsigned int i;
613*4882a593Smuzhiyun int err;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun emc->debugfs.min_rate = ULONG_MAX;
616*4882a593Smuzhiyun emc->debugfs.max_rate = 0;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun for (i = 0; i < emc->num_timings; i++) {
619*4882a593Smuzhiyun if (emc->timings[i].rate < emc->debugfs.min_rate)
620*4882a593Smuzhiyun emc->debugfs.min_rate = emc->timings[i].rate;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun if (emc->timings[i].rate > emc->debugfs.max_rate)
623*4882a593Smuzhiyun emc->debugfs.max_rate = emc->timings[i].rate;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun if (!emc->num_timings) {
627*4882a593Smuzhiyun emc->debugfs.min_rate = clk_get_rate(emc->clk);
628*4882a593Smuzhiyun emc->debugfs.max_rate = emc->debugfs.min_rate;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun err = clk_set_rate_range(emc->clk, emc->debugfs.min_rate,
632*4882a593Smuzhiyun emc->debugfs.max_rate);
633*4882a593Smuzhiyun if (err < 0) {
634*4882a593Smuzhiyun dev_err(dev, "failed to set rate range [%lu-%lu] for %pC\n",
635*4882a593Smuzhiyun emc->debugfs.min_rate, emc->debugfs.max_rate,
636*4882a593Smuzhiyun emc->clk);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun emc->debugfs.root = debugfs_create_dir("emc", NULL);
640*4882a593Smuzhiyun if (!emc->debugfs.root) {
641*4882a593Smuzhiyun dev_err(emc->dev, "failed to create debugfs directory\n");
642*4882a593Smuzhiyun return;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun debugfs_create_file("available_rates", 0444, emc->debugfs.root,
646*4882a593Smuzhiyun emc, &tegra_emc_debug_available_rates_fops);
647*4882a593Smuzhiyun debugfs_create_file("min_rate", 0644, emc->debugfs.root,
648*4882a593Smuzhiyun emc, &tegra_emc_debug_min_rate_fops);
649*4882a593Smuzhiyun debugfs_create_file("max_rate", 0644, emc->debugfs.root,
650*4882a593Smuzhiyun emc, &tegra_emc_debug_max_rate_fops);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
tegra_emc_probe(struct platform_device * pdev)653*4882a593Smuzhiyun static int tegra_emc_probe(struct platform_device *pdev)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun struct device_node *np;
656*4882a593Smuzhiyun struct tegra_emc *emc;
657*4882a593Smuzhiyun struct resource *res;
658*4882a593Smuzhiyun int irq, err;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* driver has nothing to do in a case of memory timing absence */
661*4882a593Smuzhiyun if (of_get_child_count(pdev->dev.of_node) == 0) {
662*4882a593Smuzhiyun dev_info(&pdev->dev,
663*4882a593Smuzhiyun "EMC device tree node doesn't have memory timings\n");
664*4882a593Smuzhiyun return 0;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
668*4882a593Smuzhiyun if (irq < 0) {
669*4882a593Smuzhiyun dev_err(&pdev->dev, "interrupt not specified\n");
670*4882a593Smuzhiyun dev_err(&pdev->dev, "please update your device tree\n");
671*4882a593Smuzhiyun return irq;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun np = tegra_emc_find_node_by_ram_code(&pdev->dev);
675*4882a593Smuzhiyun if (!np)
676*4882a593Smuzhiyun return -EINVAL;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun emc = devm_kzalloc(&pdev->dev, sizeof(*emc), GFP_KERNEL);
679*4882a593Smuzhiyun if (!emc) {
680*4882a593Smuzhiyun of_node_put(np);
681*4882a593Smuzhiyun return -ENOMEM;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun emc->clk_nb.notifier_call = tegra_emc_clk_change_notify;
685*4882a593Smuzhiyun emc->dev = &pdev->dev;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun err = tegra_emc_load_timings_from_dt(emc, np);
688*4882a593Smuzhiyun of_node_put(np);
689*4882a593Smuzhiyun if (err)
690*4882a593Smuzhiyun return err;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
693*4882a593Smuzhiyun emc->regs = devm_ioremap_resource(&pdev->dev, res);
694*4882a593Smuzhiyun if (IS_ERR(emc->regs))
695*4882a593Smuzhiyun return PTR_ERR(emc->regs);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun err = emc_setup_hw(emc);
698*4882a593Smuzhiyun if (err)
699*4882a593Smuzhiyun return err;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, irq, tegra_emc_isr, 0,
702*4882a593Smuzhiyun dev_name(&pdev->dev), emc);
703*4882a593Smuzhiyun if (err) {
704*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request IRQ#%u: %d\n", irq, err);
705*4882a593Smuzhiyun return err;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun tegra20_clk_set_emc_round_callback(emc_round_rate, emc);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun emc->clk = devm_clk_get(&pdev->dev, "emc");
711*4882a593Smuzhiyun if (IS_ERR(emc->clk)) {
712*4882a593Smuzhiyun err = PTR_ERR(emc->clk);
713*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get emc clock: %d\n", err);
714*4882a593Smuzhiyun goto unset_cb;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun err = clk_notifier_register(emc->clk, &emc->clk_nb);
718*4882a593Smuzhiyun if (err) {
719*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register clk notifier: %d\n",
720*4882a593Smuzhiyun err);
721*4882a593Smuzhiyun goto unset_cb;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun platform_set_drvdata(pdev, emc);
725*4882a593Smuzhiyun tegra_emc_debugfs_init(emc);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun return 0;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun unset_cb:
730*4882a593Smuzhiyun tegra20_clk_set_emc_round_callback(NULL, NULL);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun return err;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun static const struct of_device_id tegra_emc_of_match[] = {
736*4882a593Smuzhiyun { .compatible = "nvidia,tegra20-emc", },
737*4882a593Smuzhiyun {},
738*4882a593Smuzhiyun };
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun static struct platform_driver tegra_emc_driver = {
741*4882a593Smuzhiyun .probe = tegra_emc_probe,
742*4882a593Smuzhiyun .driver = {
743*4882a593Smuzhiyun .name = "tegra20-emc",
744*4882a593Smuzhiyun .of_match_table = tegra_emc_of_match,
745*4882a593Smuzhiyun .suppress_bind_attrs = true,
746*4882a593Smuzhiyun },
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun
tegra_emc_init(void)749*4882a593Smuzhiyun static int __init tegra_emc_init(void)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun return platform_driver_register(&tegra_emc_driver);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun subsys_initcall(tegra_emc_init);
754