xref: /OK3568_Linux_fs/kernel/drivers/memory/tegra/tegra124-emc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014, NVIDIA CORPORATION.  All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author:
6*4882a593Smuzhiyun  *	Mikko Perttunen <mperttunen@nvidia.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/clkdev.h>
12*4882a593Smuzhiyun #include <linux/debugfs.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/sort.h>
19*4882a593Smuzhiyun #include <linux/string.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <soc/tegra/emc.h>
22*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
23*4882a593Smuzhiyun #include <soc/tegra/mc.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define EMC_FBIO_CFG5				0x104
26*4882a593Smuzhiyun #define	EMC_FBIO_CFG5_DRAM_TYPE_MASK		0x3
27*4882a593Smuzhiyun #define	EMC_FBIO_CFG5_DRAM_TYPE_SHIFT		0
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define EMC_INTSTATUS				0x0
30*4882a593Smuzhiyun #define EMC_INTSTATUS_CLKCHANGE_COMPLETE	BIT(4)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define EMC_CFG					0xc
33*4882a593Smuzhiyun #define EMC_CFG_DRAM_CLKSTOP_PD			BIT(31)
34*4882a593Smuzhiyun #define EMC_CFG_DRAM_CLKSTOP_SR			BIT(30)
35*4882a593Smuzhiyun #define EMC_CFG_DRAM_ACPD			BIT(29)
36*4882a593Smuzhiyun #define EMC_CFG_DYN_SREF			BIT(28)
37*4882a593Smuzhiyun #define EMC_CFG_PWR_MASK			((0xF << 28) | BIT(18))
38*4882a593Smuzhiyun #define EMC_CFG_DSR_VTTGEN_DRV_EN		BIT(18)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define EMC_REFCTRL				0x20
41*4882a593Smuzhiyun #define EMC_REFCTRL_DEV_SEL_SHIFT		0
42*4882a593Smuzhiyun #define EMC_REFCTRL_ENABLE			BIT(31)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define EMC_TIMING_CONTROL			0x28
45*4882a593Smuzhiyun #define EMC_RC					0x2c
46*4882a593Smuzhiyun #define EMC_RFC					0x30
47*4882a593Smuzhiyun #define EMC_RAS					0x34
48*4882a593Smuzhiyun #define EMC_RP					0x38
49*4882a593Smuzhiyun #define EMC_R2W					0x3c
50*4882a593Smuzhiyun #define EMC_W2R					0x40
51*4882a593Smuzhiyun #define EMC_R2P					0x44
52*4882a593Smuzhiyun #define EMC_W2P					0x48
53*4882a593Smuzhiyun #define EMC_RD_RCD				0x4c
54*4882a593Smuzhiyun #define EMC_WR_RCD				0x50
55*4882a593Smuzhiyun #define EMC_RRD					0x54
56*4882a593Smuzhiyun #define EMC_REXT				0x58
57*4882a593Smuzhiyun #define EMC_WDV					0x5c
58*4882a593Smuzhiyun #define EMC_QUSE				0x60
59*4882a593Smuzhiyun #define EMC_QRST				0x64
60*4882a593Smuzhiyun #define EMC_QSAFE				0x68
61*4882a593Smuzhiyun #define EMC_RDV					0x6c
62*4882a593Smuzhiyun #define EMC_REFRESH				0x70
63*4882a593Smuzhiyun #define EMC_BURST_REFRESH_NUM			0x74
64*4882a593Smuzhiyun #define EMC_PDEX2WR				0x78
65*4882a593Smuzhiyun #define EMC_PDEX2RD				0x7c
66*4882a593Smuzhiyun #define EMC_PCHG2PDEN				0x80
67*4882a593Smuzhiyun #define EMC_ACT2PDEN				0x84
68*4882a593Smuzhiyun #define EMC_AR2PDEN				0x88
69*4882a593Smuzhiyun #define EMC_RW2PDEN				0x8c
70*4882a593Smuzhiyun #define EMC_TXSR				0x90
71*4882a593Smuzhiyun #define EMC_TCKE				0x94
72*4882a593Smuzhiyun #define EMC_TFAW				0x98
73*4882a593Smuzhiyun #define EMC_TRPAB				0x9c
74*4882a593Smuzhiyun #define EMC_TCLKSTABLE				0xa0
75*4882a593Smuzhiyun #define EMC_TCLKSTOP				0xa4
76*4882a593Smuzhiyun #define EMC_TREFBW				0xa8
77*4882a593Smuzhiyun #define EMC_ODT_WRITE				0xb0
78*4882a593Smuzhiyun #define EMC_ODT_READ				0xb4
79*4882a593Smuzhiyun #define EMC_WEXT				0xb8
80*4882a593Smuzhiyun #define EMC_CTT					0xbc
81*4882a593Smuzhiyun #define EMC_RFC_SLR				0xc0
82*4882a593Smuzhiyun #define EMC_MRS_WAIT_CNT2			0xc4
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define EMC_MRS_WAIT_CNT			0xc8
85*4882a593Smuzhiyun #define EMC_MRS_WAIT_CNT_SHORT_WAIT_SHIFT	0
86*4882a593Smuzhiyun #define EMC_MRS_WAIT_CNT_SHORT_WAIT_MASK	\
87*4882a593Smuzhiyun 	(0x3FF << EMC_MRS_WAIT_CNT_SHORT_WAIT_SHIFT)
88*4882a593Smuzhiyun #define EMC_MRS_WAIT_CNT_LONG_WAIT_SHIFT	16
89*4882a593Smuzhiyun #define EMC_MRS_WAIT_CNT_LONG_WAIT_MASK		\
90*4882a593Smuzhiyun 	(0x3FF << EMC_MRS_WAIT_CNT_LONG_WAIT_SHIFT)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define EMC_MRS					0xcc
93*4882a593Smuzhiyun #define EMC_MODE_SET_DLL_RESET			BIT(8)
94*4882a593Smuzhiyun #define EMC_MODE_SET_LONG_CNT			BIT(26)
95*4882a593Smuzhiyun #define EMC_EMRS				0xd0
96*4882a593Smuzhiyun #define EMC_REF					0xd4
97*4882a593Smuzhiyun #define EMC_PRE					0xd8
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define EMC_SELF_REF				0xe0
100*4882a593Smuzhiyun #define EMC_SELF_REF_CMD_ENABLED		BIT(0)
101*4882a593Smuzhiyun #define EMC_SELF_REF_DEV_SEL_SHIFT		30
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define EMC_MRW					0xe8
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define EMC_MRR					0xec
106*4882a593Smuzhiyun #define EMC_MRR_MA_SHIFT			16
107*4882a593Smuzhiyun #define LPDDR2_MR4_TEMP_SHIFT			0
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define EMC_XM2DQSPADCTRL3			0xf8
110*4882a593Smuzhiyun #define EMC_FBIO_SPARE				0x100
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define EMC_FBIO_CFG6				0x114
113*4882a593Smuzhiyun #define EMC_EMRS2				0x12c
114*4882a593Smuzhiyun #define EMC_MRW2				0x134
115*4882a593Smuzhiyun #define EMC_MRW4				0x13c
116*4882a593Smuzhiyun #define EMC_EINPUT				0x14c
117*4882a593Smuzhiyun #define EMC_EINPUT_DURATION			0x150
118*4882a593Smuzhiyun #define EMC_PUTERM_EXTRA			0x154
119*4882a593Smuzhiyun #define EMC_TCKESR				0x158
120*4882a593Smuzhiyun #define EMC_TPD					0x15c
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define EMC_AUTO_CAL_CONFIG			0x2a4
123*4882a593Smuzhiyun #define EMC_AUTO_CAL_CONFIG_AUTO_CAL_START	BIT(31)
124*4882a593Smuzhiyun #define EMC_AUTO_CAL_INTERVAL			0x2a8
125*4882a593Smuzhiyun #define EMC_AUTO_CAL_STATUS			0x2ac
126*4882a593Smuzhiyun #define EMC_AUTO_CAL_STATUS_ACTIVE		BIT(31)
127*4882a593Smuzhiyun #define EMC_STATUS				0x2b4
128*4882a593Smuzhiyun #define EMC_STATUS_TIMING_UPDATE_STALLED	BIT(23)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define EMC_CFG_2				0x2b8
131*4882a593Smuzhiyun #define EMC_CFG_2_MODE_SHIFT			0
132*4882a593Smuzhiyun #define EMC_CFG_2_DIS_STP_OB_CLK_DURING_NON_WR	BIT(6)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define EMC_CFG_DIG_DLL				0x2bc
135*4882a593Smuzhiyun #define EMC_CFG_DIG_DLL_PERIOD			0x2c0
136*4882a593Smuzhiyun #define EMC_RDV_MASK				0x2cc
137*4882a593Smuzhiyun #define EMC_WDV_MASK				0x2d0
138*4882a593Smuzhiyun #define EMC_CTT_DURATION			0x2d8
139*4882a593Smuzhiyun #define EMC_CTT_TERM_CTRL			0x2dc
140*4882a593Smuzhiyun #define EMC_ZCAL_INTERVAL			0x2e0
141*4882a593Smuzhiyun #define EMC_ZCAL_WAIT_CNT			0x2e4
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define EMC_ZQ_CAL				0x2ec
144*4882a593Smuzhiyun #define EMC_ZQ_CAL_CMD				BIT(0)
145*4882a593Smuzhiyun #define EMC_ZQ_CAL_LONG				BIT(4)
146*4882a593Smuzhiyun #define EMC_ZQ_CAL_LONG_CMD_DEV0		\
147*4882a593Smuzhiyun 	(DRAM_DEV_SEL_0 | EMC_ZQ_CAL_LONG | EMC_ZQ_CAL_CMD)
148*4882a593Smuzhiyun #define EMC_ZQ_CAL_LONG_CMD_DEV1		\
149*4882a593Smuzhiyun 	(DRAM_DEV_SEL_1 | EMC_ZQ_CAL_LONG | EMC_ZQ_CAL_CMD)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define EMC_XM2CMDPADCTRL			0x2f0
152*4882a593Smuzhiyun #define EMC_XM2DQSPADCTRL			0x2f8
153*4882a593Smuzhiyun #define EMC_XM2DQSPADCTRL2			0x2fc
154*4882a593Smuzhiyun #define EMC_XM2DQSPADCTRL2_RX_FT_REC_ENABLE	BIT(0)
155*4882a593Smuzhiyun #define EMC_XM2DQSPADCTRL2_VREF_ENABLE		BIT(5)
156*4882a593Smuzhiyun #define EMC_XM2DQPADCTRL			0x300
157*4882a593Smuzhiyun #define EMC_XM2DQPADCTRL2			0x304
158*4882a593Smuzhiyun #define EMC_XM2CLKPADCTRL			0x308
159*4882a593Smuzhiyun #define EMC_XM2COMPPADCTRL			0x30c
160*4882a593Smuzhiyun #define EMC_XM2VTTGENPADCTRL			0x310
161*4882a593Smuzhiyun #define EMC_XM2VTTGENPADCTRL2			0x314
162*4882a593Smuzhiyun #define EMC_XM2VTTGENPADCTRL3			0x318
163*4882a593Smuzhiyun #define EMC_XM2DQSPADCTRL4			0x320
164*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS0			0x328
165*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS1			0x32c
166*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS2			0x330
167*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS3			0x334
168*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS4			0x338
169*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS5			0x33c
170*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS6			0x340
171*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS7			0x344
172*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE0			0x348
173*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE1			0x34c
174*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE2			0x350
175*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE3			0x354
176*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE4			0x358
177*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE5			0x35c
178*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE6			0x360
179*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE7			0x364
180*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQ0			0x368
181*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQ1			0x36c
182*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQ2			0x370
183*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQ3			0x374
184*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS0			0x3a8
185*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS1			0x3ac
186*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS2			0x3b0
187*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS3			0x3b4
188*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS4			0x3b8
189*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS5			0x3bc
190*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS6			0x3c0
191*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS7			0x3c4
192*4882a593Smuzhiyun #define EMC_STALL_THEN_EXE_AFTER_CLKCHANGE	0x3cc
193*4882a593Smuzhiyun #define EMC_SEL_DPD_CTRL			0x3d8
194*4882a593Smuzhiyun #define EMC_SEL_DPD_CTRL_DATA_SEL_DPD		BIT(8)
195*4882a593Smuzhiyun #define EMC_SEL_DPD_CTRL_ODT_SEL_DPD		BIT(5)
196*4882a593Smuzhiyun #define EMC_SEL_DPD_CTRL_RESET_SEL_DPD		BIT(4)
197*4882a593Smuzhiyun #define EMC_SEL_DPD_CTRL_CA_SEL_DPD		BIT(3)
198*4882a593Smuzhiyun #define EMC_SEL_DPD_CTRL_CLK_SEL_DPD		BIT(2)
199*4882a593Smuzhiyun #define EMC_SEL_DPD_CTRL_DDR3_MASK	\
200*4882a593Smuzhiyun 	((0xf << 2) | BIT(8))
201*4882a593Smuzhiyun #define EMC_SEL_DPD_CTRL_MASK \
202*4882a593Smuzhiyun 	((0x3 << 2) | BIT(5) | BIT(8))
203*4882a593Smuzhiyun #define EMC_PRE_REFRESH_REQ_CNT			0x3dc
204*4882a593Smuzhiyun #define EMC_DYN_SELF_REF_CONTROL		0x3e0
205*4882a593Smuzhiyun #define EMC_TXSRDLL				0x3e4
206*4882a593Smuzhiyun #define EMC_CCFIFO_ADDR				0x3e8
207*4882a593Smuzhiyun #define EMC_CCFIFO_DATA				0x3ec
208*4882a593Smuzhiyun #define EMC_CCFIFO_STATUS			0x3f0
209*4882a593Smuzhiyun #define EMC_CDB_CNTL_1				0x3f4
210*4882a593Smuzhiyun #define EMC_CDB_CNTL_2				0x3f8
211*4882a593Smuzhiyun #define EMC_XM2CLKPADCTRL2			0x3fc
212*4882a593Smuzhiyun #define EMC_AUTO_CAL_CONFIG2			0x458
213*4882a593Smuzhiyun #define EMC_AUTO_CAL_CONFIG3			0x45c
214*4882a593Smuzhiyun #define EMC_IBDLY				0x468
215*4882a593Smuzhiyun #define EMC_DLL_XFORM_ADDR0			0x46c
216*4882a593Smuzhiyun #define EMC_DLL_XFORM_ADDR1			0x470
217*4882a593Smuzhiyun #define EMC_DLL_XFORM_ADDR2			0x474
218*4882a593Smuzhiyun #define EMC_DSR_VTTGEN_DRV			0x47c
219*4882a593Smuzhiyun #define EMC_TXDSRVTTGEN				0x480
220*4882a593Smuzhiyun #define EMC_XM2CMDPADCTRL4			0x484
221*4882a593Smuzhiyun #define EMC_XM2CMDPADCTRL5			0x488
222*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS8			0x4a0
223*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS9			0x4a4
224*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS10			0x4a8
225*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS11			0x4ac
226*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS12			0x4b0
227*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS13			0x4b4
228*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS14			0x4b8
229*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQS15			0x4bc
230*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE8			0x4c0
231*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE9			0x4c4
232*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE10			0x4c8
233*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE11			0x4cc
234*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE12			0x4d0
235*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE13			0x4d4
236*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE14			0x4d8
237*4882a593Smuzhiyun #define EMC_DLL_XFORM_QUSE15			0x4dc
238*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQ4			0x4e0
239*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQ5			0x4e4
240*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQ6			0x4e8
241*4882a593Smuzhiyun #define EMC_DLL_XFORM_DQ7			0x4ec
242*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS8			0x520
243*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS9			0x524
244*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS10			0x528
245*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS11			0x52c
246*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS12			0x530
247*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS13			0x534
248*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS14			0x538
249*4882a593Smuzhiyun #define EMC_DLI_TRIM_TXDQS15			0x53c
250*4882a593Smuzhiyun #define EMC_CDB_CNTL_3				0x540
251*4882a593Smuzhiyun #define EMC_XM2DQSPADCTRL5			0x544
252*4882a593Smuzhiyun #define EMC_XM2DQSPADCTRL6			0x548
253*4882a593Smuzhiyun #define EMC_XM2DQPADCTRL3			0x54c
254*4882a593Smuzhiyun #define EMC_DLL_XFORM_ADDR3			0x550
255*4882a593Smuzhiyun #define EMC_DLL_XFORM_ADDR4			0x554
256*4882a593Smuzhiyun #define EMC_DLL_XFORM_ADDR5			0x558
257*4882a593Smuzhiyun #define EMC_CFG_PIPE				0x560
258*4882a593Smuzhiyun #define EMC_QPOP				0x564
259*4882a593Smuzhiyun #define EMC_QUSE_WIDTH				0x568
260*4882a593Smuzhiyun #define EMC_PUTERM_WIDTH			0x56c
261*4882a593Smuzhiyun #define EMC_BGBIAS_CTL0				0x570
262*4882a593Smuzhiyun #define EMC_BGBIAS_CTL0_BIAS0_DSC_E_PWRD_IBIAS_RX BIT(3)
263*4882a593Smuzhiyun #define EMC_BGBIAS_CTL0_BIAS0_DSC_E_PWRD_IBIAS_VTTGEN BIT(2)
264*4882a593Smuzhiyun #define EMC_BGBIAS_CTL0_BIAS0_DSC_E_PWRD	BIT(1)
265*4882a593Smuzhiyun #define EMC_PUTERM_ADJ				0x574
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #define DRAM_DEV_SEL_ALL			0
268*4882a593Smuzhiyun #define DRAM_DEV_SEL_0				BIT(31)
269*4882a593Smuzhiyun #define DRAM_DEV_SEL_1				BIT(30)
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #define EMC_CFG_POWER_FEATURES_MASK		\
272*4882a593Smuzhiyun 	(EMC_CFG_DYN_SREF | EMC_CFG_DRAM_ACPD | EMC_CFG_DRAM_CLKSTOP_SR | \
273*4882a593Smuzhiyun 	EMC_CFG_DRAM_CLKSTOP_PD | EMC_CFG_DSR_VTTGEN_DRV_EN)
274*4882a593Smuzhiyun #define EMC_REFCTRL_DEV_SEL(n) (((n > 1) ? 0 : 2) << EMC_REFCTRL_DEV_SEL_SHIFT)
275*4882a593Smuzhiyun #define EMC_DRAM_DEV_SEL(n) ((n > 1) ? DRAM_DEV_SEL_ALL : DRAM_DEV_SEL_0)
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /* Maximum amount of time in us. to wait for changes to become effective */
278*4882a593Smuzhiyun #define EMC_STATUS_UPDATE_TIMEOUT		1000
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun enum emc_dram_type {
281*4882a593Smuzhiyun 	DRAM_TYPE_DDR3 = 0,
282*4882a593Smuzhiyun 	DRAM_TYPE_DDR1 = 1,
283*4882a593Smuzhiyun 	DRAM_TYPE_LPDDR3 = 2,
284*4882a593Smuzhiyun 	DRAM_TYPE_DDR2 = 3
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun enum emc_dll_change {
288*4882a593Smuzhiyun 	DLL_CHANGE_NONE,
289*4882a593Smuzhiyun 	DLL_CHANGE_ON,
290*4882a593Smuzhiyun 	DLL_CHANGE_OFF
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static const unsigned long emc_burst_regs[] = {
294*4882a593Smuzhiyun 	EMC_RC,
295*4882a593Smuzhiyun 	EMC_RFC,
296*4882a593Smuzhiyun 	EMC_RFC_SLR,
297*4882a593Smuzhiyun 	EMC_RAS,
298*4882a593Smuzhiyun 	EMC_RP,
299*4882a593Smuzhiyun 	EMC_R2W,
300*4882a593Smuzhiyun 	EMC_W2R,
301*4882a593Smuzhiyun 	EMC_R2P,
302*4882a593Smuzhiyun 	EMC_W2P,
303*4882a593Smuzhiyun 	EMC_RD_RCD,
304*4882a593Smuzhiyun 	EMC_WR_RCD,
305*4882a593Smuzhiyun 	EMC_RRD,
306*4882a593Smuzhiyun 	EMC_REXT,
307*4882a593Smuzhiyun 	EMC_WEXT,
308*4882a593Smuzhiyun 	EMC_WDV,
309*4882a593Smuzhiyun 	EMC_WDV_MASK,
310*4882a593Smuzhiyun 	EMC_QUSE,
311*4882a593Smuzhiyun 	EMC_QUSE_WIDTH,
312*4882a593Smuzhiyun 	EMC_IBDLY,
313*4882a593Smuzhiyun 	EMC_EINPUT,
314*4882a593Smuzhiyun 	EMC_EINPUT_DURATION,
315*4882a593Smuzhiyun 	EMC_PUTERM_EXTRA,
316*4882a593Smuzhiyun 	EMC_PUTERM_WIDTH,
317*4882a593Smuzhiyun 	EMC_PUTERM_ADJ,
318*4882a593Smuzhiyun 	EMC_CDB_CNTL_1,
319*4882a593Smuzhiyun 	EMC_CDB_CNTL_2,
320*4882a593Smuzhiyun 	EMC_CDB_CNTL_3,
321*4882a593Smuzhiyun 	EMC_QRST,
322*4882a593Smuzhiyun 	EMC_QSAFE,
323*4882a593Smuzhiyun 	EMC_RDV,
324*4882a593Smuzhiyun 	EMC_RDV_MASK,
325*4882a593Smuzhiyun 	EMC_REFRESH,
326*4882a593Smuzhiyun 	EMC_BURST_REFRESH_NUM,
327*4882a593Smuzhiyun 	EMC_PRE_REFRESH_REQ_CNT,
328*4882a593Smuzhiyun 	EMC_PDEX2WR,
329*4882a593Smuzhiyun 	EMC_PDEX2RD,
330*4882a593Smuzhiyun 	EMC_PCHG2PDEN,
331*4882a593Smuzhiyun 	EMC_ACT2PDEN,
332*4882a593Smuzhiyun 	EMC_AR2PDEN,
333*4882a593Smuzhiyun 	EMC_RW2PDEN,
334*4882a593Smuzhiyun 	EMC_TXSR,
335*4882a593Smuzhiyun 	EMC_TXSRDLL,
336*4882a593Smuzhiyun 	EMC_TCKE,
337*4882a593Smuzhiyun 	EMC_TCKESR,
338*4882a593Smuzhiyun 	EMC_TPD,
339*4882a593Smuzhiyun 	EMC_TFAW,
340*4882a593Smuzhiyun 	EMC_TRPAB,
341*4882a593Smuzhiyun 	EMC_TCLKSTABLE,
342*4882a593Smuzhiyun 	EMC_TCLKSTOP,
343*4882a593Smuzhiyun 	EMC_TREFBW,
344*4882a593Smuzhiyun 	EMC_FBIO_CFG6,
345*4882a593Smuzhiyun 	EMC_ODT_WRITE,
346*4882a593Smuzhiyun 	EMC_ODT_READ,
347*4882a593Smuzhiyun 	EMC_FBIO_CFG5,
348*4882a593Smuzhiyun 	EMC_CFG_DIG_DLL,
349*4882a593Smuzhiyun 	EMC_CFG_DIG_DLL_PERIOD,
350*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS0,
351*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS1,
352*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS2,
353*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS3,
354*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS4,
355*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS5,
356*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS6,
357*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS7,
358*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS8,
359*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS9,
360*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS10,
361*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS11,
362*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS12,
363*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS13,
364*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS14,
365*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQS15,
366*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE0,
367*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE1,
368*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE2,
369*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE3,
370*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE4,
371*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE5,
372*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE6,
373*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE7,
374*4882a593Smuzhiyun 	EMC_DLL_XFORM_ADDR0,
375*4882a593Smuzhiyun 	EMC_DLL_XFORM_ADDR1,
376*4882a593Smuzhiyun 	EMC_DLL_XFORM_ADDR2,
377*4882a593Smuzhiyun 	EMC_DLL_XFORM_ADDR3,
378*4882a593Smuzhiyun 	EMC_DLL_XFORM_ADDR4,
379*4882a593Smuzhiyun 	EMC_DLL_XFORM_ADDR5,
380*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE8,
381*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE9,
382*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE10,
383*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE11,
384*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE12,
385*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE13,
386*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE14,
387*4882a593Smuzhiyun 	EMC_DLL_XFORM_QUSE15,
388*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS0,
389*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS1,
390*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS2,
391*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS3,
392*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS4,
393*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS5,
394*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS6,
395*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS7,
396*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS8,
397*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS9,
398*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS10,
399*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS11,
400*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS12,
401*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS13,
402*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS14,
403*4882a593Smuzhiyun 	EMC_DLI_TRIM_TXDQS15,
404*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQ0,
405*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQ1,
406*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQ2,
407*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQ3,
408*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQ4,
409*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQ5,
410*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQ6,
411*4882a593Smuzhiyun 	EMC_DLL_XFORM_DQ7,
412*4882a593Smuzhiyun 	EMC_XM2CMDPADCTRL,
413*4882a593Smuzhiyun 	EMC_XM2CMDPADCTRL4,
414*4882a593Smuzhiyun 	EMC_XM2CMDPADCTRL5,
415*4882a593Smuzhiyun 	EMC_XM2DQPADCTRL2,
416*4882a593Smuzhiyun 	EMC_XM2DQPADCTRL3,
417*4882a593Smuzhiyun 	EMC_XM2CLKPADCTRL,
418*4882a593Smuzhiyun 	EMC_XM2CLKPADCTRL2,
419*4882a593Smuzhiyun 	EMC_XM2COMPPADCTRL,
420*4882a593Smuzhiyun 	EMC_XM2VTTGENPADCTRL,
421*4882a593Smuzhiyun 	EMC_XM2VTTGENPADCTRL2,
422*4882a593Smuzhiyun 	EMC_XM2VTTGENPADCTRL3,
423*4882a593Smuzhiyun 	EMC_XM2DQSPADCTRL3,
424*4882a593Smuzhiyun 	EMC_XM2DQSPADCTRL4,
425*4882a593Smuzhiyun 	EMC_XM2DQSPADCTRL5,
426*4882a593Smuzhiyun 	EMC_XM2DQSPADCTRL6,
427*4882a593Smuzhiyun 	EMC_DSR_VTTGEN_DRV,
428*4882a593Smuzhiyun 	EMC_TXDSRVTTGEN,
429*4882a593Smuzhiyun 	EMC_FBIO_SPARE,
430*4882a593Smuzhiyun 	EMC_ZCAL_WAIT_CNT,
431*4882a593Smuzhiyun 	EMC_MRS_WAIT_CNT2,
432*4882a593Smuzhiyun 	EMC_CTT,
433*4882a593Smuzhiyun 	EMC_CTT_DURATION,
434*4882a593Smuzhiyun 	EMC_CFG_PIPE,
435*4882a593Smuzhiyun 	EMC_DYN_SELF_REF_CONTROL,
436*4882a593Smuzhiyun 	EMC_QPOP
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun struct emc_timing {
440*4882a593Smuzhiyun 	unsigned long rate;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	u32 emc_burst_data[ARRAY_SIZE(emc_burst_regs)];
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	u32 emc_auto_cal_config;
445*4882a593Smuzhiyun 	u32 emc_auto_cal_config2;
446*4882a593Smuzhiyun 	u32 emc_auto_cal_config3;
447*4882a593Smuzhiyun 	u32 emc_auto_cal_interval;
448*4882a593Smuzhiyun 	u32 emc_bgbias_ctl0;
449*4882a593Smuzhiyun 	u32 emc_cfg;
450*4882a593Smuzhiyun 	u32 emc_cfg_2;
451*4882a593Smuzhiyun 	u32 emc_ctt_term_ctrl;
452*4882a593Smuzhiyun 	u32 emc_mode_1;
453*4882a593Smuzhiyun 	u32 emc_mode_2;
454*4882a593Smuzhiyun 	u32 emc_mode_4;
455*4882a593Smuzhiyun 	u32 emc_mode_reset;
456*4882a593Smuzhiyun 	u32 emc_mrs_wait_cnt;
457*4882a593Smuzhiyun 	u32 emc_sel_dpd_ctrl;
458*4882a593Smuzhiyun 	u32 emc_xm2dqspadctrl2;
459*4882a593Smuzhiyun 	u32 emc_zcal_cnt_long;
460*4882a593Smuzhiyun 	u32 emc_zcal_interval;
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun struct tegra_emc {
464*4882a593Smuzhiyun 	struct device *dev;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	struct tegra_mc *mc;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	void __iomem *regs;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	struct clk *clk;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	enum emc_dram_type dram_type;
473*4882a593Smuzhiyun 	unsigned int dram_num;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	struct emc_timing last_timing;
476*4882a593Smuzhiyun 	struct emc_timing *timings;
477*4882a593Smuzhiyun 	unsigned int num_timings;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	struct {
480*4882a593Smuzhiyun 		struct dentry *root;
481*4882a593Smuzhiyun 		unsigned long min_rate;
482*4882a593Smuzhiyun 		unsigned long max_rate;
483*4882a593Smuzhiyun 	} debugfs;
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /* Timing change sequence functions */
487*4882a593Smuzhiyun 
emc_ccfifo_writel(struct tegra_emc * emc,u32 value,unsigned long offset)488*4882a593Smuzhiyun static void emc_ccfifo_writel(struct tegra_emc *emc, u32 value,
489*4882a593Smuzhiyun 			      unsigned long offset)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	writel(value, emc->regs + EMC_CCFIFO_DATA);
492*4882a593Smuzhiyun 	writel(offset, emc->regs + EMC_CCFIFO_ADDR);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
emc_seq_update_timing(struct tegra_emc * emc)495*4882a593Smuzhiyun static void emc_seq_update_timing(struct tegra_emc *emc)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	unsigned int i;
498*4882a593Smuzhiyun 	u32 value;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	writel(1, emc->regs + EMC_TIMING_CONTROL);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	for (i = 0; i < EMC_STATUS_UPDATE_TIMEOUT; ++i) {
503*4882a593Smuzhiyun 		value = readl(emc->regs + EMC_STATUS);
504*4882a593Smuzhiyun 		if ((value & EMC_STATUS_TIMING_UPDATE_STALLED) == 0)
505*4882a593Smuzhiyun 			return;
506*4882a593Smuzhiyun 		udelay(1);
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	dev_err(emc->dev, "timing update timed out\n");
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
emc_seq_disable_auto_cal(struct tegra_emc * emc)512*4882a593Smuzhiyun static void emc_seq_disable_auto_cal(struct tegra_emc *emc)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	unsigned int i;
515*4882a593Smuzhiyun 	u32 value;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	writel(0, emc->regs + EMC_AUTO_CAL_INTERVAL);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	for (i = 0; i < EMC_STATUS_UPDATE_TIMEOUT; ++i) {
520*4882a593Smuzhiyun 		value = readl(emc->regs + EMC_AUTO_CAL_STATUS);
521*4882a593Smuzhiyun 		if ((value & EMC_AUTO_CAL_STATUS_ACTIVE) == 0)
522*4882a593Smuzhiyun 			return;
523*4882a593Smuzhiyun 		udelay(1);
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	dev_err(emc->dev, "auto cal disable timed out\n");
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
emc_seq_wait_clkchange(struct tegra_emc * emc)529*4882a593Smuzhiyun static void emc_seq_wait_clkchange(struct tegra_emc *emc)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	unsigned int i;
532*4882a593Smuzhiyun 	u32 value;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	for (i = 0; i < EMC_STATUS_UPDATE_TIMEOUT; ++i) {
535*4882a593Smuzhiyun 		value = readl(emc->regs + EMC_INTSTATUS);
536*4882a593Smuzhiyun 		if (value & EMC_INTSTATUS_CLKCHANGE_COMPLETE)
537*4882a593Smuzhiyun 			return;
538*4882a593Smuzhiyun 		udelay(1);
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	dev_err(emc->dev, "clock change timed out\n");
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
tegra_emc_find_timing(struct tegra_emc * emc,unsigned long rate)544*4882a593Smuzhiyun static struct emc_timing *tegra_emc_find_timing(struct tegra_emc *emc,
545*4882a593Smuzhiyun 						unsigned long rate)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	struct emc_timing *timing = NULL;
548*4882a593Smuzhiyun 	unsigned int i;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	for (i = 0; i < emc->num_timings; i++) {
551*4882a593Smuzhiyun 		if (emc->timings[i].rate == rate) {
552*4882a593Smuzhiyun 			timing = &emc->timings[i];
553*4882a593Smuzhiyun 			break;
554*4882a593Smuzhiyun 		}
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	if (!timing) {
558*4882a593Smuzhiyun 		dev_err(emc->dev, "no timing for rate %lu\n", rate);
559*4882a593Smuzhiyun 		return NULL;
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	return timing;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
tegra_emc_prepare_timing_change(struct tegra_emc * emc,unsigned long rate)565*4882a593Smuzhiyun int tegra_emc_prepare_timing_change(struct tegra_emc *emc,
566*4882a593Smuzhiyun 				    unsigned long rate)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	struct emc_timing *timing = tegra_emc_find_timing(emc, rate);
569*4882a593Smuzhiyun 	struct emc_timing *last = &emc->last_timing;
570*4882a593Smuzhiyun 	enum emc_dll_change dll_change;
571*4882a593Smuzhiyun 	unsigned int pre_wait = 0;
572*4882a593Smuzhiyun 	u32 val, val2, mask;
573*4882a593Smuzhiyun 	bool update = false;
574*4882a593Smuzhiyun 	unsigned int i;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	if (!timing)
577*4882a593Smuzhiyun 		return -ENOENT;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if ((last->emc_mode_1 & 0x1) == (timing->emc_mode_1 & 0x1))
580*4882a593Smuzhiyun 		dll_change = DLL_CHANGE_NONE;
581*4882a593Smuzhiyun 	else if (timing->emc_mode_1 & 0x1)
582*4882a593Smuzhiyun 		dll_change = DLL_CHANGE_ON;
583*4882a593Smuzhiyun 	else
584*4882a593Smuzhiyun 		dll_change = DLL_CHANGE_OFF;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* Clear CLKCHANGE_COMPLETE interrupts */
587*4882a593Smuzhiyun 	writel(EMC_INTSTATUS_CLKCHANGE_COMPLETE, emc->regs + EMC_INTSTATUS);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* Disable dynamic self-refresh */
590*4882a593Smuzhiyun 	val = readl(emc->regs + EMC_CFG);
591*4882a593Smuzhiyun 	if (val & EMC_CFG_PWR_MASK) {
592*4882a593Smuzhiyun 		val &= ~EMC_CFG_POWER_FEATURES_MASK;
593*4882a593Smuzhiyun 		writel(val, emc->regs + EMC_CFG);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 		pre_wait = 5;
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/* Disable SEL_DPD_CTRL for clock change */
599*4882a593Smuzhiyun 	if (emc->dram_type == DRAM_TYPE_DDR3)
600*4882a593Smuzhiyun 		mask = EMC_SEL_DPD_CTRL_DDR3_MASK;
601*4882a593Smuzhiyun 	else
602*4882a593Smuzhiyun 		mask = EMC_SEL_DPD_CTRL_MASK;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	val = readl(emc->regs + EMC_SEL_DPD_CTRL);
605*4882a593Smuzhiyun 	if (val & mask) {
606*4882a593Smuzhiyun 		val &= ~mask;
607*4882a593Smuzhiyun 		writel(val, emc->regs + EMC_SEL_DPD_CTRL);
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* Prepare DQ/DQS for clock change */
611*4882a593Smuzhiyun 	val = readl(emc->regs + EMC_BGBIAS_CTL0);
612*4882a593Smuzhiyun 	val2 = last->emc_bgbias_ctl0;
613*4882a593Smuzhiyun 	if (!(timing->emc_bgbias_ctl0 &
614*4882a593Smuzhiyun 	      EMC_BGBIAS_CTL0_BIAS0_DSC_E_PWRD_IBIAS_RX) &&
615*4882a593Smuzhiyun 	    (val & EMC_BGBIAS_CTL0_BIAS0_DSC_E_PWRD_IBIAS_RX)) {
616*4882a593Smuzhiyun 		val2 &= ~EMC_BGBIAS_CTL0_BIAS0_DSC_E_PWRD_IBIAS_RX;
617*4882a593Smuzhiyun 		update = true;
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	if ((val & EMC_BGBIAS_CTL0_BIAS0_DSC_E_PWRD) ||
621*4882a593Smuzhiyun 	    (val & EMC_BGBIAS_CTL0_BIAS0_DSC_E_PWRD_IBIAS_VTTGEN)) {
622*4882a593Smuzhiyun 		update = true;
623*4882a593Smuzhiyun 	}
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	if (update) {
626*4882a593Smuzhiyun 		writel(val2, emc->regs + EMC_BGBIAS_CTL0);
627*4882a593Smuzhiyun 		if (pre_wait < 5)
628*4882a593Smuzhiyun 			pre_wait = 5;
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	update = false;
632*4882a593Smuzhiyun 	val = readl(emc->regs + EMC_XM2DQSPADCTRL2);
633*4882a593Smuzhiyun 	if (timing->emc_xm2dqspadctrl2 & EMC_XM2DQSPADCTRL2_VREF_ENABLE &&
634*4882a593Smuzhiyun 	    !(val & EMC_XM2DQSPADCTRL2_VREF_ENABLE)) {
635*4882a593Smuzhiyun 		val |= EMC_XM2DQSPADCTRL2_VREF_ENABLE;
636*4882a593Smuzhiyun 		update = true;
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	if (timing->emc_xm2dqspadctrl2 & EMC_XM2DQSPADCTRL2_RX_FT_REC_ENABLE &&
640*4882a593Smuzhiyun 	    !(val & EMC_XM2DQSPADCTRL2_RX_FT_REC_ENABLE)) {
641*4882a593Smuzhiyun 		val |= EMC_XM2DQSPADCTRL2_RX_FT_REC_ENABLE;
642*4882a593Smuzhiyun 		update = true;
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	if (update) {
646*4882a593Smuzhiyun 		writel(val, emc->regs + EMC_XM2DQSPADCTRL2);
647*4882a593Smuzhiyun 		if (pre_wait < 30)
648*4882a593Smuzhiyun 			pre_wait = 30;
649*4882a593Smuzhiyun 	}
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/* Wait to settle */
652*4882a593Smuzhiyun 	if (pre_wait) {
653*4882a593Smuzhiyun 		emc_seq_update_timing(emc);
654*4882a593Smuzhiyun 		udelay(pre_wait);
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	/* Program CTT_TERM control */
658*4882a593Smuzhiyun 	if (last->emc_ctt_term_ctrl != timing->emc_ctt_term_ctrl) {
659*4882a593Smuzhiyun 		emc_seq_disable_auto_cal(emc);
660*4882a593Smuzhiyun 		writel(timing->emc_ctt_term_ctrl,
661*4882a593Smuzhiyun 		       emc->regs + EMC_CTT_TERM_CTRL);
662*4882a593Smuzhiyun 		emc_seq_update_timing(emc);
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	/* Program burst shadow registers */
666*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(timing->emc_burst_data); ++i)
667*4882a593Smuzhiyun 		writel(timing->emc_burst_data[i],
668*4882a593Smuzhiyun 		       emc->regs + emc_burst_regs[i]);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	writel(timing->emc_xm2dqspadctrl2, emc->regs + EMC_XM2DQSPADCTRL2);
671*4882a593Smuzhiyun 	writel(timing->emc_zcal_interval, emc->regs + EMC_ZCAL_INTERVAL);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	tegra_mc_write_emem_configuration(emc->mc, timing->rate);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	val = timing->emc_cfg & ~EMC_CFG_POWER_FEATURES_MASK;
676*4882a593Smuzhiyun 	emc_ccfifo_writel(emc, val, EMC_CFG);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	/* Program AUTO_CAL_CONFIG */
679*4882a593Smuzhiyun 	if (timing->emc_auto_cal_config2 != last->emc_auto_cal_config2)
680*4882a593Smuzhiyun 		emc_ccfifo_writel(emc, timing->emc_auto_cal_config2,
681*4882a593Smuzhiyun 				  EMC_AUTO_CAL_CONFIG2);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (timing->emc_auto_cal_config3 != last->emc_auto_cal_config3)
684*4882a593Smuzhiyun 		emc_ccfifo_writel(emc, timing->emc_auto_cal_config3,
685*4882a593Smuzhiyun 				  EMC_AUTO_CAL_CONFIG3);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	if (timing->emc_auto_cal_config != last->emc_auto_cal_config) {
688*4882a593Smuzhiyun 		val = timing->emc_auto_cal_config;
689*4882a593Smuzhiyun 		val &= EMC_AUTO_CAL_CONFIG_AUTO_CAL_START;
690*4882a593Smuzhiyun 		emc_ccfifo_writel(emc, val, EMC_AUTO_CAL_CONFIG);
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	/* DDR3: predict MRS long wait count */
694*4882a593Smuzhiyun 	if (emc->dram_type == DRAM_TYPE_DDR3 &&
695*4882a593Smuzhiyun 	    dll_change == DLL_CHANGE_ON) {
696*4882a593Smuzhiyun 		u32 cnt = 512;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 		if (timing->emc_zcal_interval != 0 &&
699*4882a593Smuzhiyun 		    last->emc_zcal_interval == 0)
700*4882a593Smuzhiyun 			cnt -= emc->dram_num * 256;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 		val = (timing->emc_mrs_wait_cnt
703*4882a593Smuzhiyun 			& EMC_MRS_WAIT_CNT_SHORT_WAIT_MASK)
704*4882a593Smuzhiyun 			>> EMC_MRS_WAIT_CNT_SHORT_WAIT_SHIFT;
705*4882a593Smuzhiyun 		if (cnt < val)
706*4882a593Smuzhiyun 			cnt = val;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 		val = timing->emc_mrs_wait_cnt
709*4882a593Smuzhiyun 			& ~EMC_MRS_WAIT_CNT_LONG_WAIT_MASK;
710*4882a593Smuzhiyun 		val |= (cnt << EMC_MRS_WAIT_CNT_LONG_WAIT_SHIFT)
711*4882a593Smuzhiyun 			& EMC_MRS_WAIT_CNT_LONG_WAIT_MASK;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 		writel(val, emc->regs + EMC_MRS_WAIT_CNT);
714*4882a593Smuzhiyun 	}
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	val = timing->emc_cfg_2;
717*4882a593Smuzhiyun 	val &= ~EMC_CFG_2_DIS_STP_OB_CLK_DURING_NON_WR;
718*4882a593Smuzhiyun 	emc_ccfifo_writel(emc, val, EMC_CFG_2);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	/* DDR3: Turn off DLL and enter self-refresh */
721*4882a593Smuzhiyun 	if (emc->dram_type == DRAM_TYPE_DDR3 && dll_change == DLL_CHANGE_OFF)
722*4882a593Smuzhiyun 		emc_ccfifo_writel(emc, timing->emc_mode_1, EMC_EMRS);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	/* Disable refresh controller */
725*4882a593Smuzhiyun 	emc_ccfifo_writel(emc, EMC_REFCTRL_DEV_SEL(emc->dram_num),
726*4882a593Smuzhiyun 			  EMC_REFCTRL);
727*4882a593Smuzhiyun 	if (emc->dram_type == DRAM_TYPE_DDR3)
728*4882a593Smuzhiyun 		emc_ccfifo_writel(emc, EMC_DRAM_DEV_SEL(emc->dram_num) |
729*4882a593Smuzhiyun 				       EMC_SELF_REF_CMD_ENABLED,
730*4882a593Smuzhiyun 				  EMC_SELF_REF);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/* Flow control marker */
733*4882a593Smuzhiyun 	emc_ccfifo_writel(emc, 1, EMC_STALL_THEN_EXE_AFTER_CLKCHANGE);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/* DDR3: Exit self-refresh */
736*4882a593Smuzhiyun 	if (emc->dram_type == DRAM_TYPE_DDR3)
737*4882a593Smuzhiyun 		emc_ccfifo_writel(emc, EMC_DRAM_DEV_SEL(emc->dram_num),
738*4882a593Smuzhiyun 				  EMC_SELF_REF);
739*4882a593Smuzhiyun 	emc_ccfifo_writel(emc, EMC_REFCTRL_DEV_SEL(emc->dram_num) |
740*4882a593Smuzhiyun 			       EMC_REFCTRL_ENABLE,
741*4882a593Smuzhiyun 			  EMC_REFCTRL);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	/* Set DRAM mode registers */
744*4882a593Smuzhiyun 	if (emc->dram_type == DRAM_TYPE_DDR3) {
745*4882a593Smuzhiyun 		if (timing->emc_mode_1 != last->emc_mode_1)
746*4882a593Smuzhiyun 			emc_ccfifo_writel(emc, timing->emc_mode_1, EMC_EMRS);
747*4882a593Smuzhiyun 		if (timing->emc_mode_2 != last->emc_mode_2)
748*4882a593Smuzhiyun 			emc_ccfifo_writel(emc, timing->emc_mode_2, EMC_EMRS2);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 		if ((timing->emc_mode_reset != last->emc_mode_reset) ||
751*4882a593Smuzhiyun 		    dll_change == DLL_CHANGE_ON) {
752*4882a593Smuzhiyun 			val = timing->emc_mode_reset;
753*4882a593Smuzhiyun 			if (dll_change == DLL_CHANGE_ON) {
754*4882a593Smuzhiyun 				val |= EMC_MODE_SET_DLL_RESET;
755*4882a593Smuzhiyun 				val |= EMC_MODE_SET_LONG_CNT;
756*4882a593Smuzhiyun 			} else {
757*4882a593Smuzhiyun 				val &= ~EMC_MODE_SET_DLL_RESET;
758*4882a593Smuzhiyun 			}
759*4882a593Smuzhiyun 			emc_ccfifo_writel(emc, val, EMC_MRS);
760*4882a593Smuzhiyun 		}
761*4882a593Smuzhiyun 	} else {
762*4882a593Smuzhiyun 		if (timing->emc_mode_2 != last->emc_mode_2)
763*4882a593Smuzhiyun 			emc_ccfifo_writel(emc, timing->emc_mode_2, EMC_MRW2);
764*4882a593Smuzhiyun 		if (timing->emc_mode_1 != last->emc_mode_1)
765*4882a593Smuzhiyun 			emc_ccfifo_writel(emc, timing->emc_mode_1, EMC_MRW);
766*4882a593Smuzhiyun 		if (timing->emc_mode_4 != last->emc_mode_4)
767*4882a593Smuzhiyun 			emc_ccfifo_writel(emc, timing->emc_mode_4, EMC_MRW4);
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	/*  Issue ZCAL command if turning ZCAL on */
771*4882a593Smuzhiyun 	if (timing->emc_zcal_interval != 0 && last->emc_zcal_interval == 0) {
772*4882a593Smuzhiyun 		emc_ccfifo_writel(emc, EMC_ZQ_CAL_LONG_CMD_DEV0, EMC_ZQ_CAL);
773*4882a593Smuzhiyun 		if (emc->dram_num > 1)
774*4882a593Smuzhiyun 			emc_ccfifo_writel(emc, EMC_ZQ_CAL_LONG_CMD_DEV1,
775*4882a593Smuzhiyun 					  EMC_ZQ_CAL);
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	/*  Write to RO register to remove stall after change */
779*4882a593Smuzhiyun 	emc_ccfifo_writel(emc, 0, EMC_CCFIFO_STATUS);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	if (timing->emc_cfg_2 & EMC_CFG_2_DIS_STP_OB_CLK_DURING_NON_WR)
782*4882a593Smuzhiyun 		emc_ccfifo_writel(emc, timing->emc_cfg_2, EMC_CFG_2);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* Disable AUTO_CAL for clock change */
785*4882a593Smuzhiyun 	emc_seq_disable_auto_cal(emc);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	/* Read register to wait until programming has settled */
788*4882a593Smuzhiyun 	readl(emc->regs + EMC_INTSTATUS);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
tegra_emc_complete_timing_change(struct tegra_emc * emc,unsigned long rate)793*4882a593Smuzhiyun void tegra_emc_complete_timing_change(struct tegra_emc *emc,
794*4882a593Smuzhiyun 				      unsigned long rate)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct emc_timing *timing = tegra_emc_find_timing(emc, rate);
797*4882a593Smuzhiyun 	struct emc_timing *last = &emc->last_timing;
798*4882a593Smuzhiyun 	u32 val;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	if (!timing)
801*4882a593Smuzhiyun 		return;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	/* Wait until the state machine has settled */
804*4882a593Smuzhiyun 	emc_seq_wait_clkchange(emc);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	/* Restore AUTO_CAL */
807*4882a593Smuzhiyun 	if (timing->emc_ctt_term_ctrl != last->emc_ctt_term_ctrl)
808*4882a593Smuzhiyun 		writel(timing->emc_auto_cal_interval,
809*4882a593Smuzhiyun 		       emc->regs + EMC_AUTO_CAL_INTERVAL);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	/* Restore dynamic self-refresh */
812*4882a593Smuzhiyun 	if (timing->emc_cfg & EMC_CFG_PWR_MASK)
813*4882a593Smuzhiyun 		writel(timing->emc_cfg, emc->regs + EMC_CFG);
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	/* Set ZCAL wait count */
816*4882a593Smuzhiyun 	writel(timing->emc_zcal_cnt_long, emc->regs + EMC_ZCAL_WAIT_CNT);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	/* LPDDR3: Turn off BGBIAS if low frequency */
819*4882a593Smuzhiyun 	if (emc->dram_type == DRAM_TYPE_LPDDR3 &&
820*4882a593Smuzhiyun 	    timing->emc_bgbias_ctl0 &
821*4882a593Smuzhiyun 	      EMC_BGBIAS_CTL0_BIAS0_DSC_E_PWRD_IBIAS_RX) {
822*4882a593Smuzhiyun 		val = timing->emc_bgbias_ctl0;
823*4882a593Smuzhiyun 		val |= EMC_BGBIAS_CTL0_BIAS0_DSC_E_PWRD_IBIAS_VTTGEN;
824*4882a593Smuzhiyun 		val |= EMC_BGBIAS_CTL0_BIAS0_DSC_E_PWRD;
825*4882a593Smuzhiyun 		writel(val, emc->regs + EMC_BGBIAS_CTL0);
826*4882a593Smuzhiyun 	} else {
827*4882a593Smuzhiyun 		if (emc->dram_type == DRAM_TYPE_DDR3 &&
828*4882a593Smuzhiyun 		    readl(emc->regs + EMC_BGBIAS_CTL0) !=
829*4882a593Smuzhiyun 		      timing->emc_bgbias_ctl0) {
830*4882a593Smuzhiyun 			writel(timing->emc_bgbias_ctl0,
831*4882a593Smuzhiyun 			       emc->regs + EMC_BGBIAS_CTL0);
832*4882a593Smuzhiyun 		}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 		writel(timing->emc_auto_cal_interval,
835*4882a593Smuzhiyun 		       emc->regs + EMC_AUTO_CAL_INTERVAL);
836*4882a593Smuzhiyun 	}
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	/* Wait for timing to settle */
839*4882a593Smuzhiyun 	udelay(2);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	/* Reprogram SEL_DPD_CTRL */
842*4882a593Smuzhiyun 	writel(timing->emc_sel_dpd_ctrl, emc->regs + EMC_SEL_DPD_CTRL);
843*4882a593Smuzhiyun 	emc_seq_update_timing(emc);
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	emc->last_timing = *timing;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun /* Initialization and deinitialization */
849*4882a593Smuzhiyun 
emc_read_current_timing(struct tegra_emc * emc,struct emc_timing * timing)850*4882a593Smuzhiyun static void emc_read_current_timing(struct tegra_emc *emc,
851*4882a593Smuzhiyun 				    struct emc_timing *timing)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun 	unsigned int i;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(emc_burst_regs); ++i)
856*4882a593Smuzhiyun 		timing->emc_burst_data[i] =
857*4882a593Smuzhiyun 			readl(emc->regs + emc_burst_regs[i]);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	timing->emc_cfg = readl(emc->regs + EMC_CFG);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	timing->emc_auto_cal_interval = 0;
862*4882a593Smuzhiyun 	timing->emc_zcal_cnt_long = 0;
863*4882a593Smuzhiyun 	timing->emc_mode_1 = 0;
864*4882a593Smuzhiyun 	timing->emc_mode_2 = 0;
865*4882a593Smuzhiyun 	timing->emc_mode_4 = 0;
866*4882a593Smuzhiyun 	timing->emc_mode_reset = 0;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
emc_init(struct tegra_emc * emc)869*4882a593Smuzhiyun static int emc_init(struct tegra_emc *emc)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	emc->dram_type = readl(emc->regs + EMC_FBIO_CFG5);
872*4882a593Smuzhiyun 	emc->dram_type &= EMC_FBIO_CFG5_DRAM_TYPE_MASK;
873*4882a593Smuzhiyun 	emc->dram_type >>= EMC_FBIO_CFG5_DRAM_TYPE_SHIFT;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	emc->dram_num = tegra_mc_get_emem_device_count(emc->mc);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	emc_read_current_timing(emc, &emc->last_timing);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	return 0;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
load_one_timing_from_dt(struct tegra_emc * emc,struct emc_timing * timing,struct device_node * node)882*4882a593Smuzhiyun static int load_one_timing_from_dt(struct tegra_emc *emc,
883*4882a593Smuzhiyun 				   struct emc_timing *timing,
884*4882a593Smuzhiyun 				   struct device_node *node)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	u32 value;
887*4882a593Smuzhiyun 	int err;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	err = of_property_read_u32(node, "clock-frequency", &value);
890*4882a593Smuzhiyun 	if (err) {
891*4882a593Smuzhiyun 		dev_err(emc->dev, "timing %pOFn: failed to read rate: %d\n",
892*4882a593Smuzhiyun 			node, err);
893*4882a593Smuzhiyun 		return err;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	timing->rate = value;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	err = of_property_read_u32_array(node, "nvidia,emc-configuration",
899*4882a593Smuzhiyun 					 timing->emc_burst_data,
900*4882a593Smuzhiyun 					 ARRAY_SIZE(timing->emc_burst_data));
901*4882a593Smuzhiyun 	if (err) {
902*4882a593Smuzhiyun 		dev_err(emc->dev,
903*4882a593Smuzhiyun 			"timing %pOFn: failed to read emc burst data: %d\n",
904*4882a593Smuzhiyun 			node, err);
905*4882a593Smuzhiyun 		return err;
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun #define EMC_READ_PROP(prop, dtprop) { \
909*4882a593Smuzhiyun 	err = of_property_read_u32(node, dtprop, &timing->prop); \
910*4882a593Smuzhiyun 	if (err) { \
911*4882a593Smuzhiyun 		dev_err(emc->dev, "timing %pOFn: failed to read " #prop ": %d\n", \
912*4882a593Smuzhiyun 			node, err); \
913*4882a593Smuzhiyun 		return err; \
914*4882a593Smuzhiyun 	} \
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	EMC_READ_PROP(emc_auto_cal_config, "nvidia,emc-auto-cal-config")
918*4882a593Smuzhiyun 	EMC_READ_PROP(emc_auto_cal_config2, "nvidia,emc-auto-cal-config2")
919*4882a593Smuzhiyun 	EMC_READ_PROP(emc_auto_cal_config3, "nvidia,emc-auto-cal-config3")
920*4882a593Smuzhiyun 	EMC_READ_PROP(emc_auto_cal_interval, "nvidia,emc-auto-cal-interval")
921*4882a593Smuzhiyun 	EMC_READ_PROP(emc_bgbias_ctl0, "nvidia,emc-bgbias-ctl0")
922*4882a593Smuzhiyun 	EMC_READ_PROP(emc_cfg, "nvidia,emc-cfg")
923*4882a593Smuzhiyun 	EMC_READ_PROP(emc_cfg_2, "nvidia,emc-cfg-2")
924*4882a593Smuzhiyun 	EMC_READ_PROP(emc_ctt_term_ctrl, "nvidia,emc-ctt-term-ctrl")
925*4882a593Smuzhiyun 	EMC_READ_PROP(emc_mode_1, "nvidia,emc-mode-1")
926*4882a593Smuzhiyun 	EMC_READ_PROP(emc_mode_2, "nvidia,emc-mode-2")
927*4882a593Smuzhiyun 	EMC_READ_PROP(emc_mode_4, "nvidia,emc-mode-4")
928*4882a593Smuzhiyun 	EMC_READ_PROP(emc_mode_reset, "nvidia,emc-mode-reset")
929*4882a593Smuzhiyun 	EMC_READ_PROP(emc_mrs_wait_cnt, "nvidia,emc-mrs-wait-cnt")
930*4882a593Smuzhiyun 	EMC_READ_PROP(emc_sel_dpd_ctrl, "nvidia,emc-sel-dpd-ctrl")
931*4882a593Smuzhiyun 	EMC_READ_PROP(emc_xm2dqspadctrl2, "nvidia,emc-xm2dqspadctrl2")
932*4882a593Smuzhiyun 	EMC_READ_PROP(emc_zcal_cnt_long, "nvidia,emc-zcal-cnt-long")
933*4882a593Smuzhiyun 	EMC_READ_PROP(emc_zcal_interval, "nvidia,emc-zcal-interval")
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun #undef EMC_READ_PROP
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	return 0;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun 
cmp_timings(const void * _a,const void * _b)940*4882a593Smuzhiyun static int cmp_timings(const void *_a, const void *_b)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun 	const struct emc_timing *a = _a;
943*4882a593Smuzhiyun 	const struct emc_timing *b = _b;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	if (a->rate < b->rate)
946*4882a593Smuzhiyun 		return -1;
947*4882a593Smuzhiyun 	else if (a->rate == b->rate)
948*4882a593Smuzhiyun 		return 0;
949*4882a593Smuzhiyun 	else
950*4882a593Smuzhiyun 		return 1;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun 
tegra_emc_load_timings_from_dt(struct tegra_emc * emc,struct device_node * node)953*4882a593Smuzhiyun static int tegra_emc_load_timings_from_dt(struct tegra_emc *emc,
954*4882a593Smuzhiyun 					  struct device_node *node)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	int child_count = of_get_child_count(node);
957*4882a593Smuzhiyun 	struct device_node *child;
958*4882a593Smuzhiyun 	struct emc_timing *timing;
959*4882a593Smuzhiyun 	unsigned int i = 0;
960*4882a593Smuzhiyun 	int err;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	emc->timings = devm_kcalloc(emc->dev, child_count, sizeof(*timing),
963*4882a593Smuzhiyun 				    GFP_KERNEL);
964*4882a593Smuzhiyun 	if (!emc->timings)
965*4882a593Smuzhiyun 		return -ENOMEM;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	emc->num_timings = child_count;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	for_each_child_of_node(node, child) {
970*4882a593Smuzhiyun 		timing = &emc->timings[i++];
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 		err = load_one_timing_from_dt(emc, timing, child);
973*4882a593Smuzhiyun 		if (err) {
974*4882a593Smuzhiyun 			of_node_put(child);
975*4882a593Smuzhiyun 			return err;
976*4882a593Smuzhiyun 		}
977*4882a593Smuzhiyun 	}
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	sort(emc->timings, emc->num_timings, sizeof(*timing), cmp_timings,
980*4882a593Smuzhiyun 	     NULL);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	return 0;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun static const struct of_device_id tegra_emc_of_match[] = {
986*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra124-emc" },
987*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra132-emc" },
988*4882a593Smuzhiyun 	{}
989*4882a593Smuzhiyun };
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun static struct device_node *
tegra_emc_find_node_by_ram_code(struct device_node * node,u32 ram_code)992*4882a593Smuzhiyun tegra_emc_find_node_by_ram_code(struct device_node *node, u32 ram_code)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	struct device_node *np;
995*4882a593Smuzhiyun 	int err;
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	for_each_child_of_node(node, np) {
998*4882a593Smuzhiyun 		u32 value;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 		err = of_property_read_u32(np, "nvidia,ram-code", &value);
1001*4882a593Smuzhiyun 		if (err || (value != ram_code))
1002*4882a593Smuzhiyun 			continue;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 		return np;
1005*4882a593Smuzhiyun 	}
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	return NULL;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun /*
1011*4882a593Smuzhiyun  * debugfs interface
1012*4882a593Smuzhiyun  *
1013*4882a593Smuzhiyun  * The memory controller driver exposes some files in debugfs that can be used
1014*4882a593Smuzhiyun  * to control the EMC frequency. The top-level directory can be found here:
1015*4882a593Smuzhiyun  *
1016*4882a593Smuzhiyun  *   /sys/kernel/debug/emc
1017*4882a593Smuzhiyun  *
1018*4882a593Smuzhiyun  * It contains the following files:
1019*4882a593Smuzhiyun  *
1020*4882a593Smuzhiyun  *   - available_rates: This file contains a list of valid, space-separated
1021*4882a593Smuzhiyun  *     EMC frequencies.
1022*4882a593Smuzhiyun  *
1023*4882a593Smuzhiyun  *   - min_rate: Writing a value to this file sets the given frequency as the
1024*4882a593Smuzhiyun  *       floor of the permitted range. If this is higher than the currently
1025*4882a593Smuzhiyun  *       configured EMC frequency, this will cause the frequency to be
1026*4882a593Smuzhiyun  *       increased so that it stays within the valid range.
1027*4882a593Smuzhiyun  *
1028*4882a593Smuzhiyun  *   - max_rate: Similarily to the min_rate file, writing a value to this file
1029*4882a593Smuzhiyun  *       sets the given frequency as the ceiling of the permitted range. If
1030*4882a593Smuzhiyun  *       the value is lower than the currently configured EMC frequency, this
1031*4882a593Smuzhiyun  *       will cause the frequency to be decreased so that it stays within the
1032*4882a593Smuzhiyun  *       valid range.
1033*4882a593Smuzhiyun  */
1034*4882a593Smuzhiyun 
tegra_emc_validate_rate(struct tegra_emc * emc,unsigned long rate)1035*4882a593Smuzhiyun static bool tegra_emc_validate_rate(struct tegra_emc *emc, unsigned long rate)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	unsigned int i;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	for (i = 0; i < emc->num_timings; i++)
1040*4882a593Smuzhiyun 		if (rate == emc->timings[i].rate)
1041*4882a593Smuzhiyun 			return true;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	return false;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun 
tegra_emc_debug_available_rates_show(struct seq_file * s,void * data)1046*4882a593Smuzhiyun static int tegra_emc_debug_available_rates_show(struct seq_file *s,
1047*4882a593Smuzhiyun 						void *data)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun 	struct tegra_emc *emc = s->private;
1050*4882a593Smuzhiyun 	const char *prefix = "";
1051*4882a593Smuzhiyun 	unsigned int i;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	for (i = 0; i < emc->num_timings; i++) {
1054*4882a593Smuzhiyun 		seq_printf(s, "%s%lu", prefix, emc->timings[i].rate);
1055*4882a593Smuzhiyun 		prefix = " ";
1056*4882a593Smuzhiyun 	}
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	seq_puts(s, "\n");
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	return 0;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(tegra_emc_debug_available_rates);
1064*4882a593Smuzhiyun 
tegra_emc_debug_min_rate_get(void * data,u64 * rate)1065*4882a593Smuzhiyun static int tegra_emc_debug_min_rate_get(void *data, u64 *rate)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun 	struct tegra_emc *emc = data;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	*rate = emc->debugfs.min_rate;
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	return 0;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun 
tegra_emc_debug_min_rate_set(void * data,u64 rate)1074*4882a593Smuzhiyun static int tegra_emc_debug_min_rate_set(void *data, u64 rate)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun 	struct tegra_emc *emc = data;
1077*4882a593Smuzhiyun 	int err;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	if (!tegra_emc_validate_rate(emc, rate))
1080*4882a593Smuzhiyun 		return -EINVAL;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	err = clk_set_min_rate(emc->clk, rate);
1083*4882a593Smuzhiyun 	if (err < 0)
1084*4882a593Smuzhiyun 		return err;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	emc->debugfs.min_rate = rate;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	return 0;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun DEFINE_SIMPLE_ATTRIBUTE(tegra_emc_debug_min_rate_fops,
1092*4882a593Smuzhiyun 			tegra_emc_debug_min_rate_get,
1093*4882a593Smuzhiyun 			tegra_emc_debug_min_rate_set, "%llu\n");
1094*4882a593Smuzhiyun 
tegra_emc_debug_max_rate_get(void * data,u64 * rate)1095*4882a593Smuzhiyun static int tegra_emc_debug_max_rate_get(void *data, u64 *rate)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun 	struct tegra_emc *emc = data;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	*rate = emc->debugfs.max_rate;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	return 0;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun 
tegra_emc_debug_max_rate_set(void * data,u64 rate)1104*4882a593Smuzhiyun static int tegra_emc_debug_max_rate_set(void *data, u64 rate)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun 	struct tegra_emc *emc = data;
1107*4882a593Smuzhiyun 	int err;
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	if (!tegra_emc_validate_rate(emc, rate))
1110*4882a593Smuzhiyun 		return -EINVAL;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	err = clk_set_max_rate(emc->clk, rate);
1113*4882a593Smuzhiyun 	if (err < 0)
1114*4882a593Smuzhiyun 		return err;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	emc->debugfs.max_rate = rate;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	return 0;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun DEFINE_SIMPLE_ATTRIBUTE(tegra_emc_debug_max_rate_fops,
1122*4882a593Smuzhiyun 			tegra_emc_debug_max_rate_get,
1123*4882a593Smuzhiyun 			tegra_emc_debug_max_rate_set, "%llu\n");
1124*4882a593Smuzhiyun 
emc_debugfs_init(struct device * dev,struct tegra_emc * emc)1125*4882a593Smuzhiyun static void emc_debugfs_init(struct device *dev, struct tegra_emc *emc)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun 	unsigned int i;
1128*4882a593Smuzhiyun 	int err;
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	emc->clk = devm_clk_get(dev, "emc");
1131*4882a593Smuzhiyun 	if (IS_ERR(emc->clk)) {
1132*4882a593Smuzhiyun 		if (PTR_ERR(emc->clk) != -ENODEV) {
1133*4882a593Smuzhiyun 			dev_err(dev, "failed to get EMC clock: %ld\n",
1134*4882a593Smuzhiyun 				PTR_ERR(emc->clk));
1135*4882a593Smuzhiyun 			return;
1136*4882a593Smuzhiyun 		}
1137*4882a593Smuzhiyun 	}
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	emc->debugfs.min_rate = ULONG_MAX;
1140*4882a593Smuzhiyun 	emc->debugfs.max_rate = 0;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	for (i = 0; i < emc->num_timings; i++) {
1143*4882a593Smuzhiyun 		if (emc->timings[i].rate < emc->debugfs.min_rate)
1144*4882a593Smuzhiyun 			emc->debugfs.min_rate = emc->timings[i].rate;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 		if (emc->timings[i].rate > emc->debugfs.max_rate)
1147*4882a593Smuzhiyun 			emc->debugfs.max_rate = emc->timings[i].rate;
1148*4882a593Smuzhiyun 	}
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	if (!emc->num_timings) {
1151*4882a593Smuzhiyun 		emc->debugfs.min_rate = clk_get_rate(emc->clk);
1152*4882a593Smuzhiyun 		emc->debugfs.max_rate = emc->debugfs.min_rate;
1153*4882a593Smuzhiyun 	}
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	err = clk_set_rate_range(emc->clk, emc->debugfs.min_rate,
1156*4882a593Smuzhiyun 				 emc->debugfs.max_rate);
1157*4882a593Smuzhiyun 	if (err < 0) {
1158*4882a593Smuzhiyun 		dev_err(dev, "failed to set rate range [%lu-%lu] for %pC\n",
1159*4882a593Smuzhiyun 			emc->debugfs.min_rate, emc->debugfs.max_rate,
1160*4882a593Smuzhiyun 			emc->clk);
1161*4882a593Smuzhiyun 		return;
1162*4882a593Smuzhiyun 	}
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	emc->debugfs.root = debugfs_create_dir("emc", NULL);
1165*4882a593Smuzhiyun 	if (!emc->debugfs.root) {
1166*4882a593Smuzhiyun 		dev_err(dev, "failed to create debugfs directory\n");
1167*4882a593Smuzhiyun 		return;
1168*4882a593Smuzhiyun 	}
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	debugfs_create_file("available_rates", 0444, emc->debugfs.root, emc,
1171*4882a593Smuzhiyun 			    &tegra_emc_debug_available_rates_fops);
1172*4882a593Smuzhiyun 	debugfs_create_file("min_rate", 0644, emc->debugfs.root,
1173*4882a593Smuzhiyun 			    emc, &tegra_emc_debug_min_rate_fops);
1174*4882a593Smuzhiyun 	debugfs_create_file("max_rate", 0644, emc->debugfs.root,
1175*4882a593Smuzhiyun 			    emc, &tegra_emc_debug_max_rate_fops);
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun 
tegra_emc_probe(struct platform_device * pdev)1178*4882a593Smuzhiyun static int tegra_emc_probe(struct platform_device *pdev)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun 	struct platform_device *mc;
1181*4882a593Smuzhiyun 	struct device_node *np;
1182*4882a593Smuzhiyun 	struct tegra_emc *emc;
1183*4882a593Smuzhiyun 	struct resource *res;
1184*4882a593Smuzhiyun 	u32 ram_code;
1185*4882a593Smuzhiyun 	int err;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	emc = devm_kzalloc(&pdev->dev, sizeof(*emc), GFP_KERNEL);
1188*4882a593Smuzhiyun 	if (!emc)
1189*4882a593Smuzhiyun 		return -ENOMEM;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	emc->dev = &pdev->dev;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1194*4882a593Smuzhiyun 	emc->regs = devm_ioremap_resource(&pdev->dev, res);
1195*4882a593Smuzhiyun 	if (IS_ERR(emc->regs))
1196*4882a593Smuzhiyun 		return PTR_ERR(emc->regs);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	np = of_parse_phandle(pdev->dev.of_node, "nvidia,memory-controller", 0);
1199*4882a593Smuzhiyun 	if (!np) {
1200*4882a593Smuzhiyun 		dev_err(&pdev->dev, "could not get memory controller\n");
1201*4882a593Smuzhiyun 		return -ENOENT;
1202*4882a593Smuzhiyun 	}
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	mc = of_find_device_by_node(np);
1205*4882a593Smuzhiyun 	of_node_put(np);
1206*4882a593Smuzhiyun 	if (!mc)
1207*4882a593Smuzhiyun 		return -ENOENT;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	emc->mc = platform_get_drvdata(mc);
1210*4882a593Smuzhiyun 	if (!emc->mc)
1211*4882a593Smuzhiyun 		return -EPROBE_DEFER;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	ram_code = tegra_read_ram_code();
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	np = tegra_emc_find_node_by_ram_code(pdev->dev.of_node, ram_code);
1216*4882a593Smuzhiyun 	if (!np) {
1217*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1218*4882a593Smuzhiyun 			"no memory timings for RAM code %u found in DT\n",
1219*4882a593Smuzhiyun 			ram_code);
1220*4882a593Smuzhiyun 		return -ENOENT;
1221*4882a593Smuzhiyun 	}
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	err = tegra_emc_load_timings_from_dt(emc, np);
1224*4882a593Smuzhiyun 	of_node_put(np);
1225*4882a593Smuzhiyun 	if (err)
1226*4882a593Smuzhiyun 		return err;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	if (emc->num_timings == 0) {
1229*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1230*4882a593Smuzhiyun 			"no memory timings for RAM code %u registered\n",
1231*4882a593Smuzhiyun 			ram_code);
1232*4882a593Smuzhiyun 		return -ENOENT;
1233*4882a593Smuzhiyun 	}
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	err = emc_init(emc);
1236*4882a593Smuzhiyun 	if (err) {
1237*4882a593Smuzhiyun 		dev_err(&pdev->dev, "EMC initialization failed: %d\n", err);
1238*4882a593Smuzhiyun 		return err;
1239*4882a593Smuzhiyun 	}
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	platform_set_drvdata(pdev, emc);
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_DEBUG_FS))
1244*4882a593Smuzhiyun 		emc_debugfs_init(&pdev->dev, emc);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	return 0;
1247*4882a593Smuzhiyun };
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun static struct platform_driver tegra_emc_driver = {
1250*4882a593Smuzhiyun 	.probe = tegra_emc_probe,
1251*4882a593Smuzhiyun 	.driver = {
1252*4882a593Smuzhiyun 		.name = "tegra-emc",
1253*4882a593Smuzhiyun 		.of_match_table = tegra_emc_of_match,
1254*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
1255*4882a593Smuzhiyun 	},
1256*4882a593Smuzhiyun };
1257*4882a593Smuzhiyun 
tegra_emc_init(void)1258*4882a593Smuzhiyun static int tegra_emc_init(void)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun 	return platform_driver_register(&tegra_emc_driver);
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun subsys_initcall(tegra_emc_init);
1263