xref: /OK3568_Linux_fs/kernel/drivers/memory/tegra/mc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2014 NVIDIA CORPORATION.  All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef MEMORY_TEGRA_MC_H
7*4882a593Smuzhiyun #define MEMORY_TEGRA_MC_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/bits.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <soc/tegra/mc.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define MC_INTSTATUS					0x00
16*4882a593Smuzhiyun #define MC_INTMASK					0x04
17*4882a593Smuzhiyun #define MC_ERR_STATUS					0x08
18*4882a593Smuzhiyun #define MC_ERR_ADR					0x0c
19*4882a593Smuzhiyun #define MC_GART_ERROR_REQ				0x30
20*4882a593Smuzhiyun #define MC_EMEM_ADR_CFG					0x54
21*4882a593Smuzhiyun #define MC_DECERR_EMEM_OTHERS_STATUS			0x58
22*4882a593Smuzhiyun #define MC_SECURITY_VIOLATION_STATUS			0x74
23*4882a593Smuzhiyun #define MC_EMEM_ARB_CFG					0x90
24*4882a593Smuzhiyun #define MC_EMEM_ARB_OUTSTANDING_REQ			0x94
25*4882a593Smuzhiyun #define MC_EMEM_ARB_TIMING_RCD				0x98
26*4882a593Smuzhiyun #define MC_EMEM_ARB_TIMING_RP				0x9c
27*4882a593Smuzhiyun #define MC_EMEM_ARB_TIMING_RC				0xa0
28*4882a593Smuzhiyun #define MC_EMEM_ARB_TIMING_RAS				0xa4
29*4882a593Smuzhiyun #define MC_EMEM_ARB_TIMING_FAW				0xa8
30*4882a593Smuzhiyun #define MC_EMEM_ARB_TIMING_RRD				0xac
31*4882a593Smuzhiyun #define MC_EMEM_ARB_TIMING_RAP2PRE			0xb0
32*4882a593Smuzhiyun #define MC_EMEM_ARB_TIMING_WAP2PRE			0xb4
33*4882a593Smuzhiyun #define MC_EMEM_ARB_TIMING_R2R				0xb8
34*4882a593Smuzhiyun #define MC_EMEM_ARB_TIMING_W2W				0xbc
35*4882a593Smuzhiyun #define MC_EMEM_ARB_TIMING_R2W				0xc0
36*4882a593Smuzhiyun #define MC_EMEM_ARB_TIMING_W2R				0xc4
37*4882a593Smuzhiyun #define MC_EMEM_ARB_MISC2				0xc8
38*4882a593Smuzhiyun #define MC_EMEM_ARB_DA_TURNS				0xd0
39*4882a593Smuzhiyun #define MC_EMEM_ARB_DA_COVERS				0xd4
40*4882a593Smuzhiyun #define MC_EMEM_ARB_MISC0				0xd8
41*4882a593Smuzhiyun #define MC_EMEM_ARB_MISC1				0xdc
42*4882a593Smuzhiyun #define MC_EMEM_ARB_RING1_THROTTLE			0xe0
43*4882a593Smuzhiyun #define MC_EMEM_ARB_OVERRIDE				0xe8
44*4882a593Smuzhiyun #define MC_TIMING_CONTROL_DBG				0xf8
45*4882a593Smuzhiyun #define MC_TIMING_CONTROL				0xfc
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define MC_INT_DECERR_MTS				BIT(16)
48*4882a593Smuzhiyun #define MC_INT_SECERR_SEC				BIT(13)
49*4882a593Smuzhiyun #define MC_INT_DECERR_VPR				BIT(12)
50*4882a593Smuzhiyun #define MC_INT_INVALID_APB_ASID_UPDATE			BIT(11)
51*4882a593Smuzhiyun #define MC_INT_INVALID_SMMU_PAGE			BIT(10)
52*4882a593Smuzhiyun #define MC_INT_ARBITRATION_EMEM				BIT(9)
53*4882a593Smuzhiyun #define MC_INT_SECURITY_VIOLATION			BIT(8)
54*4882a593Smuzhiyun #define MC_INT_INVALID_GART_PAGE			BIT(7)
55*4882a593Smuzhiyun #define MC_INT_DECERR_EMEM				BIT(6)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define MC_ERR_STATUS_TYPE_SHIFT			28
58*4882a593Smuzhiyun #define MC_ERR_STATUS_TYPE_INVALID_SMMU_PAGE		(0x6 << 28)
59*4882a593Smuzhiyun #define MC_ERR_STATUS_TYPE_MASK				(0x7 << 28)
60*4882a593Smuzhiyun #define MC_ERR_STATUS_READABLE				BIT(27)
61*4882a593Smuzhiyun #define MC_ERR_STATUS_WRITABLE				BIT(26)
62*4882a593Smuzhiyun #define MC_ERR_STATUS_NONSECURE				BIT(25)
63*4882a593Smuzhiyun #define MC_ERR_STATUS_ADR_HI_SHIFT			20
64*4882a593Smuzhiyun #define MC_ERR_STATUS_ADR_HI_MASK			0x3
65*4882a593Smuzhiyun #define MC_ERR_STATUS_SECURITY				BIT(17)
66*4882a593Smuzhiyun #define MC_ERR_STATUS_RW				BIT(16)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define MC_EMEM_ADR_CFG_EMEM_NUMDEV			BIT(0)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define MC_EMEM_ARB_CFG_CYCLES_PER_UPDATE(x)		((x) & 0x1ff)
71*4882a593Smuzhiyun #define MC_EMEM_ARB_CFG_CYCLES_PER_UPDATE_MASK		0x1ff
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define MC_EMEM_ARB_OUTSTANDING_REQ_MAX_MASK		0x1ff
74*4882a593Smuzhiyun #define MC_EMEM_ARB_OUTSTANDING_REQ_HOLDOFF_OVERRIDE	BIT(30)
75*4882a593Smuzhiyun #define MC_EMEM_ARB_OUTSTANDING_REQ_LIMIT_ENABLE	BIT(31)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define MC_EMEM_ARB_OVERRIDE_EACK_MASK			0x3
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define MC_TIMING_UPDATE				BIT(0)
80*4882a593Smuzhiyun 
mc_readl(struct tegra_mc * mc,unsigned long offset)81*4882a593Smuzhiyun static inline u32 mc_readl(struct tegra_mc *mc, unsigned long offset)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	return readl_relaxed(mc->regs + offset);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
mc_writel(struct tegra_mc * mc,u32 value,unsigned long offset)86*4882a593Smuzhiyun static inline void mc_writel(struct tegra_mc *mc, u32 value,
87*4882a593Smuzhiyun 			     unsigned long offset)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	writel_relaxed(value, mc->regs + offset);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun extern const struct tegra_mc_reset_ops tegra_mc_reset_ops_common;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_2x_SOC
95*4882a593Smuzhiyun extern const struct tegra_mc_soc tegra20_mc_soc;
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_3x_SOC
99*4882a593Smuzhiyun extern const struct tegra_mc_soc tegra30_mc_soc;
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_114_SOC
103*4882a593Smuzhiyun extern const struct tegra_mc_soc tegra114_mc_soc;
104*4882a593Smuzhiyun #endif
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_124_SOC
107*4882a593Smuzhiyun extern const struct tegra_mc_soc tegra124_mc_soc;
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_132_SOC
111*4882a593Smuzhiyun extern const struct tegra_mc_soc tegra132_mc_soc;
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_210_SOC
115*4882a593Smuzhiyun extern const struct tegra_mc_soc tegra210_mc_soc;
116*4882a593Smuzhiyun #endif
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #endif /* MEMORY_TEGRA_MC_H */
119