1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2014 NVIDIA CORPORATION. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/sort.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "mc.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static const struct of_device_id tegra_mc_of_match[] = {
23*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_2x_SOC
24*4882a593Smuzhiyun { .compatible = "nvidia,tegra20-mc-gart", .data = &tegra20_mc_soc },
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_3x_SOC
27*4882a593Smuzhiyun { .compatible = "nvidia,tegra30-mc", .data = &tegra30_mc_soc },
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_114_SOC
30*4882a593Smuzhiyun { .compatible = "nvidia,tegra114-mc", .data = &tegra114_mc_soc },
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_124_SOC
33*4882a593Smuzhiyun { .compatible = "nvidia,tegra124-mc", .data = &tegra124_mc_soc },
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_132_SOC
36*4882a593Smuzhiyun { .compatible = "nvidia,tegra132-mc", .data = &tegra132_mc_soc },
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_210_SOC
39*4882a593Smuzhiyun { .compatible = "nvidia,tegra210-mc", .data = &tegra210_mc_soc },
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun { }
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_mc_of_match);
44*4882a593Smuzhiyun
tegra_mc_block_dma_common(struct tegra_mc * mc,const struct tegra_mc_reset * rst)45*4882a593Smuzhiyun static int tegra_mc_block_dma_common(struct tegra_mc *mc,
46*4882a593Smuzhiyun const struct tegra_mc_reset *rst)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun unsigned long flags;
49*4882a593Smuzhiyun u32 value;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun spin_lock_irqsave(&mc->lock, flags);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun value = mc_readl(mc, rst->control) | BIT(rst->bit);
54*4882a593Smuzhiyun mc_writel(mc, value, rst->control);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun spin_unlock_irqrestore(&mc->lock, flags);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
tegra_mc_dma_idling_common(struct tegra_mc * mc,const struct tegra_mc_reset * rst)61*4882a593Smuzhiyun static bool tegra_mc_dma_idling_common(struct tegra_mc *mc,
62*4882a593Smuzhiyun const struct tegra_mc_reset *rst)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun return (mc_readl(mc, rst->status) & BIT(rst->bit)) != 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
tegra_mc_unblock_dma_common(struct tegra_mc * mc,const struct tegra_mc_reset * rst)67*4882a593Smuzhiyun static int tegra_mc_unblock_dma_common(struct tegra_mc *mc,
68*4882a593Smuzhiyun const struct tegra_mc_reset *rst)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun unsigned long flags;
71*4882a593Smuzhiyun u32 value;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun spin_lock_irqsave(&mc->lock, flags);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun value = mc_readl(mc, rst->control) & ~BIT(rst->bit);
76*4882a593Smuzhiyun mc_writel(mc, value, rst->control);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun spin_unlock_irqrestore(&mc->lock, flags);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
tegra_mc_reset_status_common(struct tegra_mc * mc,const struct tegra_mc_reset * rst)83*4882a593Smuzhiyun static int tegra_mc_reset_status_common(struct tegra_mc *mc,
84*4882a593Smuzhiyun const struct tegra_mc_reset *rst)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun return (mc_readl(mc, rst->control) & BIT(rst->bit)) != 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun const struct tegra_mc_reset_ops tegra_mc_reset_ops_common = {
90*4882a593Smuzhiyun .block_dma = tegra_mc_block_dma_common,
91*4882a593Smuzhiyun .dma_idling = tegra_mc_dma_idling_common,
92*4882a593Smuzhiyun .unblock_dma = tegra_mc_unblock_dma_common,
93*4882a593Smuzhiyun .reset_status = tegra_mc_reset_status_common,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
reset_to_mc(struct reset_controller_dev * rcdev)96*4882a593Smuzhiyun static inline struct tegra_mc *reset_to_mc(struct reset_controller_dev *rcdev)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun return container_of(rcdev, struct tegra_mc, reset);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
tegra_mc_reset_find(struct tegra_mc * mc,unsigned long id)101*4882a593Smuzhiyun static const struct tegra_mc_reset *tegra_mc_reset_find(struct tegra_mc *mc,
102*4882a593Smuzhiyun unsigned long id)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun unsigned int i;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun for (i = 0; i < mc->soc->num_resets; i++)
107*4882a593Smuzhiyun if (mc->soc->resets[i].id == id)
108*4882a593Smuzhiyun return &mc->soc->resets[i];
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return NULL;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
tegra_mc_hotreset_assert(struct reset_controller_dev * rcdev,unsigned long id)113*4882a593Smuzhiyun static int tegra_mc_hotreset_assert(struct reset_controller_dev *rcdev,
114*4882a593Smuzhiyun unsigned long id)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct tegra_mc *mc = reset_to_mc(rcdev);
117*4882a593Smuzhiyun const struct tegra_mc_reset_ops *rst_ops;
118*4882a593Smuzhiyun const struct tegra_mc_reset *rst;
119*4882a593Smuzhiyun int retries = 500;
120*4882a593Smuzhiyun int err;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun rst = tegra_mc_reset_find(mc, id);
123*4882a593Smuzhiyun if (!rst)
124*4882a593Smuzhiyun return -ENODEV;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun rst_ops = mc->soc->reset_ops;
127*4882a593Smuzhiyun if (!rst_ops)
128*4882a593Smuzhiyun return -ENODEV;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (rst_ops->block_dma) {
131*4882a593Smuzhiyun /* block clients DMA requests */
132*4882a593Smuzhiyun err = rst_ops->block_dma(mc, rst);
133*4882a593Smuzhiyun if (err) {
134*4882a593Smuzhiyun dev_err(mc->dev, "failed to block %s DMA: %d\n",
135*4882a593Smuzhiyun rst->name, err);
136*4882a593Smuzhiyun return err;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (rst_ops->dma_idling) {
141*4882a593Smuzhiyun /* wait for completion of the outstanding DMA requests */
142*4882a593Smuzhiyun while (!rst_ops->dma_idling(mc, rst)) {
143*4882a593Smuzhiyun if (!retries--) {
144*4882a593Smuzhiyun dev_err(mc->dev, "failed to flush %s DMA\n",
145*4882a593Smuzhiyun rst->name);
146*4882a593Smuzhiyun return -EBUSY;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun usleep_range(10, 100);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (rst_ops->hotreset_assert) {
154*4882a593Smuzhiyun /* clear clients DMA requests sitting before arbitration */
155*4882a593Smuzhiyun err = rst_ops->hotreset_assert(mc, rst);
156*4882a593Smuzhiyun if (err) {
157*4882a593Smuzhiyun dev_err(mc->dev, "failed to hot reset %s: %d\n",
158*4882a593Smuzhiyun rst->name, err);
159*4882a593Smuzhiyun return err;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
tegra_mc_hotreset_deassert(struct reset_controller_dev * rcdev,unsigned long id)166*4882a593Smuzhiyun static int tegra_mc_hotreset_deassert(struct reset_controller_dev *rcdev,
167*4882a593Smuzhiyun unsigned long id)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct tegra_mc *mc = reset_to_mc(rcdev);
170*4882a593Smuzhiyun const struct tegra_mc_reset_ops *rst_ops;
171*4882a593Smuzhiyun const struct tegra_mc_reset *rst;
172*4882a593Smuzhiyun int err;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun rst = tegra_mc_reset_find(mc, id);
175*4882a593Smuzhiyun if (!rst)
176*4882a593Smuzhiyun return -ENODEV;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun rst_ops = mc->soc->reset_ops;
179*4882a593Smuzhiyun if (!rst_ops)
180*4882a593Smuzhiyun return -ENODEV;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (rst_ops->hotreset_deassert) {
183*4882a593Smuzhiyun /* take out client from hot reset */
184*4882a593Smuzhiyun err = rst_ops->hotreset_deassert(mc, rst);
185*4882a593Smuzhiyun if (err) {
186*4882a593Smuzhiyun dev_err(mc->dev, "failed to deassert hot reset %s: %d\n",
187*4882a593Smuzhiyun rst->name, err);
188*4882a593Smuzhiyun return err;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (rst_ops->unblock_dma) {
193*4882a593Smuzhiyun /* allow new DMA requests to proceed to arbitration */
194*4882a593Smuzhiyun err = rst_ops->unblock_dma(mc, rst);
195*4882a593Smuzhiyun if (err) {
196*4882a593Smuzhiyun dev_err(mc->dev, "failed to unblock %s DMA : %d\n",
197*4882a593Smuzhiyun rst->name, err);
198*4882a593Smuzhiyun return err;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
tegra_mc_hotreset_status(struct reset_controller_dev * rcdev,unsigned long id)205*4882a593Smuzhiyun static int tegra_mc_hotreset_status(struct reset_controller_dev *rcdev,
206*4882a593Smuzhiyun unsigned long id)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun struct tegra_mc *mc = reset_to_mc(rcdev);
209*4882a593Smuzhiyun const struct tegra_mc_reset_ops *rst_ops;
210*4882a593Smuzhiyun const struct tegra_mc_reset *rst;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun rst = tegra_mc_reset_find(mc, id);
213*4882a593Smuzhiyun if (!rst)
214*4882a593Smuzhiyun return -ENODEV;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun rst_ops = mc->soc->reset_ops;
217*4882a593Smuzhiyun if (!rst_ops)
218*4882a593Smuzhiyun return -ENODEV;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return rst_ops->reset_status(mc, rst);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const struct reset_control_ops tegra_mc_reset_ops = {
224*4882a593Smuzhiyun .assert = tegra_mc_hotreset_assert,
225*4882a593Smuzhiyun .deassert = tegra_mc_hotreset_deassert,
226*4882a593Smuzhiyun .status = tegra_mc_hotreset_status,
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
tegra_mc_reset_setup(struct tegra_mc * mc)229*4882a593Smuzhiyun static int tegra_mc_reset_setup(struct tegra_mc *mc)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun int err;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun mc->reset.ops = &tegra_mc_reset_ops;
234*4882a593Smuzhiyun mc->reset.owner = THIS_MODULE;
235*4882a593Smuzhiyun mc->reset.of_node = mc->dev->of_node;
236*4882a593Smuzhiyun mc->reset.of_reset_n_cells = 1;
237*4882a593Smuzhiyun mc->reset.nr_resets = mc->soc->num_resets;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun err = reset_controller_register(&mc->reset);
240*4882a593Smuzhiyun if (err < 0)
241*4882a593Smuzhiyun return err;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
tegra_mc_setup_latency_allowance(struct tegra_mc * mc)246*4882a593Smuzhiyun static int tegra_mc_setup_latency_allowance(struct tegra_mc *mc)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun unsigned long long tick;
249*4882a593Smuzhiyun unsigned int i;
250*4882a593Smuzhiyun u32 value;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* compute the number of MC clock cycles per tick */
253*4882a593Smuzhiyun tick = (unsigned long long)mc->tick * clk_get_rate(mc->clk);
254*4882a593Smuzhiyun do_div(tick, NSEC_PER_SEC);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun value = mc_readl(mc, MC_EMEM_ARB_CFG);
257*4882a593Smuzhiyun value &= ~MC_EMEM_ARB_CFG_CYCLES_PER_UPDATE_MASK;
258*4882a593Smuzhiyun value |= MC_EMEM_ARB_CFG_CYCLES_PER_UPDATE(tick);
259*4882a593Smuzhiyun mc_writel(mc, value, MC_EMEM_ARB_CFG);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* write latency allowance defaults */
262*4882a593Smuzhiyun for (i = 0; i < mc->soc->num_clients; i++) {
263*4882a593Smuzhiyun const struct tegra_mc_la *la = &mc->soc->clients[i].la;
264*4882a593Smuzhiyun u32 value;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun value = mc_readl(mc, la->reg);
267*4882a593Smuzhiyun value &= ~(la->mask << la->shift);
268*4882a593Smuzhiyun value |= (la->def & la->mask) << la->shift;
269*4882a593Smuzhiyun mc_writel(mc, value, la->reg);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* latch new values */
273*4882a593Smuzhiyun mc_writel(mc, MC_TIMING_UPDATE, MC_TIMING_CONTROL);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
tegra_mc_write_emem_configuration(struct tegra_mc * mc,unsigned long rate)278*4882a593Smuzhiyun int tegra_mc_write_emem_configuration(struct tegra_mc *mc, unsigned long rate)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun unsigned int i;
281*4882a593Smuzhiyun struct tegra_mc_timing *timing = NULL;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun for (i = 0; i < mc->num_timings; i++) {
284*4882a593Smuzhiyun if (mc->timings[i].rate == rate) {
285*4882a593Smuzhiyun timing = &mc->timings[i];
286*4882a593Smuzhiyun break;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (!timing) {
291*4882a593Smuzhiyun dev_err(mc->dev, "no memory timing registered for rate %lu\n",
292*4882a593Smuzhiyun rate);
293*4882a593Smuzhiyun return -EINVAL;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun for (i = 0; i < mc->soc->num_emem_regs; ++i)
297*4882a593Smuzhiyun mc_writel(mc, timing->emem_data[i], mc->soc->emem_regs[i]);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
tegra_mc_get_emem_device_count(struct tegra_mc * mc)302*4882a593Smuzhiyun unsigned int tegra_mc_get_emem_device_count(struct tegra_mc *mc)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun u8 dram_count;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun dram_count = mc_readl(mc, MC_EMEM_ADR_CFG);
307*4882a593Smuzhiyun dram_count &= MC_EMEM_ADR_CFG_EMEM_NUMDEV;
308*4882a593Smuzhiyun dram_count++;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun return dram_count;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
load_one_timing(struct tegra_mc * mc,struct tegra_mc_timing * timing,struct device_node * node)313*4882a593Smuzhiyun static int load_one_timing(struct tegra_mc *mc,
314*4882a593Smuzhiyun struct tegra_mc_timing *timing,
315*4882a593Smuzhiyun struct device_node *node)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun int err;
318*4882a593Smuzhiyun u32 tmp;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun err = of_property_read_u32(node, "clock-frequency", &tmp);
321*4882a593Smuzhiyun if (err) {
322*4882a593Smuzhiyun dev_err(mc->dev,
323*4882a593Smuzhiyun "timing %pOFn: failed to read rate\n", node);
324*4882a593Smuzhiyun return err;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun timing->rate = tmp;
328*4882a593Smuzhiyun timing->emem_data = devm_kcalloc(mc->dev, mc->soc->num_emem_regs,
329*4882a593Smuzhiyun sizeof(u32), GFP_KERNEL);
330*4882a593Smuzhiyun if (!timing->emem_data)
331*4882a593Smuzhiyun return -ENOMEM;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun err = of_property_read_u32_array(node, "nvidia,emem-configuration",
334*4882a593Smuzhiyun timing->emem_data,
335*4882a593Smuzhiyun mc->soc->num_emem_regs);
336*4882a593Smuzhiyun if (err) {
337*4882a593Smuzhiyun dev_err(mc->dev,
338*4882a593Smuzhiyun "timing %pOFn: failed to read EMEM configuration\n",
339*4882a593Smuzhiyun node);
340*4882a593Smuzhiyun return err;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun return 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
load_timings(struct tegra_mc * mc,struct device_node * node)346*4882a593Smuzhiyun static int load_timings(struct tegra_mc *mc, struct device_node *node)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun struct device_node *child;
349*4882a593Smuzhiyun struct tegra_mc_timing *timing;
350*4882a593Smuzhiyun int child_count = of_get_child_count(node);
351*4882a593Smuzhiyun int i = 0, err;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun mc->timings = devm_kcalloc(mc->dev, child_count, sizeof(*timing),
354*4882a593Smuzhiyun GFP_KERNEL);
355*4882a593Smuzhiyun if (!mc->timings)
356*4882a593Smuzhiyun return -ENOMEM;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun mc->num_timings = child_count;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun for_each_child_of_node(node, child) {
361*4882a593Smuzhiyun timing = &mc->timings[i++];
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun err = load_one_timing(mc, timing, child);
364*4882a593Smuzhiyun if (err) {
365*4882a593Smuzhiyun of_node_put(child);
366*4882a593Smuzhiyun return err;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
tegra_mc_setup_timings(struct tegra_mc * mc)373*4882a593Smuzhiyun static int tegra_mc_setup_timings(struct tegra_mc *mc)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun struct device_node *node;
376*4882a593Smuzhiyun u32 ram_code, node_ram_code;
377*4882a593Smuzhiyun int err;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun ram_code = tegra_read_ram_code();
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun mc->num_timings = 0;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun for_each_child_of_node(mc->dev->of_node, node) {
384*4882a593Smuzhiyun err = of_property_read_u32(node, "nvidia,ram-code",
385*4882a593Smuzhiyun &node_ram_code);
386*4882a593Smuzhiyun if (err || (node_ram_code != ram_code))
387*4882a593Smuzhiyun continue;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun err = load_timings(mc, node);
390*4882a593Smuzhiyun of_node_put(node);
391*4882a593Smuzhiyun if (err)
392*4882a593Smuzhiyun return err;
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (mc->num_timings == 0)
397*4882a593Smuzhiyun dev_warn(mc->dev,
398*4882a593Smuzhiyun "no memory timings for RAM code %u registered\n",
399*4882a593Smuzhiyun ram_code);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static const char *const status_names[32] = {
405*4882a593Smuzhiyun [ 1] = "External interrupt",
406*4882a593Smuzhiyun [ 6] = "EMEM address decode error",
407*4882a593Smuzhiyun [ 7] = "GART page fault",
408*4882a593Smuzhiyun [ 8] = "Security violation",
409*4882a593Smuzhiyun [ 9] = "EMEM arbitration error",
410*4882a593Smuzhiyun [10] = "Page fault",
411*4882a593Smuzhiyun [11] = "Invalid APB ASID update",
412*4882a593Smuzhiyun [12] = "VPR violation",
413*4882a593Smuzhiyun [13] = "Secure carveout violation",
414*4882a593Smuzhiyun [16] = "MTS carveout violation",
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun static const char *const error_names[8] = {
418*4882a593Smuzhiyun [2] = "EMEM decode error",
419*4882a593Smuzhiyun [3] = "TrustZone violation",
420*4882a593Smuzhiyun [4] = "Carveout violation",
421*4882a593Smuzhiyun [6] = "SMMU translation error",
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
tegra_mc_irq(int irq,void * data)424*4882a593Smuzhiyun static irqreturn_t tegra_mc_irq(int irq, void *data)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun struct tegra_mc *mc = data;
427*4882a593Smuzhiyun unsigned long status;
428*4882a593Smuzhiyun unsigned int bit;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* mask all interrupts to avoid flooding */
431*4882a593Smuzhiyun status = mc_readl(mc, MC_INTSTATUS) & mc->soc->intmask;
432*4882a593Smuzhiyun if (!status)
433*4882a593Smuzhiyun return IRQ_NONE;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun for_each_set_bit(bit, &status, 32) {
436*4882a593Smuzhiyun const char *error = status_names[bit] ?: "unknown";
437*4882a593Smuzhiyun const char *client = "unknown", *desc;
438*4882a593Smuzhiyun const char *direction, *secure;
439*4882a593Smuzhiyun phys_addr_t addr = 0;
440*4882a593Smuzhiyun unsigned int i;
441*4882a593Smuzhiyun char perm[7];
442*4882a593Smuzhiyun u8 id, type;
443*4882a593Smuzhiyun u32 value;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun value = mc_readl(mc, MC_ERR_STATUS);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun #ifdef CONFIG_PHYS_ADDR_T_64BIT
448*4882a593Smuzhiyun if (mc->soc->num_address_bits > 32) {
449*4882a593Smuzhiyun addr = ((value >> MC_ERR_STATUS_ADR_HI_SHIFT) &
450*4882a593Smuzhiyun MC_ERR_STATUS_ADR_HI_MASK);
451*4882a593Smuzhiyun addr <<= 32;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun #endif
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (value & MC_ERR_STATUS_RW)
456*4882a593Smuzhiyun direction = "write";
457*4882a593Smuzhiyun else
458*4882a593Smuzhiyun direction = "read";
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (value & MC_ERR_STATUS_SECURITY)
461*4882a593Smuzhiyun secure = "secure ";
462*4882a593Smuzhiyun else
463*4882a593Smuzhiyun secure = "";
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun id = value & mc->soc->client_id_mask;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun for (i = 0; i < mc->soc->num_clients; i++) {
468*4882a593Smuzhiyun if (mc->soc->clients[i].id == id) {
469*4882a593Smuzhiyun client = mc->soc->clients[i].name;
470*4882a593Smuzhiyun break;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun type = (value & MC_ERR_STATUS_TYPE_MASK) >>
475*4882a593Smuzhiyun MC_ERR_STATUS_TYPE_SHIFT;
476*4882a593Smuzhiyun desc = error_names[type];
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun switch (value & MC_ERR_STATUS_TYPE_MASK) {
479*4882a593Smuzhiyun case MC_ERR_STATUS_TYPE_INVALID_SMMU_PAGE:
480*4882a593Smuzhiyun perm[0] = ' ';
481*4882a593Smuzhiyun perm[1] = '[';
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (value & MC_ERR_STATUS_READABLE)
484*4882a593Smuzhiyun perm[2] = 'R';
485*4882a593Smuzhiyun else
486*4882a593Smuzhiyun perm[2] = '-';
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (value & MC_ERR_STATUS_WRITABLE)
489*4882a593Smuzhiyun perm[3] = 'W';
490*4882a593Smuzhiyun else
491*4882a593Smuzhiyun perm[3] = '-';
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (value & MC_ERR_STATUS_NONSECURE)
494*4882a593Smuzhiyun perm[4] = '-';
495*4882a593Smuzhiyun else
496*4882a593Smuzhiyun perm[4] = 'S';
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun perm[5] = ']';
499*4882a593Smuzhiyun perm[6] = '\0';
500*4882a593Smuzhiyun break;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun default:
503*4882a593Smuzhiyun perm[0] = '\0';
504*4882a593Smuzhiyun break;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun value = mc_readl(mc, MC_ERR_ADR);
508*4882a593Smuzhiyun addr |= value;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun dev_err_ratelimited(mc->dev, "%s: %s%s @%pa: %s (%s%s)\n",
511*4882a593Smuzhiyun client, secure, direction, &addr, error,
512*4882a593Smuzhiyun desc, perm);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* clear interrupts */
516*4882a593Smuzhiyun mc_writel(mc, status, MC_INTSTATUS);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun return IRQ_HANDLED;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
tegra20_mc_irq(int irq,void * data)521*4882a593Smuzhiyun static __maybe_unused irqreturn_t tegra20_mc_irq(int irq, void *data)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun struct tegra_mc *mc = data;
524*4882a593Smuzhiyun unsigned long status;
525*4882a593Smuzhiyun unsigned int bit;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* mask all interrupts to avoid flooding */
528*4882a593Smuzhiyun status = mc_readl(mc, MC_INTSTATUS) & mc->soc->intmask;
529*4882a593Smuzhiyun if (!status)
530*4882a593Smuzhiyun return IRQ_NONE;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun for_each_set_bit(bit, &status, 32) {
533*4882a593Smuzhiyun const char *direction = "read", *secure = "";
534*4882a593Smuzhiyun const char *error = status_names[bit];
535*4882a593Smuzhiyun const char *client, *desc;
536*4882a593Smuzhiyun phys_addr_t addr;
537*4882a593Smuzhiyun u32 value, reg;
538*4882a593Smuzhiyun u8 id, type;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun switch (BIT(bit)) {
541*4882a593Smuzhiyun case MC_INT_DECERR_EMEM:
542*4882a593Smuzhiyun reg = MC_DECERR_EMEM_OTHERS_STATUS;
543*4882a593Smuzhiyun value = mc_readl(mc, reg);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun id = value & mc->soc->client_id_mask;
546*4882a593Smuzhiyun desc = error_names[2];
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (value & BIT(31))
549*4882a593Smuzhiyun direction = "write";
550*4882a593Smuzhiyun break;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun case MC_INT_INVALID_GART_PAGE:
553*4882a593Smuzhiyun reg = MC_GART_ERROR_REQ;
554*4882a593Smuzhiyun value = mc_readl(mc, reg);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun id = (value >> 1) & mc->soc->client_id_mask;
557*4882a593Smuzhiyun desc = error_names[2];
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun if (value & BIT(0))
560*4882a593Smuzhiyun direction = "write";
561*4882a593Smuzhiyun break;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun case MC_INT_SECURITY_VIOLATION:
564*4882a593Smuzhiyun reg = MC_SECURITY_VIOLATION_STATUS;
565*4882a593Smuzhiyun value = mc_readl(mc, reg);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun id = value & mc->soc->client_id_mask;
568*4882a593Smuzhiyun type = (value & BIT(30)) ? 4 : 3;
569*4882a593Smuzhiyun desc = error_names[type];
570*4882a593Smuzhiyun secure = "secure ";
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun if (value & BIT(31))
573*4882a593Smuzhiyun direction = "write";
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun default:
577*4882a593Smuzhiyun continue;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun client = mc->soc->clients[id].name;
581*4882a593Smuzhiyun addr = mc_readl(mc, reg + sizeof(u32));
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun dev_err_ratelimited(mc->dev, "%s: %s%s @%pa: %s (%s)\n",
584*4882a593Smuzhiyun client, secure, direction, &addr, error,
585*4882a593Smuzhiyun desc);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* clear interrupts */
589*4882a593Smuzhiyun mc_writel(mc, status, MC_INTSTATUS);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun return IRQ_HANDLED;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
tegra_mc_probe(struct platform_device * pdev)594*4882a593Smuzhiyun static int tegra_mc_probe(struct platform_device *pdev)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct resource *res;
597*4882a593Smuzhiyun struct tegra_mc *mc;
598*4882a593Smuzhiyun void *isr;
599*4882a593Smuzhiyun u64 mask;
600*4882a593Smuzhiyun int err;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun mc = devm_kzalloc(&pdev->dev, sizeof(*mc), GFP_KERNEL);
603*4882a593Smuzhiyun if (!mc)
604*4882a593Smuzhiyun return -ENOMEM;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun platform_set_drvdata(pdev, mc);
607*4882a593Smuzhiyun spin_lock_init(&mc->lock);
608*4882a593Smuzhiyun mc->soc = of_device_get_match_data(&pdev->dev);
609*4882a593Smuzhiyun mc->dev = &pdev->dev;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun mask = DMA_BIT_MASK(mc->soc->num_address_bits);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun err = dma_coerce_mask_and_coherent(&pdev->dev, mask);
614*4882a593Smuzhiyun if (err < 0) {
615*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to set DMA mask: %d\n", err);
616*4882a593Smuzhiyun return err;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* length of MC tick in nanoseconds */
620*4882a593Smuzhiyun mc->tick = 30;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
623*4882a593Smuzhiyun mc->regs = devm_ioremap_resource(&pdev->dev, res);
624*4882a593Smuzhiyun if (IS_ERR(mc->regs))
625*4882a593Smuzhiyun return PTR_ERR(mc->regs);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun mc->clk = devm_clk_get(&pdev->dev, "mc");
628*4882a593Smuzhiyun if (IS_ERR(mc->clk)) {
629*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get MC clock: %ld\n",
630*4882a593Smuzhiyun PTR_ERR(mc->clk));
631*4882a593Smuzhiyun return PTR_ERR(mc->clk);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA_2x_SOC
635*4882a593Smuzhiyun if (mc->soc == &tegra20_mc_soc) {
636*4882a593Smuzhiyun isr = tegra20_mc_irq;
637*4882a593Smuzhiyun } else
638*4882a593Smuzhiyun #endif
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun /* ensure that debug features are disabled */
641*4882a593Smuzhiyun mc_writel(mc, 0x00000000, MC_TIMING_CONTROL_DBG);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun err = tegra_mc_setup_latency_allowance(mc);
644*4882a593Smuzhiyun if (err < 0) {
645*4882a593Smuzhiyun dev_err(&pdev->dev,
646*4882a593Smuzhiyun "failed to setup latency allowance: %d\n",
647*4882a593Smuzhiyun err);
648*4882a593Smuzhiyun return err;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun isr = tegra_mc_irq;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun err = tegra_mc_setup_timings(mc);
654*4882a593Smuzhiyun if (err < 0) {
655*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to setup timings: %d\n",
656*4882a593Smuzhiyun err);
657*4882a593Smuzhiyun return err;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun mc->irq = platform_get_irq(pdev, 0);
662*4882a593Smuzhiyun if (mc->irq < 0) {
663*4882a593Smuzhiyun dev_err(&pdev->dev, "interrupt not specified\n");
664*4882a593Smuzhiyun return mc->irq;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun WARN(!mc->soc->client_id_mask, "missing client ID mask for this SoC\n");
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun mc_writel(mc, mc->soc->intmask, MC_INTMASK);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, mc->irq, isr, 0,
672*4882a593Smuzhiyun dev_name(&pdev->dev), mc);
673*4882a593Smuzhiyun if (err < 0) {
674*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request IRQ#%u: %d\n", mc->irq,
675*4882a593Smuzhiyun err);
676*4882a593Smuzhiyun return err;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun err = tegra_mc_reset_setup(mc);
680*4882a593Smuzhiyun if (err < 0)
681*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register reset controller: %d\n",
682*4882a593Smuzhiyun err);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_TEGRA_IOMMU_SMMU) && mc->soc->smmu) {
685*4882a593Smuzhiyun mc->smmu = tegra_smmu_probe(&pdev->dev, mc->soc->smmu, mc);
686*4882a593Smuzhiyun if (IS_ERR(mc->smmu)) {
687*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to probe SMMU: %ld\n",
688*4882a593Smuzhiyun PTR_ERR(mc->smmu));
689*4882a593Smuzhiyun mc->smmu = NULL;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_TEGRA_IOMMU_GART) && !mc->soc->smmu) {
694*4882a593Smuzhiyun mc->gart = tegra_gart_probe(&pdev->dev, mc);
695*4882a593Smuzhiyun if (IS_ERR(mc->gart)) {
696*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to probe GART: %ld\n",
697*4882a593Smuzhiyun PTR_ERR(mc->gart));
698*4882a593Smuzhiyun mc->gart = NULL;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun return 0;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
tegra_mc_suspend(struct device * dev)705*4882a593Smuzhiyun static int tegra_mc_suspend(struct device *dev)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun struct tegra_mc *mc = dev_get_drvdata(dev);
708*4882a593Smuzhiyun int err;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_TEGRA_IOMMU_GART) && mc->gart) {
711*4882a593Smuzhiyun err = tegra_gart_suspend(mc->gart);
712*4882a593Smuzhiyun if (err)
713*4882a593Smuzhiyun return err;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun return 0;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
tegra_mc_resume(struct device * dev)719*4882a593Smuzhiyun static int tegra_mc_resume(struct device *dev)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct tegra_mc *mc = dev_get_drvdata(dev);
722*4882a593Smuzhiyun int err;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_TEGRA_IOMMU_GART) && mc->gart) {
725*4882a593Smuzhiyun err = tegra_gart_resume(mc->gart);
726*4882a593Smuzhiyun if (err)
727*4882a593Smuzhiyun return err;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun return 0;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun static const struct dev_pm_ops tegra_mc_pm_ops = {
734*4882a593Smuzhiyun .suspend = tegra_mc_suspend,
735*4882a593Smuzhiyun .resume = tegra_mc_resume,
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun static struct platform_driver tegra_mc_driver = {
739*4882a593Smuzhiyun .driver = {
740*4882a593Smuzhiyun .name = "tegra-mc",
741*4882a593Smuzhiyun .of_match_table = tegra_mc_of_match,
742*4882a593Smuzhiyun .pm = &tegra_mc_pm_ops,
743*4882a593Smuzhiyun .suppress_bind_attrs = true,
744*4882a593Smuzhiyun },
745*4882a593Smuzhiyun .prevent_deferred_probe = true,
746*4882a593Smuzhiyun .probe = tegra_mc_probe,
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun
tegra_mc_init(void)749*4882a593Smuzhiyun static int tegra_mc_init(void)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun return platform_driver_register(&tegra_mc_driver);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun arch_initcall(tegra_mc_init);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
756*4882a593Smuzhiyun MODULE_DESCRIPTION("NVIDIA Tegra Memory Controller driver");
757*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
758