xref: /OK3568_Linux_fs/kernel/drivers/memory/renesas-rpc-if.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Renesas RPC-IF core driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2018-2019 Renesas Solutions Corp.
6*4882a593Smuzhiyun  * Copyright (C) 2019 Macronix International Co., Ltd.
7*4882a593Smuzhiyun  * Copyright (C) 2019-2020 Cogent Embedded, Inc.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/reset.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <memory/renesas-rpc-if.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define RPCIF_CMNCR		0x0000	/* R/W */
22*4882a593Smuzhiyun #define RPCIF_CMNCR_MD		BIT(31)
23*4882a593Smuzhiyun #define RPCIF_CMNCR_SFDE	BIT(24) /* undocumented but must be set */
24*4882a593Smuzhiyun #define RPCIF_CMNCR_MOIIO3(val)	(((val) & 0x3) << 22)
25*4882a593Smuzhiyun #define RPCIF_CMNCR_MOIIO2(val)	(((val) & 0x3) << 20)
26*4882a593Smuzhiyun #define RPCIF_CMNCR_MOIIO1(val)	(((val) & 0x3) << 18)
27*4882a593Smuzhiyun #define RPCIF_CMNCR_MOIIO0(val)	(((val) & 0x3) << 16)
28*4882a593Smuzhiyun #define RPCIF_CMNCR_MOIIO_HIZ	(RPCIF_CMNCR_MOIIO0(3) | \
29*4882a593Smuzhiyun 				 RPCIF_CMNCR_MOIIO1(3) | \
30*4882a593Smuzhiyun 				 RPCIF_CMNCR_MOIIO2(3) | RPCIF_CMNCR_MOIIO3(3))
31*4882a593Smuzhiyun #define RPCIF_CMNCR_IO3FV(val)	(((val) & 0x3) << 14) /* undocumented */
32*4882a593Smuzhiyun #define RPCIF_CMNCR_IO2FV(val)	(((val) & 0x3) << 12) /* undocumented */
33*4882a593Smuzhiyun #define RPCIF_CMNCR_IO0FV(val)	(((val) & 0x3) << 8)
34*4882a593Smuzhiyun #define RPCIF_CMNCR_IOFV_HIZ	(RPCIF_CMNCR_IO0FV(3) | RPCIF_CMNCR_IO2FV(3) | \
35*4882a593Smuzhiyun 				 RPCIF_CMNCR_IO3FV(3))
36*4882a593Smuzhiyun #define RPCIF_CMNCR_BSZ(val)	(((val) & 0x3) << 0)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define RPCIF_SSLDR		0x0004	/* R/W */
39*4882a593Smuzhiyun #define RPCIF_SSLDR_SPNDL(d)	(((d) & 0x7) << 16)
40*4882a593Smuzhiyun #define RPCIF_SSLDR_SLNDL(d)	(((d) & 0x7) << 8)
41*4882a593Smuzhiyun #define RPCIF_SSLDR_SCKDL(d)	(((d) & 0x7) << 0)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define RPCIF_DRCR		0x000C	/* R/W */
44*4882a593Smuzhiyun #define RPCIF_DRCR_SSLN		BIT(24)
45*4882a593Smuzhiyun #define RPCIF_DRCR_RBURST(v)	((((v) - 1) & 0x1F) << 16)
46*4882a593Smuzhiyun #define RPCIF_DRCR_RCF		BIT(9)
47*4882a593Smuzhiyun #define RPCIF_DRCR_RBE		BIT(8)
48*4882a593Smuzhiyun #define RPCIF_DRCR_SSLE		BIT(0)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define RPCIF_DRCMR		0x0010	/* R/W */
51*4882a593Smuzhiyun #define RPCIF_DRCMR_CMD(c)	(((c) & 0xFF) << 16)
52*4882a593Smuzhiyun #define RPCIF_DRCMR_OCMD(c)	(((c) & 0xFF) << 0)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define RPCIF_DREAR		0x0014	/* R/W */
55*4882a593Smuzhiyun #define RPCIF_DREAR_EAV(c)	(((c) & 0xF) << 16)
56*4882a593Smuzhiyun #define RPCIF_DREAR_EAC(c)	(((c) & 0x7) << 0)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define RPCIF_DROPR		0x0018	/* R/W */
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define RPCIF_DRENR		0x001C	/* R/W */
61*4882a593Smuzhiyun #define RPCIF_DRENR_CDB(o)	(u32)((((o) & 0x3) << 30))
62*4882a593Smuzhiyun #define RPCIF_DRENR_OCDB(o)	(((o) & 0x3) << 28)
63*4882a593Smuzhiyun #define RPCIF_DRENR_ADB(o)	(((o) & 0x3) << 24)
64*4882a593Smuzhiyun #define RPCIF_DRENR_OPDB(o)	(((o) & 0x3) << 20)
65*4882a593Smuzhiyun #define RPCIF_DRENR_DRDB(o)	(((o) & 0x3) << 16)
66*4882a593Smuzhiyun #define RPCIF_DRENR_DME		BIT(15)
67*4882a593Smuzhiyun #define RPCIF_DRENR_CDE		BIT(14)
68*4882a593Smuzhiyun #define RPCIF_DRENR_OCDE	BIT(12)
69*4882a593Smuzhiyun #define RPCIF_DRENR_ADE(v)	(((v) & 0xF) << 8)
70*4882a593Smuzhiyun #define RPCIF_DRENR_OPDE(v)	(((v) & 0xF) << 4)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define RPCIF_SMCR		0x0020	/* R/W */
73*4882a593Smuzhiyun #define RPCIF_SMCR_SSLKP	BIT(8)
74*4882a593Smuzhiyun #define RPCIF_SMCR_SPIRE	BIT(2)
75*4882a593Smuzhiyun #define RPCIF_SMCR_SPIWE	BIT(1)
76*4882a593Smuzhiyun #define RPCIF_SMCR_SPIE		BIT(0)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define RPCIF_SMCMR		0x0024	/* R/W */
79*4882a593Smuzhiyun #define RPCIF_SMCMR_CMD(c)	(((c) & 0xFF) << 16)
80*4882a593Smuzhiyun #define RPCIF_SMCMR_OCMD(c)	(((c) & 0xFF) << 0)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define RPCIF_SMADR		0x0028	/* R/W */
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define RPCIF_SMOPR		0x002C	/* R/W */
85*4882a593Smuzhiyun #define RPCIF_SMOPR_OPD3(o)	(((o) & 0xFF) << 24)
86*4882a593Smuzhiyun #define RPCIF_SMOPR_OPD2(o)	(((o) & 0xFF) << 16)
87*4882a593Smuzhiyun #define RPCIF_SMOPR_OPD1(o)	(((o) & 0xFF) << 8)
88*4882a593Smuzhiyun #define RPCIF_SMOPR_OPD0(o)	(((o) & 0xFF) << 0)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define RPCIF_SMENR		0x0030	/* R/W */
91*4882a593Smuzhiyun #define RPCIF_SMENR_CDB(o)	(((o) & 0x3) << 30)
92*4882a593Smuzhiyun #define RPCIF_SMENR_OCDB(o)	(((o) & 0x3) << 28)
93*4882a593Smuzhiyun #define RPCIF_SMENR_ADB(o)	(((o) & 0x3) << 24)
94*4882a593Smuzhiyun #define RPCIF_SMENR_OPDB(o)	(((o) & 0x3) << 20)
95*4882a593Smuzhiyun #define RPCIF_SMENR_SPIDB(o)	(((o) & 0x3) << 16)
96*4882a593Smuzhiyun #define RPCIF_SMENR_DME		BIT(15)
97*4882a593Smuzhiyun #define RPCIF_SMENR_CDE		BIT(14)
98*4882a593Smuzhiyun #define RPCIF_SMENR_OCDE	BIT(12)
99*4882a593Smuzhiyun #define RPCIF_SMENR_ADE(v)	(((v) & 0xF) << 8)
100*4882a593Smuzhiyun #define RPCIF_SMENR_OPDE(v)	(((v) & 0xF) << 4)
101*4882a593Smuzhiyun #define RPCIF_SMENR_SPIDE(v)	(((v) & 0xF) << 0)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define RPCIF_SMRDR0		0x0038	/* R */
104*4882a593Smuzhiyun #define RPCIF_SMRDR1		0x003C	/* R */
105*4882a593Smuzhiyun #define RPCIF_SMWDR0		0x0040	/* W */
106*4882a593Smuzhiyun #define RPCIF_SMWDR1		0x0044	/* W */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define RPCIF_CMNSR		0x0048	/* R */
109*4882a593Smuzhiyun #define RPCIF_CMNSR_SSLF	BIT(1)
110*4882a593Smuzhiyun #define RPCIF_CMNSR_TEND	BIT(0)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define RPCIF_DRDMCR		0x0058	/* R/W */
113*4882a593Smuzhiyun #define RPCIF_DMDMCR_DMCYC(v)	((((v) - 1) & 0x1F) << 0)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define RPCIF_DRDRENR		0x005C	/* R/W */
116*4882a593Smuzhiyun #define RPCIF_DRDRENR_HYPE(v)	(((v) & 0x7) << 12)
117*4882a593Smuzhiyun #define RPCIF_DRDRENR_ADDRE	BIT(8)
118*4882a593Smuzhiyun #define RPCIF_DRDRENR_OPDRE	BIT(4)
119*4882a593Smuzhiyun #define RPCIF_DRDRENR_DRDRE	BIT(0)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define RPCIF_SMDMCR		0x0060	/* R/W */
122*4882a593Smuzhiyun #define RPCIF_SMDMCR_DMCYC(v)	((((v) - 1) & 0x1F) << 0)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define RPCIF_SMDRENR		0x0064	/* R/W */
125*4882a593Smuzhiyun #define RPCIF_SMDRENR_HYPE(v)	(((v) & 0x7) << 12)
126*4882a593Smuzhiyun #define RPCIF_SMDRENR_ADDRE	BIT(8)
127*4882a593Smuzhiyun #define RPCIF_SMDRENR_OPDRE	BIT(4)
128*4882a593Smuzhiyun #define RPCIF_SMDRENR_SPIDRE	BIT(0)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define RPCIF_PHYCNT		0x007C	/* R/W */
131*4882a593Smuzhiyun #define RPCIF_PHYCNT_CAL	BIT(31)
132*4882a593Smuzhiyun #define RPCIF_PHYCNT_OCTA(v)	(((v) & 0x3) << 22)
133*4882a593Smuzhiyun #define RPCIF_PHYCNT_EXDS	BIT(21)
134*4882a593Smuzhiyun #define RPCIF_PHYCNT_OCT	BIT(20)
135*4882a593Smuzhiyun #define RPCIF_PHYCNT_DDRCAL	BIT(19)
136*4882a593Smuzhiyun #define RPCIF_PHYCNT_HS		BIT(18)
137*4882a593Smuzhiyun #define RPCIF_PHYCNT_STRTIM(v)	(((v) & 0x7) << 15)
138*4882a593Smuzhiyun #define RPCIF_PHYCNT_WBUF2	BIT(4)
139*4882a593Smuzhiyun #define RPCIF_PHYCNT_WBUF	BIT(2)
140*4882a593Smuzhiyun #define RPCIF_PHYCNT_PHYMEM(v)	(((v) & 0x3) << 0)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define RPCIF_PHYOFFSET1	0x0080	/* R/W */
143*4882a593Smuzhiyun #define RPCIF_PHYOFFSET1_DDRTMG(v) (((v) & 0x3) << 28)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define RPCIF_PHYOFFSET2	0x0084	/* R/W */
146*4882a593Smuzhiyun #define RPCIF_PHYOFFSET2_OCTTMG(v) (((v) & 0x7) << 8)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define RPCIF_PHYINT		0x0088	/* R/W */
149*4882a593Smuzhiyun #define RPCIF_PHYINT_WPVAL	BIT(1)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define RPCIF_DIRMAP_SIZE	0x4000000
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static const struct regmap_range rpcif_volatile_ranges[] = {
154*4882a593Smuzhiyun 	regmap_reg_range(RPCIF_SMRDR0, RPCIF_SMRDR1),
155*4882a593Smuzhiyun 	regmap_reg_range(RPCIF_SMWDR0, RPCIF_SMWDR1),
156*4882a593Smuzhiyun 	regmap_reg_range(RPCIF_CMNSR, RPCIF_CMNSR),
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun static const struct regmap_access_table rpcif_volatile_table = {
160*4882a593Smuzhiyun 	.yes_ranges	= rpcif_volatile_ranges,
161*4882a593Smuzhiyun 	.n_yes_ranges	= ARRAY_SIZE(rpcif_volatile_ranges),
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun  * Custom accessor functions to ensure SM[RW]DR[01] are always accessed with
167*4882a593Smuzhiyun  * proper width.  Requires rpcif.xfer_size to be correctly set before!
168*4882a593Smuzhiyun  */
rpcif_reg_read(void * context,unsigned int reg,unsigned int * val)169*4882a593Smuzhiyun static int rpcif_reg_read(void *context, unsigned int reg, unsigned int *val)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct rpcif *rpc = context;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	switch (reg) {
174*4882a593Smuzhiyun 	case RPCIF_SMRDR0:
175*4882a593Smuzhiyun 	case RPCIF_SMWDR0:
176*4882a593Smuzhiyun 		switch (rpc->xfer_size) {
177*4882a593Smuzhiyun 		case 1:
178*4882a593Smuzhiyun 			*val = readb(rpc->base + reg);
179*4882a593Smuzhiyun 			return 0;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		case 2:
182*4882a593Smuzhiyun 			*val = readw(rpc->base + reg);
183*4882a593Smuzhiyun 			return 0;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 		case 4:
186*4882a593Smuzhiyun 		case 8:
187*4882a593Smuzhiyun 			*val = readl(rpc->base + reg);
188*4882a593Smuzhiyun 			return 0;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 		default:
191*4882a593Smuzhiyun 			return -EILSEQ;
192*4882a593Smuzhiyun 		}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	case RPCIF_SMRDR1:
195*4882a593Smuzhiyun 	case RPCIF_SMWDR1:
196*4882a593Smuzhiyun 		if (rpc->xfer_size != 8)
197*4882a593Smuzhiyun 			return -EILSEQ;
198*4882a593Smuzhiyun 		break;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	*val = readl(rpc->base + reg);
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
rpcif_reg_write(void * context,unsigned int reg,unsigned int val)206*4882a593Smuzhiyun static int rpcif_reg_write(void *context, unsigned int reg, unsigned int val)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct rpcif *rpc = context;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	switch (reg) {
211*4882a593Smuzhiyun 	case RPCIF_SMWDR0:
212*4882a593Smuzhiyun 		switch (rpc->xfer_size) {
213*4882a593Smuzhiyun 		case 1:
214*4882a593Smuzhiyun 			writeb(val, rpc->base + reg);
215*4882a593Smuzhiyun 			return 0;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		case 2:
218*4882a593Smuzhiyun 			writew(val, rpc->base + reg);
219*4882a593Smuzhiyun 			return 0;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		case 4:
222*4882a593Smuzhiyun 		case 8:
223*4882a593Smuzhiyun 			writel(val, rpc->base + reg);
224*4882a593Smuzhiyun 			return 0;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 		default:
227*4882a593Smuzhiyun 			return -EILSEQ;
228*4882a593Smuzhiyun 		}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	case RPCIF_SMWDR1:
231*4882a593Smuzhiyun 		if (rpc->xfer_size != 8)
232*4882a593Smuzhiyun 			return -EILSEQ;
233*4882a593Smuzhiyun 		break;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	case RPCIF_SMRDR0:
236*4882a593Smuzhiyun 	case RPCIF_SMRDR1:
237*4882a593Smuzhiyun 		return -EPERM;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	writel(val, rpc->base + reg);
241*4882a593Smuzhiyun 	return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static const struct regmap_config rpcif_regmap_config = {
245*4882a593Smuzhiyun 	.reg_bits	= 32,
246*4882a593Smuzhiyun 	.val_bits	= 32,
247*4882a593Smuzhiyun 	.reg_stride	= 4,
248*4882a593Smuzhiyun 	.reg_read	= rpcif_reg_read,
249*4882a593Smuzhiyun 	.reg_write	= rpcif_reg_write,
250*4882a593Smuzhiyun 	.fast_io	= true,
251*4882a593Smuzhiyun 	.max_register	= RPCIF_PHYINT,
252*4882a593Smuzhiyun 	.volatile_table	= &rpcif_volatile_table,
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
rpcif_sw_init(struct rpcif * rpc,struct device * dev)255*4882a593Smuzhiyun int rpcif_sw_init(struct rpcif *rpc, struct device *dev)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
258*4882a593Smuzhiyun 	struct resource *res;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	rpc->dev = dev;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs");
263*4882a593Smuzhiyun 	rpc->base = devm_ioremap_resource(&pdev->dev, res);
264*4882a593Smuzhiyun 	if (IS_ERR(rpc->base))
265*4882a593Smuzhiyun 		return PTR_ERR(rpc->base);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	rpc->regmap = devm_regmap_init(&pdev->dev, NULL, rpc, &rpcif_regmap_config);
268*4882a593Smuzhiyun 	if (IS_ERR(rpc->regmap)) {
269*4882a593Smuzhiyun 		dev_err(&pdev->dev,
270*4882a593Smuzhiyun 			"failed to init regmap for rpcif, error %ld\n",
271*4882a593Smuzhiyun 			PTR_ERR(rpc->regmap));
272*4882a593Smuzhiyun 		return	PTR_ERR(rpc->regmap);
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dirmap");
276*4882a593Smuzhiyun 	rpc->dirmap = devm_ioremap_resource(&pdev->dev, res);
277*4882a593Smuzhiyun 	if (IS_ERR(rpc->dirmap))
278*4882a593Smuzhiyun 		return PTR_ERR(rpc->dirmap);
279*4882a593Smuzhiyun 	rpc->size = resource_size(res);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	rpc->rstc = devm_reset_control_get_exclusive(&pdev->dev, NULL);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(rpc->rstc);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun EXPORT_SYMBOL(rpcif_sw_init);
286*4882a593Smuzhiyun 
rpcif_enable_rpm(struct rpcif * rpc)287*4882a593Smuzhiyun void rpcif_enable_rpm(struct rpcif *rpc)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	pm_runtime_enable(rpc->dev);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun EXPORT_SYMBOL(rpcif_enable_rpm);
292*4882a593Smuzhiyun 
rpcif_disable_rpm(struct rpcif * rpc)293*4882a593Smuzhiyun void rpcif_disable_rpm(struct rpcif *rpc)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	pm_runtime_disable(rpc->dev);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun EXPORT_SYMBOL(rpcif_disable_rpm);
298*4882a593Smuzhiyun 
rpcif_hw_init(struct rpcif * rpc,bool hyperflash)299*4882a593Smuzhiyun void rpcif_hw_init(struct rpcif *rpc, bool hyperflash)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	u32 dummy;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	pm_runtime_get_sync(rpc->dev);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/*
306*4882a593Smuzhiyun 	 * NOTE: The 0x260 are undocumented bits, but they must be set.
307*4882a593Smuzhiyun 	 *	 RPCIF_PHYCNT_STRTIM is strobe timing adjustment bits,
308*4882a593Smuzhiyun 	 *	 0x0 : the delay is biggest,
309*4882a593Smuzhiyun 	 *	 0x1 : the delay is 2nd biggest,
310*4882a593Smuzhiyun 	 *	 On H3 ES1.x, the value should be 0, while on others,
311*4882a593Smuzhiyun 	 *	 the value should be 7.
312*4882a593Smuzhiyun 	 */
313*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_PHYCNT, RPCIF_PHYCNT_STRTIM(7) |
314*4882a593Smuzhiyun 		     RPCIF_PHYCNT_PHYMEM(hyperflash ? 3 : 0) | 0x260);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/*
317*4882a593Smuzhiyun 	 * NOTE: The 0x1511144 are undocumented bits, but they must be set
318*4882a593Smuzhiyun 	 *       for RPCIF_PHYOFFSET1.
319*4882a593Smuzhiyun 	 *	 The 0x31 are undocumented bits, but they must be set
320*4882a593Smuzhiyun 	 *	 for RPCIF_PHYOFFSET2.
321*4882a593Smuzhiyun 	 */
322*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_PHYOFFSET1, 0x1511144 |
323*4882a593Smuzhiyun 		     RPCIF_PHYOFFSET1_DDRTMG(3));
324*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_PHYOFFSET2, 0x31 |
325*4882a593Smuzhiyun 		     RPCIF_PHYOFFSET2_OCTTMG(4));
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (hyperflash)
328*4882a593Smuzhiyun 		regmap_update_bits(rpc->regmap, RPCIF_PHYINT,
329*4882a593Smuzhiyun 				   RPCIF_PHYINT_WPVAL, 0);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_CMNCR, RPCIF_CMNCR_SFDE |
332*4882a593Smuzhiyun 		     RPCIF_CMNCR_MOIIO_HIZ | RPCIF_CMNCR_IOFV_HIZ |
333*4882a593Smuzhiyun 		     RPCIF_CMNCR_BSZ(hyperflash ? 1 : 0));
334*4882a593Smuzhiyun 	/* Set RCF after BSZ update */
335*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_DRCR, RPCIF_DRCR_RCF);
336*4882a593Smuzhiyun 	/* Dummy read according to spec */
337*4882a593Smuzhiyun 	regmap_read(rpc->regmap, RPCIF_DRCR, &dummy);
338*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_SSLDR, RPCIF_SSLDR_SPNDL(7) |
339*4882a593Smuzhiyun 		     RPCIF_SSLDR_SLNDL(7) | RPCIF_SSLDR_SCKDL(7));
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	pm_runtime_put(rpc->dev);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	rpc->bus_size = hyperflash ? 2 : 1;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun EXPORT_SYMBOL(rpcif_hw_init);
346*4882a593Smuzhiyun 
wait_msg_xfer_end(struct rpcif * rpc)347*4882a593Smuzhiyun static int wait_msg_xfer_end(struct rpcif *rpc)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	u32 sts;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	return regmap_read_poll_timeout(rpc->regmap, RPCIF_CMNSR, sts,
352*4882a593Smuzhiyun 					sts & RPCIF_CMNSR_TEND, 0,
353*4882a593Smuzhiyun 					USEC_PER_SEC);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
rpcif_bits_set(struct rpcif * rpc,u32 nbytes)356*4882a593Smuzhiyun static u8 rpcif_bits_set(struct rpcif *rpc, u32 nbytes)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	if (rpc->bus_size == 2)
359*4882a593Smuzhiyun 		nbytes /= 2;
360*4882a593Smuzhiyun 	nbytes = clamp(nbytes, 1U, 4U);
361*4882a593Smuzhiyun 	return GENMASK(3, 4 - nbytes);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
rpcif_bit_size(u8 buswidth)364*4882a593Smuzhiyun static u8 rpcif_bit_size(u8 buswidth)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	return buswidth > 4 ? 2 : ilog2(buswidth);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
rpcif_prepare(struct rpcif * rpc,const struct rpcif_op * op,u64 * offs,size_t * len)369*4882a593Smuzhiyun void rpcif_prepare(struct rpcif *rpc, const struct rpcif_op *op, u64 *offs,
370*4882a593Smuzhiyun 		   size_t *len)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	rpc->smcr = 0;
373*4882a593Smuzhiyun 	rpc->smadr = 0;
374*4882a593Smuzhiyun 	rpc->enable = 0;
375*4882a593Smuzhiyun 	rpc->command = 0;
376*4882a593Smuzhiyun 	rpc->option = 0;
377*4882a593Smuzhiyun 	rpc->dummy = 0;
378*4882a593Smuzhiyun 	rpc->ddr = 0;
379*4882a593Smuzhiyun 	rpc->xferlen = 0;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (op->cmd.buswidth) {
382*4882a593Smuzhiyun 		rpc->enable  = RPCIF_SMENR_CDE |
383*4882a593Smuzhiyun 			RPCIF_SMENR_CDB(rpcif_bit_size(op->cmd.buswidth));
384*4882a593Smuzhiyun 		rpc->command = RPCIF_SMCMR_CMD(op->cmd.opcode);
385*4882a593Smuzhiyun 		if (op->cmd.ddr)
386*4882a593Smuzhiyun 			rpc->ddr = RPCIF_SMDRENR_HYPE(0x5);
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 	if (op->ocmd.buswidth) {
389*4882a593Smuzhiyun 		rpc->enable  |= RPCIF_SMENR_OCDE |
390*4882a593Smuzhiyun 			RPCIF_SMENR_OCDB(rpcif_bit_size(op->ocmd.buswidth));
391*4882a593Smuzhiyun 		rpc->command |= RPCIF_SMCMR_OCMD(op->ocmd.opcode);
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (op->addr.buswidth) {
395*4882a593Smuzhiyun 		rpc->enable |=
396*4882a593Smuzhiyun 			RPCIF_SMENR_ADB(rpcif_bit_size(op->addr.buswidth));
397*4882a593Smuzhiyun 		if (op->addr.nbytes == 4)
398*4882a593Smuzhiyun 			rpc->enable |= RPCIF_SMENR_ADE(0xF);
399*4882a593Smuzhiyun 		else
400*4882a593Smuzhiyun 			rpc->enable |= RPCIF_SMENR_ADE(GENMASK(
401*4882a593Smuzhiyun 						2, 3 - op->addr.nbytes));
402*4882a593Smuzhiyun 		if (op->addr.ddr)
403*4882a593Smuzhiyun 			rpc->ddr |= RPCIF_SMDRENR_ADDRE;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 		if (offs && len)
406*4882a593Smuzhiyun 			rpc->smadr = *offs;
407*4882a593Smuzhiyun 		else
408*4882a593Smuzhiyun 			rpc->smadr = op->addr.val;
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (op->dummy.buswidth) {
412*4882a593Smuzhiyun 		rpc->enable |= RPCIF_SMENR_DME;
413*4882a593Smuzhiyun 		rpc->dummy = RPCIF_SMDMCR_DMCYC(op->dummy.ncycles /
414*4882a593Smuzhiyun 						op->dummy.buswidth);
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	if (op->option.buswidth) {
418*4882a593Smuzhiyun 		rpc->enable |= RPCIF_SMENR_OPDE(
419*4882a593Smuzhiyun 			rpcif_bits_set(rpc, op->option.nbytes)) |
420*4882a593Smuzhiyun 			RPCIF_SMENR_OPDB(rpcif_bit_size(op->option.buswidth));
421*4882a593Smuzhiyun 		if (op->option.ddr)
422*4882a593Smuzhiyun 			rpc->ddr |= RPCIF_SMDRENR_OPDRE;
423*4882a593Smuzhiyun 		rpc->option = op->option.val;
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	rpc->dir = op->data.dir;
427*4882a593Smuzhiyun 	if (op->data.buswidth) {
428*4882a593Smuzhiyun 		u32 nbytes;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		rpc->buffer = op->data.buf.in;
431*4882a593Smuzhiyun 		switch (op->data.dir) {
432*4882a593Smuzhiyun 		case RPCIF_DATA_IN:
433*4882a593Smuzhiyun 			rpc->smcr = RPCIF_SMCR_SPIRE;
434*4882a593Smuzhiyun 			break;
435*4882a593Smuzhiyun 		case RPCIF_DATA_OUT:
436*4882a593Smuzhiyun 			rpc->smcr = RPCIF_SMCR_SPIWE;
437*4882a593Smuzhiyun 			break;
438*4882a593Smuzhiyun 		default:
439*4882a593Smuzhiyun 			break;
440*4882a593Smuzhiyun 		}
441*4882a593Smuzhiyun 		if (op->data.ddr)
442*4882a593Smuzhiyun 			rpc->ddr |= RPCIF_SMDRENR_SPIDRE;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 		if (offs && len)
445*4882a593Smuzhiyun 			nbytes = *len;
446*4882a593Smuzhiyun 		else
447*4882a593Smuzhiyun 			nbytes = op->data.nbytes;
448*4882a593Smuzhiyun 		rpc->xferlen = nbytes;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 		rpc->enable |= RPCIF_SMENR_SPIDB(rpcif_bit_size(op->data.buswidth));
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun EXPORT_SYMBOL(rpcif_prepare);
454*4882a593Smuzhiyun 
rpcif_manual_xfer(struct rpcif * rpc)455*4882a593Smuzhiyun int rpcif_manual_xfer(struct rpcif *rpc)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	u32 smenr, smcr, pos = 0, max = rpc->bus_size == 2 ? 8 : 4;
458*4882a593Smuzhiyun 	int ret = 0;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	pm_runtime_get_sync(rpc->dev);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	regmap_update_bits(rpc->regmap, RPCIF_PHYCNT,
463*4882a593Smuzhiyun 			   RPCIF_PHYCNT_CAL, RPCIF_PHYCNT_CAL);
464*4882a593Smuzhiyun 	regmap_update_bits(rpc->regmap, RPCIF_CMNCR,
465*4882a593Smuzhiyun 			   RPCIF_CMNCR_MD, RPCIF_CMNCR_MD);
466*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_SMCMR, rpc->command);
467*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_SMOPR, rpc->option);
468*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_SMDMCR, rpc->dummy);
469*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_SMDRENR, rpc->ddr);
470*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_SMADR, rpc->smadr);
471*4882a593Smuzhiyun 	smenr = rpc->enable;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	switch (rpc->dir) {
474*4882a593Smuzhiyun 	case RPCIF_DATA_OUT:
475*4882a593Smuzhiyun 		while (pos < rpc->xferlen) {
476*4882a593Smuzhiyun 			u32 bytes_left = rpc->xferlen - pos;
477*4882a593Smuzhiyun 			u32 nbytes, data[2];
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 			smcr = rpc->smcr | RPCIF_SMCR_SPIE;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 			/* nbytes may only be 1, 2, 4, or 8 */
482*4882a593Smuzhiyun 			nbytes = bytes_left >= max ? max : (1 << ilog2(bytes_left));
483*4882a593Smuzhiyun 			if (bytes_left > nbytes)
484*4882a593Smuzhiyun 				smcr |= RPCIF_SMCR_SSLKP;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 			smenr |= RPCIF_SMENR_SPIDE(rpcif_bits_set(rpc, nbytes));
487*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_SMENR, smenr);
488*4882a593Smuzhiyun 			rpc->xfer_size = nbytes;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 			memcpy(data, rpc->buffer + pos, nbytes);
491*4882a593Smuzhiyun 			if (nbytes == 8) {
492*4882a593Smuzhiyun 				regmap_write(rpc->regmap, RPCIF_SMWDR1,
493*4882a593Smuzhiyun 					     data[0]);
494*4882a593Smuzhiyun 				regmap_write(rpc->regmap, RPCIF_SMWDR0,
495*4882a593Smuzhiyun 					     data[1]);
496*4882a593Smuzhiyun 			} else {
497*4882a593Smuzhiyun 				regmap_write(rpc->regmap, RPCIF_SMWDR0,
498*4882a593Smuzhiyun 					     data[0]);
499*4882a593Smuzhiyun 			}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_SMCR, smcr);
502*4882a593Smuzhiyun 			ret = wait_msg_xfer_end(rpc);
503*4882a593Smuzhiyun 			if (ret)
504*4882a593Smuzhiyun 				goto err_out;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 			pos += nbytes;
507*4882a593Smuzhiyun 			smenr = rpc->enable &
508*4882a593Smuzhiyun 				~RPCIF_SMENR_CDE & ~RPCIF_SMENR_ADE(0xF);
509*4882a593Smuzhiyun 		}
510*4882a593Smuzhiyun 		break;
511*4882a593Smuzhiyun 	case RPCIF_DATA_IN:
512*4882a593Smuzhiyun 		/*
513*4882a593Smuzhiyun 		 * RPC-IF spoils the data for the commands without an address
514*4882a593Smuzhiyun 		 * phase (like RDID) in the manual mode, so we'll have to work
515*4882a593Smuzhiyun 		 * around this issue by using the external address space read
516*4882a593Smuzhiyun 		 * mode instead.
517*4882a593Smuzhiyun 		 */
518*4882a593Smuzhiyun 		if (!(smenr & RPCIF_SMENR_ADE(0xF)) && rpc->dirmap) {
519*4882a593Smuzhiyun 			u32 dummy;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 			regmap_update_bits(rpc->regmap, RPCIF_CMNCR,
522*4882a593Smuzhiyun 					   RPCIF_CMNCR_MD, 0);
523*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_DRCR,
524*4882a593Smuzhiyun 				     RPCIF_DRCR_RBURST(32) | RPCIF_DRCR_RBE);
525*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_DRCMR, rpc->command);
526*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_DREAR,
527*4882a593Smuzhiyun 				     RPCIF_DREAR_EAC(1));
528*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_DROPR, rpc->option);
529*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_DRENR,
530*4882a593Smuzhiyun 				     smenr & ~RPCIF_SMENR_SPIDE(0xF));
531*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_DRDMCR,  rpc->dummy);
532*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_DRDRENR, rpc->ddr);
533*4882a593Smuzhiyun 			memcpy_fromio(rpc->buffer, rpc->dirmap, rpc->xferlen);
534*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_DRCR, RPCIF_DRCR_RCF);
535*4882a593Smuzhiyun 			/* Dummy read according to spec */
536*4882a593Smuzhiyun 			regmap_read(rpc->regmap, RPCIF_DRCR, &dummy);
537*4882a593Smuzhiyun 			break;
538*4882a593Smuzhiyun 		}
539*4882a593Smuzhiyun 		while (pos < rpc->xferlen) {
540*4882a593Smuzhiyun 			u32 bytes_left = rpc->xferlen - pos;
541*4882a593Smuzhiyun 			u32 nbytes, data[2];
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 			/* nbytes may only be 1, 2, 4, or 8 */
544*4882a593Smuzhiyun 			nbytes = bytes_left >= max ? max : (1 << ilog2(bytes_left));
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_SMADR,
547*4882a593Smuzhiyun 				     rpc->smadr + pos);
548*4882a593Smuzhiyun 			smenr &= ~RPCIF_SMENR_SPIDE(0xF);
549*4882a593Smuzhiyun 			smenr |= RPCIF_SMENR_SPIDE(rpcif_bits_set(rpc, nbytes));
550*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_SMENR, smenr);
551*4882a593Smuzhiyun 			regmap_write(rpc->regmap, RPCIF_SMCR,
552*4882a593Smuzhiyun 				     rpc->smcr | RPCIF_SMCR_SPIE);
553*4882a593Smuzhiyun 			rpc->xfer_size = nbytes;
554*4882a593Smuzhiyun 			ret = wait_msg_xfer_end(rpc);
555*4882a593Smuzhiyun 			if (ret)
556*4882a593Smuzhiyun 				goto err_out;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 			if (nbytes == 8) {
559*4882a593Smuzhiyun 				regmap_read(rpc->regmap, RPCIF_SMRDR1,
560*4882a593Smuzhiyun 					    &data[0]);
561*4882a593Smuzhiyun 				regmap_read(rpc->regmap, RPCIF_SMRDR0,
562*4882a593Smuzhiyun 					    &data[1]);
563*4882a593Smuzhiyun 			} else {
564*4882a593Smuzhiyun 				regmap_read(rpc->regmap, RPCIF_SMRDR0,
565*4882a593Smuzhiyun 					    &data[0]);
566*4882a593Smuzhiyun 			}
567*4882a593Smuzhiyun 			memcpy(rpc->buffer + pos, data, nbytes);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 			pos += nbytes;
570*4882a593Smuzhiyun 		}
571*4882a593Smuzhiyun 		break;
572*4882a593Smuzhiyun 	default:
573*4882a593Smuzhiyun 		regmap_write(rpc->regmap, RPCIF_SMENR, rpc->enable);
574*4882a593Smuzhiyun 		regmap_write(rpc->regmap, RPCIF_SMCR,
575*4882a593Smuzhiyun 			     rpc->smcr | RPCIF_SMCR_SPIE);
576*4882a593Smuzhiyun 		ret = wait_msg_xfer_end(rpc);
577*4882a593Smuzhiyun 		if (ret)
578*4882a593Smuzhiyun 			goto err_out;
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun exit:
582*4882a593Smuzhiyun 	pm_runtime_put(rpc->dev);
583*4882a593Smuzhiyun 	return ret;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun err_out:
586*4882a593Smuzhiyun 	if (reset_control_reset(rpc->rstc))
587*4882a593Smuzhiyun 		dev_err(rpc->dev, "Failed to reset HW\n");
588*4882a593Smuzhiyun 	rpcif_hw_init(rpc, rpc->bus_size == 2);
589*4882a593Smuzhiyun 	goto exit;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun EXPORT_SYMBOL(rpcif_manual_xfer);
592*4882a593Smuzhiyun 
rpcif_dirmap_read(struct rpcif * rpc,u64 offs,size_t len,void * buf)593*4882a593Smuzhiyun ssize_t rpcif_dirmap_read(struct rpcif *rpc, u64 offs, size_t len, void *buf)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	loff_t from = offs & (RPCIF_DIRMAP_SIZE - 1);
596*4882a593Smuzhiyun 	size_t size = RPCIF_DIRMAP_SIZE - from;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (len > size)
599*4882a593Smuzhiyun 		len = size;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	pm_runtime_get_sync(rpc->dev);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	regmap_update_bits(rpc->regmap, RPCIF_CMNCR, RPCIF_CMNCR_MD, 0);
604*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_DRCR, 0);
605*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_DRCMR, rpc->command);
606*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_DREAR,
607*4882a593Smuzhiyun 		     RPCIF_DREAR_EAV(offs >> 25) | RPCIF_DREAR_EAC(1));
608*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_DROPR, rpc->option);
609*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_DRENR,
610*4882a593Smuzhiyun 		     rpc->enable & ~RPCIF_SMENR_SPIDE(0xF));
611*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_DRDMCR, rpc->dummy);
612*4882a593Smuzhiyun 	regmap_write(rpc->regmap, RPCIF_DRDRENR, rpc->ddr);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	memcpy_fromio(buf, rpc->dirmap + from, len);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	pm_runtime_put(rpc->dev);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	return len;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun EXPORT_SYMBOL(rpcif_dirmap_read);
621*4882a593Smuzhiyun 
rpcif_probe(struct platform_device * pdev)622*4882a593Smuzhiyun static int rpcif_probe(struct platform_device *pdev)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	struct platform_device *vdev;
625*4882a593Smuzhiyun 	struct device_node *flash;
626*4882a593Smuzhiyun 	const char *name;
627*4882a593Smuzhiyun 	int ret;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	flash = of_get_next_child(pdev->dev.of_node, NULL);
630*4882a593Smuzhiyun 	if (!flash) {
631*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "no flash node found\n");
632*4882a593Smuzhiyun 		return -ENODEV;
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	if (of_device_is_compatible(flash, "jedec,spi-nor")) {
636*4882a593Smuzhiyun 		name = "rpc-if-spi";
637*4882a593Smuzhiyun 	} else if (of_device_is_compatible(flash, "cfi-flash")) {
638*4882a593Smuzhiyun 		name = "rpc-if-hyperflash";
639*4882a593Smuzhiyun 	} else	{
640*4882a593Smuzhiyun 		of_node_put(flash);
641*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "unknown flash type\n");
642*4882a593Smuzhiyun 		return -ENODEV;
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 	of_node_put(flash);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	vdev = platform_device_alloc(name, pdev->id);
647*4882a593Smuzhiyun 	if (!vdev)
648*4882a593Smuzhiyun 		return -ENOMEM;
649*4882a593Smuzhiyun 	vdev->dev.parent = &pdev->dev;
650*4882a593Smuzhiyun 	platform_set_drvdata(pdev, vdev);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	ret = platform_device_add(vdev);
653*4882a593Smuzhiyun 	if (ret) {
654*4882a593Smuzhiyun 		platform_device_put(vdev);
655*4882a593Smuzhiyun 		return ret;
656*4882a593Smuzhiyun 	}
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	return 0;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
rpcif_remove(struct platform_device * pdev)661*4882a593Smuzhiyun static int rpcif_remove(struct platform_device *pdev)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	struct platform_device *vdev = platform_get_drvdata(pdev);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	platform_device_unregister(vdev);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	return 0;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun static const struct of_device_id rpcif_of_match[] = {
671*4882a593Smuzhiyun 	{ .compatible = "renesas,rcar-gen3-rpc-if", },
672*4882a593Smuzhiyun 	{},
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rpcif_of_match);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun static struct platform_driver rpcif_driver = {
677*4882a593Smuzhiyun 	.probe	= rpcif_probe,
678*4882a593Smuzhiyun 	.remove	= rpcif_remove,
679*4882a593Smuzhiyun 	.driver = {
680*4882a593Smuzhiyun 		.name =	"rpc-if",
681*4882a593Smuzhiyun 		.of_match_table = rpcif_of_match,
682*4882a593Smuzhiyun 	},
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun module_platform_driver(rpcif_driver);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas RPC-IF core driver");
687*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
688