xref: /OK3568_Linux_fs/kernel/drivers/memory/pl172.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Memory controller driver for ARM PrimeCell PL172
4*4882a593Smuzhiyun  * PrimeCell MultiPort Memory Controller (PL172)
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on:
9*4882a593Smuzhiyun  * TI AEMIF driver, Copyright (C) 2010 - 2013 Texas Instruments Inc.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/amba/bus.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/of_platform.h>
22*4882a593Smuzhiyun #include <linux/time.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define MPMC_STATIC_CFG(n)		(0x200 + 0x20 * (n))
25*4882a593Smuzhiyun #define  MPMC_STATIC_CFG_MW_8BIT	0x0
26*4882a593Smuzhiyun #define  MPMC_STATIC_CFG_MW_16BIT	0x1
27*4882a593Smuzhiyun #define  MPMC_STATIC_CFG_MW_32BIT	0x2
28*4882a593Smuzhiyun #define  MPMC_STATIC_CFG_PM		BIT(3)
29*4882a593Smuzhiyun #define  MPMC_STATIC_CFG_PC		BIT(6)
30*4882a593Smuzhiyun #define  MPMC_STATIC_CFG_PB		BIT(7)
31*4882a593Smuzhiyun #define  MPMC_STATIC_CFG_EW		BIT(8)
32*4882a593Smuzhiyun #define  MPMC_STATIC_CFG_B		BIT(19)
33*4882a593Smuzhiyun #define  MPMC_STATIC_CFG_P		BIT(20)
34*4882a593Smuzhiyun #define MPMC_STATIC_WAIT_WEN(n)		(0x204 + 0x20 * (n))
35*4882a593Smuzhiyun #define  MPMC_STATIC_WAIT_WEN_MAX	0x0f
36*4882a593Smuzhiyun #define MPMC_STATIC_WAIT_OEN(n)		(0x208 + 0x20 * (n))
37*4882a593Smuzhiyun #define  MPMC_STATIC_WAIT_OEN_MAX	0x0f
38*4882a593Smuzhiyun #define MPMC_STATIC_WAIT_RD(n)		(0x20c + 0x20 * (n))
39*4882a593Smuzhiyun #define  MPMC_STATIC_WAIT_RD_MAX	0x1f
40*4882a593Smuzhiyun #define MPMC_STATIC_WAIT_PAGE(n)	(0x210 + 0x20 * (n))
41*4882a593Smuzhiyun #define  MPMC_STATIC_WAIT_PAGE_MAX	0x1f
42*4882a593Smuzhiyun #define MPMC_STATIC_WAIT_WR(n)		(0x214 + 0x20 * (n))
43*4882a593Smuzhiyun #define  MPMC_STATIC_WAIT_WR_MAX	0x1f
44*4882a593Smuzhiyun #define MPMC_STATIC_WAIT_TURN(n)	(0x218 + 0x20 * (n))
45*4882a593Smuzhiyun #define  MPMC_STATIC_WAIT_TURN_MAX	0x0f
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* Maximum number of static chip selects */
48*4882a593Smuzhiyun #define PL172_MAX_CS		4
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct pl172_data {
51*4882a593Smuzhiyun 	void __iomem *base;
52*4882a593Smuzhiyun 	unsigned long rate;
53*4882a593Smuzhiyun 	struct clk *clk;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
pl172_timing_prop(struct amba_device * adev,const struct device_node * np,const char * name,u32 reg_offset,u32 max,int start)56*4882a593Smuzhiyun static int pl172_timing_prop(struct amba_device *adev,
57*4882a593Smuzhiyun 			     const struct device_node *np, const char *name,
58*4882a593Smuzhiyun 			     u32 reg_offset, u32 max, int start)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct pl172_data *pl172 = amba_get_drvdata(adev);
61*4882a593Smuzhiyun 	int cycles;
62*4882a593Smuzhiyun 	u32 val;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (!of_property_read_u32(np, name, &val)) {
65*4882a593Smuzhiyun 		cycles = DIV_ROUND_UP(val * pl172->rate, NSEC_PER_MSEC) - start;
66*4882a593Smuzhiyun 		if (cycles < 0) {
67*4882a593Smuzhiyun 			cycles = 0;
68*4882a593Smuzhiyun 		} else if (cycles > max) {
69*4882a593Smuzhiyun 			dev_err(&adev->dev, "%s timing too tight\n", name);
70*4882a593Smuzhiyun 			return -EINVAL;
71*4882a593Smuzhiyun 		}
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 		writel(cycles, pl172->base + reg_offset);
74*4882a593Smuzhiyun 	}
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	dev_dbg(&adev->dev, "%s: %u cycle(s)\n", name, start +
77*4882a593Smuzhiyun 				readl(pl172->base + reg_offset));
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
pl172_setup_static(struct amba_device * adev,struct device_node * np,u32 cs)82*4882a593Smuzhiyun static int pl172_setup_static(struct amba_device *adev,
83*4882a593Smuzhiyun 			      struct device_node *np, u32 cs)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	struct pl172_data *pl172 = amba_get_drvdata(adev);
86*4882a593Smuzhiyun 	u32 cfg;
87*4882a593Smuzhiyun 	int ret;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* MPMC static memory configuration */
90*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "mpmc,memory-width", &cfg)) {
91*4882a593Smuzhiyun 		if (cfg == 8) {
92*4882a593Smuzhiyun 			cfg = MPMC_STATIC_CFG_MW_8BIT;
93*4882a593Smuzhiyun 		} else if (cfg == 16) {
94*4882a593Smuzhiyun 			cfg = MPMC_STATIC_CFG_MW_16BIT;
95*4882a593Smuzhiyun 		} else if (cfg == 32) {
96*4882a593Smuzhiyun 			cfg = MPMC_STATIC_CFG_MW_32BIT;
97*4882a593Smuzhiyun 		} else {
98*4882a593Smuzhiyun 			dev_err(&adev->dev, "invalid memory width cs%u\n", cs);
99*4882a593Smuzhiyun 			return -EINVAL;
100*4882a593Smuzhiyun 		}
101*4882a593Smuzhiyun 	} else {
102*4882a593Smuzhiyun 		dev_err(&adev->dev, "memory-width property required\n");
103*4882a593Smuzhiyun 		return -EINVAL;
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (of_property_read_bool(np, "mpmc,async-page-mode"))
107*4882a593Smuzhiyun 		cfg |= MPMC_STATIC_CFG_PM;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	if (of_property_read_bool(np, "mpmc,cs-active-high"))
110*4882a593Smuzhiyun 		cfg |= MPMC_STATIC_CFG_PC;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (of_property_read_bool(np, "mpmc,byte-lane-low"))
113*4882a593Smuzhiyun 		cfg |= MPMC_STATIC_CFG_PB;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	if (of_property_read_bool(np, "mpmc,extended-wait"))
116*4882a593Smuzhiyun 		cfg |= MPMC_STATIC_CFG_EW;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (amba_part(adev) == 0x172 &&
119*4882a593Smuzhiyun 	    of_property_read_bool(np, "mpmc,buffer-enable"))
120*4882a593Smuzhiyun 		cfg |= MPMC_STATIC_CFG_B;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (of_property_read_bool(np, "mpmc,write-protect"))
123*4882a593Smuzhiyun 		cfg |= MPMC_STATIC_CFG_P;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	writel(cfg, pl172->base + MPMC_STATIC_CFG(cs));
126*4882a593Smuzhiyun 	dev_dbg(&adev->dev, "mpmc static config cs%u: 0x%08x\n", cs, cfg);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* MPMC static memory timing */
129*4882a593Smuzhiyun 	ret = pl172_timing_prop(adev, np, "mpmc,write-enable-delay",
130*4882a593Smuzhiyun 				MPMC_STATIC_WAIT_WEN(cs),
131*4882a593Smuzhiyun 				MPMC_STATIC_WAIT_WEN_MAX, 1);
132*4882a593Smuzhiyun 	if (ret)
133*4882a593Smuzhiyun 		goto fail;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	ret = pl172_timing_prop(adev, np, "mpmc,output-enable-delay",
136*4882a593Smuzhiyun 				MPMC_STATIC_WAIT_OEN(cs),
137*4882a593Smuzhiyun 				MPMC_STATIC_WAIT_OEN_MAX, 0);
138*4882a593Smuzhiyun 	if (ret)
139*4882a593Smuzhiyun 		goto fail;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	ret = pl172_timing_prop(adev, np, "mpmc,read-access-delay",
142*4882a593Smuzhiyun 				MPMC_STATIC_WAIT_RD(cs),
143*4882a593Smuzhiyun 				MPMC_STATIC_WAIT_RD_MAX, 1);
144*4882a593Smuzhiyun 	if (ret)
145*4882a593Smuzhiyun 		goto fail;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	ret = pl172_timing_prop(adev, np, "mpmc,page-mode-read-delay",
148*4882a593Smuzhiyun 				MPMC_STATIC_WAIT_PAGE(cs),
149*4882a593Smuzhiyun 				MPMC_STATIC_WAIT_PAGE_MAX, 1);
150*4882a593Smuzhiyun 	if (ret)
151*4882a593Smuzhiyun 		goto fail;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	ret = pl172_timing_prop(adev, np, "mpmc,write-access-delay",
154*4882a593Smuzhiyun 				MPMC_STATIC_WAIT_WR(cs),
155*4882a593Smuzhiyun 				MPMC_STATIC_WAIT_WR_MAX, 2);
156*4882a593Smuzhiyun 	if (ret)
157*4882a593Smuzhiyun 		goto fail;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	ret = pl172_timing_prop(adev, np, "mpmc,turn-round-delay",
160*4882a593Smuzhiyun 				MPMC_STATIC_WAIT_TURN(cs),
161*4882a593Smuzhiyun 				MPMC_STATIC_WAIT_TURN_MAX, 1);
162*4882a593Smuzhiyun 	if (ret)
163*4882a593Smuzhiyun 		goto fail;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return 0;
166*4882a593Smuzhiyun fail:
167*4882a593Smuzhiyun 	dev_err(&adev->dev, "failed to configure cs%u\n", cs);
168*4882a593Smuzhiyun 	return ret;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
pl172_parse_cs_config(struct amba_device * adev,struct device_node * np)171*4882a593Smuzhiyun static int pl172_parse_cs_config(struct amba_device *adev,
172*4882a593Smuzhiyun 				 struct device_node *np)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	u32 cs;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "mpmc,cs", &cs)) {
177*4882a593Smuzhiyun 		if (cs >= PL172_MAX_CS) {
178*4882a593Smuzhiyun 			dev_err(&adev->dev, "cs%u invalid\n", cs);
179*4882a593Smuzhiyun 			return -EINVAL;
180*4882a593Smuzhiyun 		}
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 		return pl172_setup_static(adev, np, cs);
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	dev_err(&adev->dev, "cs property required\n");
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return -EINVAL;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static const char * const pl172_revisions[] = {"r1", "r2", "r2p3", "r2p4"};
191*4882a593Smuzhiyun static const char * const pl175_revisions[] = {"r1"};
192*4882a593Smuzhiyun static const char * const pl176_revisions[] = {"r0"};
193*4882a593Smuzhiyun 
pl172_probe(struct amba_device * adev,const struct amba_id * id)194*4882a593Smuzhiyun static int pl172_probe(struct amba_device *adev, const struct amba_id *id)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct device_node *child_np, *np = adev->dev.of_node;
197*4882a593Smuzhiyun 	struct device *dev = &adev->dev;
198*4882a593Smuzhiyun 	static const char *rev = "?";
199*4882a593Smuzhiyun 	struct pl172_data *pl172;
200*4882a593Smuzhiyun 	int ret;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (amba_part(adev) == 0x172) {
203*4882a593Smuzhiyun 		if (amba_rev(adev) < ARRAY_SIZE(pl172_revisions))
204*4882a593Smuzhiyun 			rev = pl172_revisions[amba_rev(adev)];
205*4882a593Smuzhiyun 	} else if (amba_part(adev) == 0x175) {
206*4882a593Smuzhiyun 		if (amba_rev(adev) < ARRAY_SIZE(pl175_revisions))
207*4882a593Smuzhiyun 			rev = pl175_revisions[amba_rev(adev)];
208*4882a593Smuzhiyun 	} else if (amba_part(adev) == 0x176) {
209*4882a593Smuzhiyun 		if (amba_rev(adev) < ARRAY_SIZE(pl176_revisions))
210*4882a593Smuzhiyun 			rev = pl176_revisions[amba_rev(adev)];
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	dev_info(dev, "ARM PL%x revision %s\n", amba_part(adev), rev);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	pl172 = devm_kzalloc(dev, sizeof(*pl172), GFP_KERNEL);
216*4882a593Smuzhiyun 	if (!pl172)
217*4882a593Smuzhiyun 		return -ENOMEM;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	pl172->clk = devm_clk_get(dev, "mpmcclk");
220*4882a593Smuzhiyun 	if (IS_ERR(pl172->clk)) {
221*4882a593Smuzhiyun 		dev_err(dev, "no mpmcclk provided clock\n");
222*4882a593Smuzhiyun 		return PTR_ERR(pl172->clk);
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	ret = clk_prepare_enable(pl172->clk);
226*4882a593Smuzhiyun 	if (ret) {
227*4882a593Smuzhiyun 		dev_err(dev, "unable to mpmcclk enable clock\n");
228*4882a593Smuzhiyun 		return ret;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	pl172->rate = clk_get_rate(pl172->clk) / MSEC_PER_SEC;
232*4882a593Smuzhiyun 	if (!pl172->rate) {
233*4882a593Smuzhiyun 		dev_err(dev, "unable to get mpmcclk clock rate\n");
234*4882a593Smuzhiyun 		ret = -EINVAL;
235*4882a593Smuzhiyun 		goto err_clk_enable;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	ret = amba_request_regions(adev, NULL);
239*4882a593Smuzhiyun 	if (ret) {
240*4882a593Smuzhiyun 		dev_err(dev, "unable to request AMBA regions\n");
241*4882a593Smuzhiyun 		goto err_clk_enable;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	pl172->base = devm_ioremap(dev, adev->res.start,
245*4882a593Smuzhiyun 				   resource_size(&adev->res));
246*4882a593Smuzhiyun 	if (!pl172->base) {
247*4882a593Smuzhiyun 		dev_err(dev, "ioremap failed\n");
248*4882a593Smuzhiyun 		ret = -ENOMEM;
249*4882a593Smuzhiyun 		goto err_no_ioremap;
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	amba_set_drvdata(adev, pl172);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/*
255*4882a593Smuzhiyun 	 * Loop through each child node, which represent a chip select, and
256*4882a593Smuzhiyun 	 * configure parameters and timing. If successful; populate devices
257*4882a593Smuzhiyun 	 * under that node.
258*4882a593Smuzhiyun 	 */
259*4882a593Smuzhiyun 	for_each_available_child_of_node(np, child_np) {
260*4882a593Smuzhiyun 		ret = pl172_parse_cs_config(adev, child_np);
261*4882a593Smuzhiyun 		if (ret)
262*4882a593Smuzhiyun 			continue;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		of_platform_populate(child_np, NULL, NULL, dev);
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	return 0;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun err_no_ioremap:
270*4882a593Smuzhiyun 	amba_release_regions(adev);
271*4882a593Smuzhiyun err_clk_enable:
272*4882a593Smuzhiyun 	clk_disable_unprepare(pl172->clk);
273*4882a593Smuzhiyun 	return ret;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
pl172_remove(struct amba_device * adev)276*4882a593Smuzhiyun static void pl172_remove(struct amba_device *adev)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	struct pl172_data *pl172 = amba_get_drvdata(adev);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	clk_disable_unprepare(pl172->clk);
281*4882a593Smuzhiyun 	amba_release_regions(adev);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const struct amba_id pl172_ids[] = {
285*4882a593Smuzhiyun 	/*  PrimeCell MPMC PL172, EMC found on NXP LPC18xx and LPC43xx */
286*4882a593Smuzhiyun 	{
287*4882a593Smuzhiyun 		.id	= 0x07041172,
288*4882a593Smuzhiyun 		.mask	= 0x3f0fffff,
289*4882a593Smuzhiyun 	},
290*4882a593Smuzhiyun 	/* PrimeCell MPMC PL175, EMC found on NXP LPC32xx */
291*4882a593Smuzhiyun 	{
292*4882a593Smuzhiyun 		.id	= 0x07041175,
293*4882a593Smuzhiyun 		.mask	= 0x3f0fffff,
294*4882a593Smuzhiyun 	},
295*4882a593Smuzhiyun 	/* PrimeCell MPMC PL176 */
296*4882a593Smuzhiyun 	{
297*4882a593Smuzhiyun 		.id	= 0x89041176,
298*4882a593Smuzhiyun 		.mask	= 0xff0fffff,
299*4882a593Smuzhiyun 	},
300*4882a593Smuzhiyun 	{ 0, 0 },
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun MODULE_DEVICE_TABLE(amba, pl172_ids);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static struct amba_driver pl172_driver = {
305*4882a593Smuzhiyun 	.drv = {
306*4882a593Smuzhiyun 		.name	= "memory-pl172",
307*4882a593Smuzhiyun 	},
308*4882a593Smuzhiyun 	.probe		= pl172_probe,
309*4882a593Smuzhiyun 	.remove		= pl172_remove,
310*4882a593Smuzhiyun 	.id_table	= pl172_ids,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun module_amba_driver(pl172_driver);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun MODULE_AUTHOR("Joachim Eastwood <manabian@gmail.com>");
315*4882a593Smuzhiyun MODULE_DESCRIPTION("PL172 Memory Controller Driver");
316*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
317