1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell EBU SoC Device Bus Controller
4*4882a593Smuzhiyun * (memory controller for NOR/NAND/SRAM/FPGA devices)
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2013-2014 Marvell
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/mbus.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* Register definitions */
21*4882a593Smuzhiyun #define ARMADA_DEV_WIDTH_SHIFT 30
22*4882a593Smuzhiyun #define ARMADA_BADR_SKEW_SHIFT 28
23*4882a593Smuzhiyun #define ARMADA_RD_HOLD_SHIFT 23
24*4882a593Smuzhiyun #define ARMADA_ACC_NEXT_SHIFT 17
25*4882a593Smuzhiyun #define ARMADA_RD_SETUP_SHIFT 12
26*4882a593Smuzhiyun #define ARMADA_ACC_FIRST_SHIFT 6
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define ARMADA_SYNC_ENABLE_SHIFT 24
29*4882a593Smuzhiyun #define ARMADA_WR_HIGH_SHIFT 16
30*4882a593Smuzhiyun #define ARMADA_WR_LOW_SHIFT 8
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define ARMADA_READ_PARAM_OFFSET 0x0
33*4882a593Smuzhiyun #define ARMADA_WRITE_PARAM_OFFSET 0x4
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define ORION_RESERVED (0x2 << 30)
36*4882a593Smuzhiyun #define ORION_BADR_SKEW_SHIFT 28
37*4882a593Smuzhiyun #define ORION_WR_HIGH_EXT_BIT BIT(27)
38*4882a593Smuzhiyun #define ORION_WR_HIGH_EXT_MASK 0x8
39*4882a593Smuzhiyun #define ORION_WR_LOW_EXT_BIT BIT(26)
40*4882a593Smuzhiyun #define ORION_WR_LOW_EXT_MASK 0x8
41*4882a593Smuzhiyun #define ORION_ALE_WR_EXT_BIT BIT(25)
42*4882a593Smuzhiyun #define ORION_ALE_WR_EXT_MASK 0x8
43*4882a593Smuzhiyun #define ORION_ACC_NEXT_EXT_BIT BIT(24)
44*4882a593Smuzhiyun #define ORION_ACC_NEXT_EXT_MASK 0x10
45*4882a593Smuzhiyun #define ORION_ACC_FIRST_EXT_BIT BIT(23)
46*4882a593Smuzhiyun #define ORION_ACC_FIRST_EXT_MASK 0x10
47*4882a593Smuzhiyun #define ORION_TURN_OFF_EXT_BIT BIT(22)
48*4882a593Smuzhiyun #define ORION_TURN_OFF_EXT_MASK 0x8
49*4882a593Smuzhiyun #define ORION_DEV_WIDTH_SHIFT 20
50*4882a593Smuzhiyun #define ORION_WR_HIGH_SHIFT 17
51*4882a593Smuzhiyun #define ORION_WR_HIGH_MASK 0x7
52*4882a593Smuzhiyun #define ORION_WR_LOW_SHIFT 14
53*4882a593Smuzhiyun #define ORION_WR_LOW_MASK 0x7
54*4882a593Smuzhiyun #define ORION_ALE_WR_SHIFT 11
55*4882a593Smuzhiyun #define ORION_ALE_WR_MASK 0x7
56*4882a593Smuzhiyun #define ORION_ACC_NEXT_SHIFT 7
57*4882a593Smuzhiyun #define ORION_ACC_NEXT_MASK 0xF
58*4882a593Smuzhiyun #define ORION_ACC_FIRST_SHIFT 3
59*4882a593Smuzhiyun #define ORION_ACC_FIRST_MASK 0xF
60*4882a593Smuzhiyun #define ORION_TURN_OFF_SHIFT 0
61*4882a593Smuzhiyun #define ORION_TURN_OFF_MASK 0x7
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun struct devbus_read_params {
64*4882a593Smuzhiyun u32 bus_width;
65*4882a593Smuzhiyun u32 badr_skew;
66*4882a593Smuzhiyun u32 turn_off;
67*4882a593Smuzhiyun u32 acc_first;
68*4882a593Smuzhiyun u32 acc_next;
69*4882a593Smuzhiyun u32 rd_setup;
70*4882a593Smuzhiyun u32 rd_hold;
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun struct devbus_write_params {
74*4882a593Smuzhiyun u32 sync_enable;
75*4882a593Smuzhiyun u32 wr_high;
76*4882a593Smuzhiyun u32 wr_low;
77*4882a593Smuzhiyun u32 ale_wr;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct devbus {
81*4882a593Smuzhiyun struct device *dev;
82*4882a593Smuzhiyun void __iomem *base;
83*4882a593Smuzhiyun unsigned long tick_ps;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
get_timing_param_ps(struct devbus * devbus,struct device_node * node,const char * name,u32 * ticks)86*4882a593Smuzhiyun static int get_timing_param_ps(struct devbus *devbus,
87*4882a593Smuzhiyun struct device_node *node,
88*4882a593Smuzhiyun const char *name,
89*4882a593Smuzhiyun u32 *ticks)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun u32 time_ps;
92*4882a593Smuzhiyun int err;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun err = of_property_read_u32(node, name, &time_ps);
95*4882a593Smuzhiyun if (err < 0) {
96*4882a593Smuzhiyun dev_err(devbus->dev, "%pOF has no '%s' property\n",
97*4882a593Smuzhiyun node, name);
98*4882a593Smuzhiyun return err;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun *ticks = (time_ps + devbus->tick_ps - 1) / devbus->tick_ps;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun dev_dbg(devbus->dev, "%s: %u ps -> 0x%x\n",
104*4882a593Smuzhiyun name, time_ps, *ticks);
105*4882a593Smuzhiyun return 0;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
devbus_get_timing_params(struct devbus * devbus,struct device_node * node,struct devbus_read_params * r,struct devbus_write_params * w)108*4882a593Smuzhiyun static int devbus_get_timing_params(struct devbus *devbus,
109*4882a593Smuzhiyun struct device_node *node,
110*4882a593Smuzhiyun struct devbus_read_params *r,
111*4882a593Smuzhiyun struct devbus_write_params *w)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun int err;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun err = of_property_read_u32(node, "devbus,bus-width", &r->bus_width);
116*4882a593Smuzhiyun if (err < 0) {
117*4882a593Smuzhiyun dev_err(devbus->dev,
118*4882a593Smuzhiyun "%pOF has no 'devbus,bus-width' property\n",
119*4882a593Smuzhiyun node);
120*4882a593Smuzhiyun return err;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * The bus width is encoded into the register as 0 for 8 bits,
125*4882a593Smuzhiyun * and 1 for 16 bits, so we do the necessary conversion here.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun if (r->bus_width == 8) {
128*4882a593Smuzhiyun r->bus_width = 0;
129*4882a593Smuzhiyun } else if (r->bus_width == 16) {
130*4882a593Smuzhiyun r->bus_width = 1;
131*4882a593Smuzhiyun } else {
132*4882a593Smuzhiyun dev_err(devbus->dev, "invalid bus width %d\n", r->bus_width);
133*4882a593Smuzhiyun return -EINVAL;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun err = get_timing_param_ps(devbus, node, "devbus,badr-skew-ps",
137*4882a593Smuzhiyun &r->badr_skew);
138*4882a593Smuzhiyun if (err < 0)
139*4882a593Smuzhiyun return err;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun err = get_timing_param_ps(devbus, node, "devbus,turn-off-ps",
142*4882a593Smuzhiyun &r->turn_off);
143*4882a593Smuzhiyun if (err < 0)
144*4882a593Smuzhiyun return err;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun err = get_timing_param_ps(devbus, node, "devbus,acc-first-ps",
147*4882a593Smuzhiyun &r->acc_first);
148*4882a593Smuzhiyun if (err < 0)
149*4882a593Smuzhiyun return err;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun err = get_timing_param_ps(devbus, node, "devbus,acc-next-ps",
152*4882a593Smuzhiyun &r->acc_next);
153*4882a593Smuzhiyun if (err < 0)
154*4882a593Smuzhiyun return err;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (of_device_is_compatible(devbus->dev->of_node, "marvell,mvebu-devbus")) {
157*4882a593Smuzhiyun err = get_timing_param_ps(devbus, node, "devbus,rd-setup-ps",
158*4882a593Smuzhiyun &r->rd_setup);
159*4882a593Smuzhiyun if (err < 0)
160*4882a593Smuzhiyun return err;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun err = get_timing_param_ps(devbus, node, "devbus,rd-hold-ps",
163*4882a593Smuzhiyun &r->rd_hold);
164*4882a593Smuzhiyun if (err < 0)
165*4882a593Smuzhiyun return err;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun err = of_property_read_u32(node, "devbus,sync-enable",
168*4882a593Smuzhiyun &w->sync_enable);
169*4882a593Smuzhiyun if (err < 0) {
170*4882a593Smuzhiyun dev_err(devbus->dev,
171*4882a593Smuzhiyun "%pOF has no 'devbus,sync-enable' property\n",
172*4882a593Smuzhiyun node);
173*4882a593Smuzhiyun return err;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun err = get_timing_param_ps(devbus, node, "devbus,ale-wr-ps",
178*4882a593Smuzhiyun &w->ale_wr);
179*4882a593Smuzhiyun if (err < 0)
180*4882a593Smuzhiyun return err;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun err = get_timing_param_ps(devbus, node, "devbus,wr-low-ps",
183*4882a593Smuzhiyun &w->wr_low);
184*4882a593Smuzhiyun if (err < 0)
185*4882a593Smuzhiyun return err;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun err = get_timing_param_ps(devbus, node, "devbus,wr-high-ps",
188*4882a593Smuzhiyun &w->wr_high);
189*4882a593Smuzhiyun if (err < 0)
190*4882a593Smuzhiyun return err;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
devbus_orion_set_timing_params(struct devbus * devbus,struct device_node * node,struct devbus_read_params * r,struct devbus_write_params * w)195*4882a593Smuzhiyun static void devbus_orion_set_timing_params(struct devbus *devbus,
196*4882a593Smuzhiyun struct device_node *node,
197*4882a593Smuzhiyun struct devbus_read_params *r,
198*4882a593Smuzhiyun struct devbus_write_params *w)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun u32 value;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * The hardware designers found it would be a good idea to
204*4882a593Smuzhiyun * split most of the values in the register into two fields:
205*4882a593Smuzhiyun * one containing all the low-order bits, and another one
206*4882a593Smuzhiyun * containing just the high-order bit. For all of those
207*4882a593Smuzhiyun * fields, we have to split the value into these two parts.
208*4882a593Smuzhiyun */
209*4882a593Smuzhiyun value = (r->turn_off & ORION_TURN_OFF_MASK) << ORION_TURN_OFF_SHIFT |
210*4882a593Smuzhiyun (r->acc_first & ORION_ACC_FIRST_MASK) << ORION_ACC_FIRST_SHIFT |
211*4882a593Smuzhiyun (r->acc_next & ORION_ACC_NEXT_MASK) << ORION_ACC_NEXT_SHIFT |
212*4882a593Smuzhiyun (w->ale_wr & ORION_ALE_WR_MASK) << ORION_ALE_WR_SHIFT |
213*4882a593Smuzhiyun (w->wr_low & ORION_WR_LOW_MASK) << ORION_WR_LOW_SHIFT |
214*4882a593Smuzhiyun (w->wr_high & ORION_WR_HIGH_MASK) << ORION_WR_HIGH_SHIFT |
215*4882a593Smuzhiyun r->bus_width << ORION_DEV_WIDTH_SHIFT |
216*4882a593Smuzhiyun ((r->turn_off & ORION_TURN_OFF_EXT_MASK) ? ORION_TURN_OFF_EXT_BIT : 0) |
217*4882a593Smuzhiyun ((r->acc_first & ORION_ACC_FIRST_EXT_MASK) ? ORION_ACC_FIRST_EXT_BIT : 0) |
218*4882a593Smuzhiyun ((r->acc_next & ORION_ACC_NEXT_EXT_MASK) ? ORION_ACC_NEXT_EXT_BIT : 0) |
219*4882a593Smuzhiyun ((w->ale_wr & ORION_ALE_WR_EXT_MASK) ? ORION_ALE_WR_EXT_BIT : 0) |
220*4882a593Smuzhiyun ((w->wr_low & ORION_WR_LOW_EXT_MASK) ? ORION_WR_LOW_EXT_BIT : 0) |
221*4882a593Smuzhiyun ((w->wr_high & ORION_WR_HIGH_EXT_MASK) ? ORION_WR_HIGH_EXT_BIT : 0) |
222*4882a593Smuzhiyun (r->badr_skew << ORION_BADR_SKEW_SHIFT) |
223*4882a593Smuzhiyun ORION_RESERVED;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun writel(value, devbus->base);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
devbus_armada_set_timing_params(struct devbus * devbus,struct device_node * node,struct devbus_read_params * r,struct devbus_write_params * w)228*4882a593Smuzhiyun static void devbus_armada_set_timing_params(struct devbus *devbus,
229*4882a593Smuzhiyun struct device_node *node,
230*4882a593Smuzhiyun struct devbus_read_params *r,
231*4882a593Smuzhiyun struct devbus_write_params *w)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun u32 value;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* Set read timings */
236*4882a593Smuzhiyun value = r->bus_width << ARMADA_DEV_WIDTH_SHIFT |
237*4882a593Smuzhiyun r->badr_skew << ARMADA_BADR_SKEW_SHIFT |
238*4882a593Smuzhiyun r->rd_hold << ARMADA_RD_HOLD_SHIFT |
239*4882a593Smuzhiyun r->acc_next << ARMADA_ACC_NEXT_SHIFT |
240*4882a593Smuzhiyun r->rd_setup << ARMADA_RD_SETUP_SHIFT |
241*4882a593Smuzhiyun r->acc_first << ARMADA_ACC_FIRST_SHIFT |
242*4882a593Smuzhiyun r->turn_off;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun dev_dbg(devbus->dev, "read parameters register 0x%p = 0x%x\n",
245*4882a593Smuzhiyun devbus->base + ARMADA_READ_PARAM_OFFSET,
246*4882a593Smuzhiyun value);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun writel(value, devbus->base + ARMADA_READ_PARAM_OFFSET);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* Set write timings */
251*4882a593Smuzhiyun value = w->sync_enable << ARMADA_SYNC_ENABLE_SHIFT |
252*4882a593Smuzhiyun w->wr_low << ARMADA_WR_LOW_SHIFT |
253*4882a593Smuzhiyun w->wr_high << ARMADA_WR_HIGH_SHIFT |
254*4882a593Smuzhiyun w->ale_wr;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun dev_dbg(devbus->dev, "write parameters register: 0x%p = 0x%x\n",
257*4882a593Smuzhiyun devbus->base + ARMADA_WRITE_PARAM_OFFSET,
258*4882a593Smuzhiyun value);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun writel(value, devbus->base + ARMADA_WRITE_PARAM_OFFSET);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
mvebu_devbus_probe(struct platform_device * pdev)263*4882a593Smuzhiyun static int mvebu_devbus_probe(struct platform_device *pdev)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct device *dev = &pdev->dev;
266*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
267*4882a593Smuzhiyun struct devbus_read_params r;
268*4882a593Smuzhiyun struct devbus_write_params w;
269*4882a593Smuzhiyun struct devbus *devbus;
270*4882a593Smuzhiyun struct clk *clk;
271*4882a593Smuzhiyun unsigned long rate;
272*4882a593Smuzhiyun int err;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun devbus = devm_kzalloc(&pdev->dev, sizeof(struct devbus), GFP_KERNEL);
275*4882a593Smuzhiyun if (!devbus)
276*4882a593Smuzhiyun return -ENOMEM;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun devbus->dev = dev;
279*4882a593Smuzhiyun devbus->base = devm_platform_ioremap_resource(pdev, 0);
280*4882a593Smuzhiyun if (IS_ERR(devbus->base))
281*4882a593Smuzhiyun return PTR_ERR(devbus->base);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun clk = devm_clk_get(&pdev->dev, NULL);
284*4882a593Smuzhiyun if (IS_ERR(clk))
285*4882a593Smuzhiyun return PTR_ERR(clk);
286*4882a593Smuzhiyun clk_prepare_enable(clk);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun * Obtain clock period in picoseconds,
290*4882a593Smuzhiyun * we need this in order to convert timing
291*4882a593Smuzhiyun * parameters from cycles to picoseconds.
292*4882a593Smuzhiyun */
293*4882a593Smuzhiyun rate = clk_get_rate(clk) / 1000;
294*4882a593Smuzhiyun devbus->tick_ps = 1000000000 / rate;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun dev_dbg(devbus->dev, "Setting timing parameter, tick is %lu ps\n",
297*4882a593Smuzhiyun devbus->tick_ps);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (!of_property_read_bool(node, "devbus,keep-config")) {
300*4882a593Smuzhiyun /* Read the Device Tree node */
301*4882a593Smuzhiyun err = devbus_get_timing_params(devbus, node, &r, &w);
302*4882a593Smuzhiyun if (err < 0)
303*4882a593Smuzhiyun return err;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Set the new timing parameters */
306*4882a593Smuzhiyun if (of_device_is_compatible(node, "marvell,orion-devbus"))
307*4882a593Smuzhiyun devbus_orion_set_timing_params(devbus, node, &r, &w);
308*4882a593Smuzhiyun else
309*4882a593Smuzhiyun devbus_armada_set_timing_params(devbus, node, &r, &w);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /*
313*4882a593Smuzhiyun * We need to create a child device explicitly from here to
314*4882a593Smuzhiyun * guarantee that the child will be probed after the timing
315*4882a593Smuzhiyun * parameters for the bus are written.
316*4882a593Smuzhiyun */
317*4882a593Smuzhiyun err = of_platform_populate(node, NULL, NULL, dev);
318*4882a593Smuzhiyun if (err < 0)
319*4882a593Smuzhiyun return err;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun return 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun static const struct of_device_id mvebu_devbus_of_match[] = {
325*4882a593Smuzhiyun { .compatible = "marvell,mvebu-devbus" },
326*4882a593Smuzhiyun { .compatible = "marvell,orion-devbus" },
327*4882a593Smuzhiyun {},
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mvebu_devbus_of_match);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static struct platform_driver mvebu_devbus_driver = {
332*4882a593Smuzhiyun .probe = mvebu_devbus_probe,
333*4882a593Smuzhiyun .driver = {
334*4882a593Smuzhiyun .name = "mvebu-devbus",
335*4882a593Smuzhiyun .of_match_table = mvebu_devbus_of_match,
336*4882a593Smuzhiyun },
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
mvebu_devbus_init(void)339*4882a593Smuzhiyun static int __init mvebu_devbus_init(void)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun return platform_driver_register(&mvebu_devbus_driver);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun module_init(mvebu_devbus_init);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
346*4882a593Smuzhiyun MODULE_AUTHOR("Ezequiel Garcia <ezequiel.garcia@free-electrons.com>");
347*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell EBU SoC Device Bus controller");
348