1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2015-2016 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Yong Wu <yong.wu@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/component.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun #include <soc/mediatek/smi.h>
17*4882a593Smuzhiyun #include <dt-bindings/memory/mt2701-larb-port.h>
18*4882a593Smuzhiyun #include <dt-bindings/memory/mtk-memory-port.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* mt8173 */
21*4882a593Smuzhiyun #define SMI_LARB_MMU_EN 0xf00
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* mt8167 */
24*4882a593Smuzhiyun #define MT8167_SMI_LARB_MMU_EN 0xfc0
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* mt2701 */
27*4882a593Smuzhiyun #define REG_SMI_SECUR_CON_BASE 0x5c0
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* every register control 8 port, register offset 0x4 */
30*4882a593Smuzhiyun #define REG_SMI_SECUR_CON_OFFSET(id) (((id) >> 3) << 2)
31*4882a593Smuzhiyun #define REG_SMI_SECUR_CON_ADDR(id) \
32*4882a593Smuzhiyun (REG_SMI_SECUR_CON_BASE + REG_SMI_SECUR_CON_OFFSET(id))
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun * every port have 4 bit to control, bit[port + 3] control virtual or physical,
36*4882a593Smuzhiyun * bit[port + 2 : port + 1] control the domain, bit[port] control the security
37*4882a593Smuzhiyun * or non-security.
38*4882a593Smuzhiyun */
39*4882a593Smuzhiyun #define SMI_SECUR_CON_VAL_MSK(id) (~(0xf << (((id) & 0x7) << 2)))
40*4882a593Smuzhiyun #define SMI_SECUR_CON_VAL_VIRT(id) BIT((((id) & 0x7) << 2) + 3)
41*4882a593Smuzhiyun /* mt2701 domain should be set to 3 */
42*4882a593Smuzhiyun #define SMI_SECUR_CON_VAL_DOMAIN(id) (0x3 << ((((id) & 0x7) << 2) + 1))
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* mt2712 */
45*4882a593Smuzhiyun #define SMI_LARB_NONSEC_CON(id) (0x380 + ((id) * 4))
46*4882a593Smuzhiyun #define F_MMU_EN BIT(0)
47*4882a593Smuzhiyun #define BANK_SEL(id) ({ \
48*4882a593Smuzhiyun u32 _id = (id) & 0x3; \
49*4882a593Smuzhiyun (_id << 8 | _id << 10 | _id << 12 | _id << 14); \
50*4882a593Smuzhiyun })
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* SMI COMMON */
53*4882a593Smuzhiyun #define SMI_BUS_SEL 0x220
54*4882a593Smuzhiyun #define SMI_BUS_LARB_SHIFT(larbid) ((larbid) << 1)
55*4882a593Smuzhiyun /* All are MMU0 defaultly. Only specialize mmu1 here. */
56*4882a593Smuzhiyun #define F_MMU1_LARB(larbid) (0x1 << SMI_BUS_LARB_SHIFT(larbid))
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun enum mtk_smi_gen {
59*4882a593Smuzhiyun MTK_SMI_GEN1,
60*4882a593Smuzhiyun MTK_SMI_GEN2
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun struct mtk_smi_common_plat {
64*4882a593Smuzhiyun enum mtk_smi_gen gen;
65*4882a593Smuzhiyun bool has_gals;
66*4882a593Smuzhiyun u32 bus_sel; /* Balance some larbs to enter mmu0 or mmu1 */
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct mtk_smi_larb_gen {
70*4882a593Smuzhiyun int port_in_larb[MTK_LARB_NR_MAX + 1];
71*4882a593Smuzhiyun void (*config_port)(struct device *dev);
72*4882a593Smuzhiyun unsigned int larb_direct_to_common_mask;
73*4882a593Smuzhiyun bool has_gals;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun struct mtk_smi {
77*4882a593Smuzhiyun struct device *dev;
78*4882a593Smuzhiyun struct clk *clk_apb, *clk_smi;
79*4882a593Smuzhiyun struct clk *clk_gals0, *clk_gals1;
80*4882a593Smuzhiyun struct clk *clk_async; /*only needed by mt2701*/
81*4882a593Smuzhiyun union {
82*4882a593Smuzhiyun void __iomem *smi_ao_base; /* only for gen1 */
83*4882a593Smuzhiyun void __iomem *base; /* only for gen2 */
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun const struct mtk_smi_common_plat *plat;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun struct mtk_smi_larb { /* larb: local arbiter */
89*4882a593Smuzhiyun struct mtk_smi smi;
90*4882a593Smuzhiyun void __iomem *base;
91*4882a593Smuzhiyun struct device *smi_common_dev;
92*4882a593Smuzhiyun const struct mtk_smi_larb_gen *larb_gen;
93*4882a593Smuzhiyun int larbid;
94*4882a593Smuzhiyun u32 *mmu;
95*4882a593Smuzhiyun unsigned char *bank;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
mtk_smi_clk_enable(const struct mtk_smi * smi)98*4882a593Smuzhiyun static int mtk_smi_clk_enable(const struct mtk_smi *smi)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun int ret;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun ret = clk_prepare_enable(smi->clk_apb);
103*4882a593Smuzhiyun if (ret)
104*4882a593Smuzhiyun return ret;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun ret = clk_prepare_enable(smi->clk_smi);
107*4882a593Smuzhiyun if (ret)
108*4882a593Smuzhiyun goto err_disable_apb;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun ret = clk_prepare_enable(smi->clk_gals0);
111*4882a593Smuzhiyun if (ret)
112*4882a593Smuzhiyun goto err_disable_smi;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun ret = clk_prepare_enable(smi->clk_gals1);
115*4882a593Smuzhiyun if (ret)
116*4882a593Smuzhiyun goto err_disable_gals0;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return 0;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun err_disable_gals0:
121*4882a593Smuzhiyun clk_disable_unprepare(smi->clk_gals0);
122*4882a593Smuzhiyun err_disable_smi:
123*4882a593Smuzhiyun clk_disable_unprepare(smi->clk_smi);
124*4882a593Smuzhiyun err_disable_apb:
125*4882a593Smuzhiyun clk_disable_unprepare(smi->clk_apb);
126*4882a593Smuzhiyun return ret;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
mtk_smi_clk_disable(const struct mtk_smi * smi)129*4882a593Smuzhiyun static void mtk_smi_clk_disable(const struct mtk_smi *smi)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun clk_disable_unprepare(smi->clk_gals1);
132*4882a593Smuzhiyun clk_disable_unprepare(smi->clk_gals0);
133*4882a593Smuzhiyun clk_disable_unprepare(smi->clk_smi);
134*4882a593Smuzhiyun clk_disable_unprepare(smi->clk_apb);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
mtk_smi_larb_get(struct device * larbdev)137*4882a593Smuzhiyun int mtk_smi_larb_get(struct device *larbdev)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun int ret = pm_runtime_resume_and_get(larbdev);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return (ret < 0) ? ret : 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mtk_smi_larb_get);
144*4882a593Smuzhiyun
mtk_smi_larb_put(struct device * larbdev)145*4882a593Smuzhiyun void mtk_smi_larb_put(struct device *larbdev)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun pm_runtime_put_sync(larbdev);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mtk_smi_larb_put);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static int
mtk_smi_larb_bind(struct device * dev,struct device * master,void * data)152*4882a593Smuzhiyun mtk_smi_larb_bind(struct device *dev, struct device *master, void *data)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct mtk_smi_larb *larb = dev_get_drvdata(dev);
155*4882a593Smuzhiyun struct mtk_smi_larb_iommu *larb_mmu = data;
156*4882a593Smuzhiyun unsigned int i;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun for (i = 0; i < MTK_LARB_NR_MAX; i++) {
159*4882a593Smuzhiyun if (dev == larb_mmu[i].dev) {
160*4882a593Smuzhiyun larb->larbid = i;
161*4882a593Smuzhiyun larb->mmu = &larb_mmu[i].mmu;
162*4882a593Smuzhiyun larb->bank = larb_mmu[i].bank;
163*4882a593Smuzhiyun return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun return -ENODEV;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
mtk_smi_larb_config_port_gen2_general(struct device * dev)169*4882a593Smuzhiyun static void mtk_smi_larb_config_port_gen2_general(struct device *dev)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct mtk_smi_larb *larb = dev_get_drvdata(dev);
172*4882a593Smuzhiyun u32 reg;
173*4882a593Smuzhiyun int i;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (BIT(larb->larbid) & larb->larb_gen->larb_direct_to_common_mask)
176*4882a593Smuzhiyun return;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun for_each_set_bit(i, (unsigned long *)larb->mmu, 32) {
179*4882a593Smuzhiyun reg = readl_relaxed(larb->base + SMI_LARB_NONSEC_CON(i));
180*4882a593Smuzhiyun reg |= F_MMU_EN;
181*4882a593Smuzhiyun reg |= BANK_SEL(larb->bank[i]);
182*4882a593Smuzhiyun writel(reg, larb->base + SMI_LARB_NONSEC_CON(i));
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
mtk_smi_larb_config_port_mt8173(struct device * dev)186*4882a593Smuzhiyun static void mtk_smi_larb_config_port_mt8173(struct device *dev)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct mtk_smi_larb *larb = dev_get_drvdata(dev);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun writel(*larb->mmu, larb->base + SMI_LARB_MMU_EN);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
mtk_smi_larb_config_port_mt8167(struct device * dev)193*4882a593Smuzhiyun static void mtk_smi_larb_config_port_mt8167(struct device *dev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun struct mtk_smi_larb *larb = dev_get_drvdata(dev);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun writel(*larb->mmu, larb->base + MT8167_SMI_LARB_MMU_EN);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
mtk_smi_larb_config_port_gen1(struct device * dev)200*4882a593Smuzhiyun static void mtk_smi_larb_config_port_gen1(struct device *dev)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct mtk_smi_larb *larb = dev_get_drvdata(dev);
203*4882a593Smuzhiyun const struct mtk_smi_larb_gen *larb_gen = larb->larb_gen;
204*4882a593Smuzhiyun struct mtk_smi *common = dev_get_drvdata(larb->smi_common_dev);
205*4882a593Smuzhiyun int i, m4u_port_id, larb_port_num;
206*4882a593Smuzhiyun u32 sec_con_val, reg_val;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun m4u_port_id = larb_gen->port_in_larb[larb->larbid];
209*4882a593Smuzhiyun larb_port_num = larb_gen->port_in_larb[larb->larbid + 1]
210*4882a593Smuzhiyun - larb_gen->port_in_larb[larb->larbid];
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun for (i = 0; i < larb_port_num; i++, m4u_port_id++) {
213*4882a593Smuzhiyun if (*larb->mmu & BIT(i)) {
214*4882a593Smuzhiyun /* bit[port + 3] controls the virtual or physical */
215*4882a593Smuzhiyun sec_con_val = SMI_SECUR_CON_VAL_VIRT(m4u_port_id);
216*4882a593Smuzhiyun } else {
217*4882a593Smuzhiyun /* do not need to enable m4u for this port */
218*4882a593Smuzhiyun continue;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun reg_val = readl(common->smi_ao_base
221*4882a593Smuzhiyun + REG_SMI_SECUR_CON_ADDR(m4u_port_id));
222*4882a593Smuzhiyun reg_val &= SMI_SECUR_CON_VAL_MSK(m4u_port_id);
223*4882a593Smuzhiyun reg_val |= sec_con_val;
224*4882a593Smuzhiyun reg_val |= SMI_SECUR_CON_VAL_DOMAIN(m4u_port_id);
225*4882a593Smuzhiyun writel(reg_val,
226*4882a593Smuzhiyun common->smi_ao_base
227*4882a593Smuzhiyun + REG_SMI_SECUR_CON_ADDR(m4u_port_id));
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static void
mtk_smi_larb_unbind(struct device * dev,struct device * master,void * data)232*4882a593Smuzhiyun mtk_smi_larb_unbind(struct device *dev, struct device *master, void *data)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun /* Do nothing as the iommu is always enabled. */
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static const struct component_ops mtk_smi_larb_component_ops = {
238*4882a593Smuzhiyun .bind = mtk_smi_larb_bind,
239*4882a593Smuzhiyun .unbind = mtk_smi_larb_unbind,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static const struct mtk_smi_larb_gen mtk_smi_larb_mt8173 = {
243*4882a593Smuzhiyun /* mt8173 do not need the port in larb */
244*4882a593Smuzhiyun .config_port = mtk_smi_larb_config_port_mt8173,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const struct mtk_smi_larb_gen mtk_smi_larb_mt8167 = {
248*4882a593Smuzhiyun /* mt8167 do not need the port in larb */
249*4882a593Smuzhiyun .config_port = mtk_smi_larb_config_port_mt8167,
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static const struct mtk_smi_larb_gen mtk_smi_larb_mt2701 = {
253*4882a593Smuzhiyun .port_in_larb = {
254*4882a593Smuzhiyun LARB0_PORT_OFFSET, LARB1_PORT_OFFSET,
255*4882a593Smuzhiyun LARB2_PORT_OFFSET, LARB3_PORT_OFFSET
256*4882a593Smuzhiyun },
257*4882a593Smuzhiyun .config_port = mtk_smi_larb_config_port_gen1,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun static const struct mtk_smi_larb_gen mtk_smi_larb_mt2712 = {
261*4882a593Smuzhiyun .config_port = mtk_smi_larb_config_port_gen2_general,
262*4882a593Smuzhiyun .larb_direct_to_common_mask = BIT(8) | BIT(9), /* bdpsys */
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static const struct mtk_smi_larb_gen mtk_smi_larb_mt6779 = {
266*4882a593Smuzhiyun .config_port = mtk_smi_larb_config_port_gen2_general,
267*4882a593Smuzhiyun .larb_direct_to_common_mask =
268*4882a593Smuzhiyun BIT(4) | BIT(6) | BIT(11) | BIT(12) | BIT(13),
269*4882a593Smuzhiyun /* DUMMY | IPU0 | IPU1 | CCU | MDLA */
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static const struct mtk_smi_larb_gen mtk_smi_larb_mt8183 = {
273*4882a593Smuzhiyun .has_gals = true,
274*4882a593Smuzhiyun .config_port = mtk_smi_larb_config_port_gen2_general,
275*4882a593Smuzhiyun .larb_direct_to_common_mask = BIT(2) | BIT(3) | BIT(7),
276*4882a593Smuzhiyun /* IPU0 | IPU1 | CCU */
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun static const struct mtk_smi_larb_gen mtk_smi_larb_mt8192 = {
280*4882a593Smuzhiyun .config_port = mtk_smi_larb_config_port_gen2_general,
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static const struct of_device_id mtk_smi_larb_of_ids[] = {
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun .compatible = "mediatek,mt8167-smi-larb",
286*4882a593Smuzhiyun .data = &mtk_smi_larb_mt8167
287*4882a593Smuzhiyun },
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun .compatible = "mediatek,mt8173-smi-larb",
290*4882a593Smuzhiyun .data = &mtk_smi_larb_mt8173
291*4882a593Smuzhiyun },
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun .compatible = "mediatek,mt2701-smi-larb",
294*4882a593Smuzhiyun .data = &mtk_smi_larb_mt2701
295*4882a593Smuzhiyun },
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun .compatible = "mediatek,mt2712-smi-larb",
298*4882a593Smuzhiyun .data = &mtk_smi_larb_mt2712
299*4882a593Smuzhiyun },
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun .compatible = "mediatek,mt6779-smi-larb",
302*4882a593Smuzhiyun .data = &mtk_smi_larb_mt6779
303*4882a593Smuzhiyun },
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun .compatible = "mediatek,mt8183-smi-larb",
306*4882a593Smuzhiyun .data = &mtk_smi_larb_mt8183
307*4882a593Smuzhiyun },
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun .compatible = "mediatek,mt8192-smi-larb",
310*4882a593Smuzhiyun .data = &mtk_smi_larb_mt8192
311*4882a593Smuzhiyun },
312*4882a593Smuzhiyun {}
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
mtk_smi_larb_probe(struct platform_device * pdev)315*4882a593Smuzhiyun static int mtk_smi_larb_probe(struct platform_device *pdev)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun struct mtk_smi_larb *larb;
318*4882a593Smuzhiyun struct resource *res;
319*4882a593Smuzhiyun struct device *dev = &pdev->dev;
320*4882a593Smuzhiyun struct device_node *smi_node;
321*4882a593Smuzhiyun struct platform_device *smi_pdev;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun larb = devm_kzalloc(dev, sizeof(*larb), GFP_KERNEL);
324*4882a593Smuzhiyun if (!larb)
325*4882a593Smuzhiyun return -ENOMEM;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun larb->larb_gen = of_device_get_match_data(dev);
328*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
329*4882a593Smuzhiyun larb->base = devm_ioremap_resource(dev, res);
330*4882a593Smuzhiyun if (IS_ERR(larb->base))
331*4882a593Smuzhiyun return PTR_ERR(larb->base);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun larb->smi.clk_apb = devm_clk_get(dev, "apb");
334*4882a593Smuzhiyun if (IS_ERR(larb->smi.clk_apb))
335*4882a593Smuzhiyun return PTR_ERR(larb->smi.clk_apb);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun larb->smi.clk_smi = devm_clk_get(dev, "smi");
338*4882a593Smuzhiyun if (IS_ERR(larb->smi.clk_smi))
339*4882a593Smuzhiyun return PTR_ERR(larb->smi.clk_smi);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (larb->larb_gen->has_gals) {
342*4882a593Smuzhiyun /* The larbs may still haven't gals even if the SoC support.*/
343*4882a593Smuzhiyun larb->smi.clk_gals0 = devm_clk_get(dev, "gals");
344*4882a593Smuzhiyun if (PTR_ERR(larb->smi.clk_gals0) == -ENOENT)
345*4882a593Smuzhiyun larb->smi.clk_gals0 = NULL;
346*4882a593Smuzhiyun else if (IS_ERR(larb->smi.clk_gals0))
347*4882a593Smuzhiyun return PTR_ERR(larb->smi.clk_gals0);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun larb->smi.dev = dev;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun smi_node = of_parse_phandle(dev->of_node, "mediatek,smi", 0);
352*4882a593Smuzhiyun if (!smi_node)
353*4882a593Smuzhiyun return -EINVAL;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun smi_pdev = of_find_device_by_node(smi_node);
356*4882a593Smuzhiyun of_node_put(smi_node);
357*4882a593Smuzhiyun if (smi_pdev) {
358*4882a593Smuzhiyun if (!platform_get_drvdata(smi_pdev))
359*4882a593Smuzhiyun return -EPROBE_DEFER;
360*4882a593Smuzhiyun larb->smi_common_dev = &smi_pdev->dev;
361*4882a593Smuzhiyun } else {
362*4882a593Smuzhiyun dev_err(dev, "Failed to get the smi_common device\n");
363*4882a593Smuzhiyun return -EINVAL;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun pm_runtime_enable(dev);
367*4882a593Smuzhiyun platform_set_drvdata(pdev, larb);
368*4882a593Smuzhiyun return component_add(dev, &mtk_smi_larb_component_ops);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
mtk_smi_larb_remove(struct platform_device * pdev)371*4882a593Smuzhiyun static int mtk_smi_larb_remove(struct platform_device *pdev)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
374*4882a593Smuzhiyun component_del(&pdev->dev, &mtk_smi_larb_component_ops);
375*4882a593Smuzhiyun return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
mtk_smi_larb_resume(struct device * dev)378*4882a593Smuzhiyun static int __maybe_unused mtk_smi_larb_resume(struct device *dev)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct mtk_smi_larb *larb = dev_get_drvdata(dev);
381*4882a593Smuzhiyun const struct mtk_smi_larb_gen *larb_gen = larb->larb_gen;
382*4882a593Smuzhiyun int ret;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* Power on smi-common. */
385*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(larb->smi_common_dev);
386*4882a593Smuzhiyun if (ret < 0) {
387*4882a593Smuzhiyun dev_err(dev, "Failed to pm get for smi-common(%d).\n", ret);
388*4882a593Smuzhiyun return ret;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun ret = mtk_smi_clk_enable(&larb->smi);
392*4882a593Smuzhiyun if (ret < 0) {
393*4882a593Smuzhiyun dev_err(dev, "Failed to enable clock(%d).\n", ret);
394*4882a593Smuzhiyun pm_runtime_put_sync(larb->smi_common_dev);
395*4882a593Smuzhiyun return ret;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Configure the basic setting for this larb */
399*4882a593Smuzhiyun larb_gen->config_port(dev);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
mtk_smi_larb_suspend(struct device * dev)404*4882a593Smuzhiyun static int __maybe_unused mtk_smi_larb_suspend(struct device *dev)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun struct mtk_smi_larb *larb = dev_get_drvdata(dev);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun mtk_smi_clk_disable(&larb->smi);
409*4882a593Smuzhiyun pm_runtime_put_sync(larb->smi_common_dev);
410*4882a593Smuzhiyun return 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun static const struct dev_pm_ops smi_larb_pm_ops = {
414*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(mtk_smi_larb_suspend, mtk_smi_larb_resume, NULL)
415*4882a593Smuzhiyun SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
416*4882a593Smuzhiyun pm_runtime_force_resume)
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static struct platform_driver mtk_smi_larb_driver = {
420*4882a593Smuzhiyun .probe = mtk_smi_larb_probe,
421*4882a593Smuzhiyun .remove = mtk_smi_larb_remove,
422*4882a593Smuzhiyun .driver = {
423*4882a593Smuzhiyun .name = "mtk-smi-larb",
424*4882a593Smuzhiyun .of_match_table = mtk_smi_larb_of_ids,
425*4882a593Smuzhiyun .pm = &smi_larb_pm_ops,
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun static const struct mtk_smi_common_plat mtk_smi_common_gen1 = {
430*4882a593Smuzhiyun .gen = MTK_SMI_GEN1,
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static const struct mtk_smi_common_plat mtk_smi_common_gen2 = {
434*4882a593Smuzhiyun .gen = MTK_SMI_GEN2,
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun static const struct mtk_smi_common_plat mtk_smi_common_mt6779 = {
438*4882a593Smuzhiyun .gen = MTK_SMI_GEN2,
439*4882a593Smuzhiyun .has_gals = true,
440*4882a593Smuzhiyun .bus_sel = F_MMU1_LARB(1) | F_MMU1_LARB(2) | F_MMU1_LARB(4) |
441*4882a593Smuzhiyun F_MMU1_LARB(5) | F_MMU1_LARB(6) | F_MMU1_LARB(7),
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun static const struct mtk_smi_common_plat mtk_smi_common_mt8183 = {
445*4882a593Smuzhiyun .gen = MTK_SMI_GEN2,
446*4882a593Smuzhiyun .has_gals = true,
447*4882a593Smuzhiyun .bus_sel = F_MMU1_LARB(1) | F_MMU1_LARB(2) | F_MMU1_LARB(5) |
448*4882a593Smuzhiyun F_MMU1_LARB(7),
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static const struct mtk_smi_common_plat mtk_smi_common_mt8192 = {
452*4882a593Smuzhiyun .gen = MTK_SMI_GEN2,
453*4882a593Smuzhiyun .has_gals = true,
454*4882a593Smuzhiyun .bus_sel = F_MMU1_LARB(1) | F_MMU1_LARB(2) | F_MMU1_LARB(5) |
455*4882a593Smuzhiyun F_MMU1_LARB(6),
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun static const struct of_device_id mtk_smi_common_of_ids[] = {
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun .compatible = "mediatek,mt8173-smi-common",
461*4882a593Smuzhiyun .data = &mtk_smi_common_gen2,
462*4882a593Smuzhiyun },
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun .compatible = "mediatek,mt8167-smi-common",
465*4882a593Smuzhiyun .data = &mtk_smi_common_gen2,
466*4882a593Smuzhiyun },
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun .compatible = "mediatek,mt2701-smi-common",
469*4882a593Smuzhiyun .data = &mtk_smi_common_gen1,
470*4882a593Smuzhiyun },
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun .compatible = "mediatek,mt2712-smi-common",
473*4882a593Smuzhiyun .data = &mtk_smi_common_gen2,
474*4882a593Smuzhiyun },
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun .compatible = "mediatek,mt6779-smi-common",
477*4882a593Smuzhiyun .data = &mtk_smi_common_mt6779,
478*4882a593Smuzhiyun },
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun .compatible = "mediatek,mt8183-smi-common",
481*4882a593Smuzhiyun .data = &mtk_smi_common_mt8183,
482*4882a593Smuzhiyun },
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun .compatible = "mediatek,mt8192-smi-common",
485*4882a593Smuzhiyun .data = &mtk_smi_common_mt8192,
486*4882a593Smuzhiyun },
487*4882a593Smuzhiyun {}
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
mtk_smi_common_probe(struct platform_device * pdev)490*4882a593Smuzhiyun static int mtk_smi_common_probe(struct platform_device *pdev)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct device *dev = &pdev->dev;
493*4882a593Smuzhiyun struct mtk_smi *common;
494*4882a593Smuzhiyun struct resource *res;
495*4882a593Smuzhiyun int ret;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun common = devm_kzalloc(dev, sizeof(*common), GFP_KERNEL);
498*4882a593Smuzhiyun if (!common)
499*4882a593Smuzhiyun return -ENOMEM;
500*4882a593Smuzhiyun common->dev = dev;
501*4882a593Smuzhiyun common->plat = of_device_get_match_data(dev);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun common->clk_apb = devm_clk_get(dev, "apb");
504*4882a593Smuzhiyun if (IS_ERR(common->clk_apb))
505*4882a593Smuzhiyun return PTR_ERR(common->clk_apb);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun common->clk_smi = devm_clk_get(dev, "smi");
508*4882a593Smuzhiyun if (IS_ERR(common->clk_smi))
509*4882a593Smuzhiyun return PTR_ERR(common->clk_smi);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun if (common->plat->has_gals) {
512*4882a593Smuzhiyun common->clk_gals0 = devm_clk_get(dev, "gals0");
513*4882a593Smuzhiyun if (IS_ERR(common->clk_gals0))
514*4882a593Smuzhiyun return PTR_ERR(common->clk_gals0);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun common->clk_gals1 = devm_clk_get(dev, "gals1");
517*4882a593Smuzhiyun if (IS_ERR(common->clk_gals1))
518*4882a593Smuzhiyun return PTR_ERR(common->clk_gals1);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /*
522*4882a593Smuzhiyun * for mtk smi gen 1, we need to get the ao(always on) base to config
523*4882a593Smuzhiyun * m4u port, and we need to enable the aync clock for transform the smi
524*4882a593Smuzhiyun * clock into emi clock domain, but for mtk smi gen2, there's no smi ao
525*4882a593Smuzhiyun * base.
526*4882a593Smuzhiyun */
527*4882a593Smuzhiyun if (common->plat->gen == MTK_SMI_GEN1) {
528*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
529*4882a593Smuzhiyun common->smi_ao_base = devm_ioremap_resource(dev, res);
530*4882a593Smuzhiyun if (IS_ERR(common->smi_ao_base))
531*4882a593Smuzhiyun return PTR_ERR(common->smi_ao_base);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun common->clk_async = devm_clk_get(dev, "async");
534*4882a593Smuzhiyun if (IS_ERR(common->clk_async))
535*4882a593Smuzhiyun return PTR_ERR(common->clk_async);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun ret = clk_prepare_enable(common->clk_async);
538*4882a593Smuzhiyun if (ret)
539*4882a593Smuzhiyun return ret;
540*4882a593Smuzhiyun } else {
541*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
542*4882a593Smuzhiyun common->base = devm_ioremap_resource(dev, res);
543*4882a593Smuzhiyun if (IS_ERR(common->base))
544*4882a593Smuzhiyun return PTR_ERR(common->base);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun pm_runtime_enable(dev);
547*4882a593Smuzhiyun platform_set_drvdata(pdev, common);
548*4882a593Smuzhiyun return 0;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
mtk_smi_common_remove(struct platform_device * pdev)551*4882a593Smuzhiyun static int mtk_smi_common_remove(struct platform_device *pdev)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
554*4882a593Smuzhiyun return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
mtk_smi_common_resume(struct device * dev)557*4882a593Smuzhiyun static int __maybe_unused mtk_smi_common_resume(struct device *dev)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun struct mtk_smi *common = dev_get_drvdata(dev);
560*4882a593Smuzhiyun u32 bus_sel = common->plat->bus_sel;
561*4882a593Smuzhiyun int ret;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun ret = mtk_smi_clk_enable(common);
564*4882a593Smuzhiyun if (ret) {
565*4882a593Smuzhiyun dev_err(common->dev, "Failed to enable clock(%d).\n", ret);
566*4882a593Smuzhiyun return ret;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun if (common->plat->gen == MTK_SMI_GEN2 && bus_sel)
570*4882a593Smuzhiyun writel(bus_sel, common->base + SMI_BUS_SEL);
571*4882a593Smuzhiyun return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
mtk_smi_common_suspend(struct device * dev)574*4882a593Smuzhiyun static int __maybe_unused mtk_smi_common_suspend(struct device *dev)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun struct mtk_smi *common = dev_get_drvdata(dev);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun mtk_smi_clk_disable(common);
579*4882a593Smuzhiyun return 0;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun static const struct dev_pm_ops smi_common_pm_ops = {
583*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(mtk_smi_common_suspend, mtk_smi_common_resume, NULL)
584*4882a593Smuzhiyun SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
585*4882a593Smuzhiyun pm_runtime_force_resume)
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun static struct platform_driver mtk_smi_common_driver = {
589*4882a593Smuzhiyun .probe = mtk_smi_common_probe,
590*4882a593Smuzhiyun .remove = mtk_smi_common_remove,
591*4882a593Smuzhiyun .driver = {
592*4882a593Smuzhiyun .name = "mtk-smi-common",
593*4882a593Smuzhiyun .of_match_table = mtk_smi_common_of_ids,
594*4882a593Smuzhiyun .pm = &smi_common_pm_ops,
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun static struct platform_driver * const smidrivers[] = {
599*4882a593Smuzhiyun &mtk_smi_common_driver,
600*4882a593Smuzhiyun &mtk_smi_larb_driver,
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
mtk_smi_init(void)603*4882a593Smuzhiyun static int __init mtk_smi_init(void)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun return platform_register_drivers(smidrivers, ARRAY_SIZE(smidrivers));
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun module_init(mtk_smi_init);
608*4882a593Smuzhiyun
mtk_smi_exit(void)609*4882a593Smuzhiyun static void __exit mtk_smi_exit(void)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun platform_unregister_drivers(smidrivers, ARRAY_SIZE(smidrivers));
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun module_exit(mtk_smi_exit);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun MODULE_DESCRIPTION("MediaTek SMI driver");
616*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
617