xref: /OK3568_Linux_fs/kernel/drivers/media/v4l2-core/v4l2-dv-timings.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * v4l2-dv-timings - dv-timings helper functions
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2013 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <linux/rational.h>
13*4882a593Smuzhiyun #include <linux/videodev2.h>
14*4882a593Smuzhiyun #include <linux/v4l2-dv-timings.h>
15*4882a593Smuzhiyun #include <media/v4l2-dv-timings.h>
16*4882a593Smuzhiyun #include <linux/math64.h>
17*4882a593Smuzhiyun #include <linux/hdmi.h>
18*4882a593Smuzhiyun #include <media/cec.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun MODULE_AUTHOR("Hans Verkuil");
21*4882a593Smuzhiyun MODULE_DESCRIPTION("V4L2 DV Timings Helper Functions");
22*4882a593Smuzhiyun MODULE_LICENSE("GPL");
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun const struct v4l2_dv_timings v4l2_dv_timings_presets[] = {
25*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_640X480P59_94,
26*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_720X480I59_94,
27*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_720X480P59_94,
28*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_720X576I50,
29*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_720X576P50,
30*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1280X720P24,
31*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1280X720P25,
32*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1280X720P30,
33*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1280X720P50,
34*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1280X720P60,
35*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1920X1080P24,
36*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1920X1080P25,
37*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1920X1080P30,
38*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1920X1080I50,
39*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1920X1080P50,
40*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1920X1080I60,
41*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1920X1080P60,
42*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_640X350P85,
43*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_640X400P85,
44*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_720X400P85,
45*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_640X480P72,
46*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_640X480P75,
47*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_640X480P85,
48*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_800X600P56,
49*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_800X600P60,
50*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_800X600P72,
51*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_800X600P75,
52*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_800X600P85,
53*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_800X600P120_RB,
54*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_848X480P60,
55*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1024X768I43,
56*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1024X768P60,
57*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1024X768P70,
58*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1024X768P75,
59*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1024X768P85,
60*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1024X768P120_RB,
61*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1152X864P75,
62*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X768P60_RB,
63*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X768P60,
64*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X768P75,
65*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X768P85,
66*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X768P120_RB,
67*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X800P60_RB,
68*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X800P60,
69*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X800P75,
70*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X800P85,
71*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X800P120_RB,
72*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X960P60,
73*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X960P85,
74*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X960P120_RB,
75*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X1024P60,
76*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X1024P75,
77*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X1024P85,
78*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1280X1024P120_RB,
79*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1360X768P60,
80*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1360X768P120_RB,
81*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1366X768P60,
82*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1366X768P60_RB,
83*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1400X1050P60_RB,
84*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1400X1050P60,
85*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1400X1050P75,
86*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1400X1050P85,
87*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1400X1050P120_RB,
88*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1440X900P60_RB,
89*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1440X900P60,
90*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1440X900P75,
91*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1440X900P85,
92*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1440X900P120_RB,
93*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1600X900P60_RB,
94*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1600X1200P60,
95*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1600X1200P65,
96*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1600X1200P70,
97*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1600X1200P75,
98*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1600X1200P85,
99*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1600X1200P120_RB,
100*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1680X1050P60_RB,
101*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1680X1050P60,
102*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1680X1050P75,
103*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1680X1050P85,
104*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1680X1050P120_RB,
105*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1792X1344P60,
106*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1792X1344P75,
107*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1792X1344P120_RB,
108*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1856X1392P60,
109*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1856X1392P75,
110*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1856X1392P120_RB,
111*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1920X1200P60_RB,
112*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1920X1200P60,
113*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1920X1200P75,
114*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1920X1200P85,
115*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1920X1200P120_RB,
116*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1920X1440P60,
117*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1920X1440P75,
118*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_1920X1440P120_RB,
119*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_2048X1152P60_RB,
120*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_2560X1600P60_RB,
121*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_2560X1600P60,
122*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_2560X1600P75,
123*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_2560X1600P85,
124*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_2560X1600P120_RB,
125*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_3840X2160P24,
126*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_3840X2160P25,
127*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_3840X2160P30,
128*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_3840X2160P50,
129*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_3840X2160P60,
130*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_4096X2160P24,
131*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_4096X2160P25,
132*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_4096X2160P30,
133*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_4096X2160P50,
134*4882a593Smuzhiyun 	V4L2_DV_BT_DMT_4096X2160P59_94_RB,
135*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_4096X2160P60,
136*4882a593Smuzhiyun 	{ }
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_dv_timings_presets);
139*4882a593Smuzhiyun 
v4l2_valid_dv_timings(const struct v4l2_dv_timings * t,const struct v4l2_dv_timings_cap * dvcap,v4l2_check_dv_timings_fnc fnc,void * fnc_handle)140*4882a593Smuzhiyun bool v4l2_valid_dv_timings(const struct v4l2_dv_timings *t,
141*4882a593Smuzhiyun 			   const struct v4l2_dv_timings_cap *dvcap,
142*4882a593Smuzhiyun 			   v4l2_check_dv_timings_fnc fnc,
143*4882a593Smuzhiyun 			   void *fnc_handle)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	const struct v4l2_bt_timings *bt = &t->bt;
146*4882a593Smuzhiyun 	const struct v4l2_bt_timings_cap *cap = &dvcap->bt;
147*4882a593Smuzhiyun 	u32 caps = cap->capabilities;
148*4882a593Smuzhiyun 	const u32 max_vert = 10240;
149*4882a593Smuzhiyun 	u32 max_hor = 3 * bt->width;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	if (t->type != V4L2_DV_BT_656_1120)
152*4882a593Smuzhiyun 		return false;
153*4882a593Smuzhiyun 	if (t->type != dvcap->type ||
154*4882a593Smuzhiyun 	    bt->height < cap->min_height ||
155*4882a593Smuzhiyun 	    bt->height > cap->max_height ||
156*4882a593Smuzhiyun 	    bt->width < cap->min_width ||
157*4882a593Smuzhiyun 	    bt->width > cap->max_width ||
158*4882a593Smuzhiyun 	    bt->pixelclock < cap->min_pixelclock ||
159*4882a593Smuzhiyun 	    bt->pixelclock > cap->max_pixelclock ||
160*4882a593Smuzhiyun 	    (!(caps & V4L2_DV_BT_CAP_CUSTOM) &&
161*4882a593Smuzhiyun 	     cap->standards && bt->standards &&
162*4882a593Smuzhiyun 	     !(bt->standards & cap->standards)) ||
163*4882a593Smuzhiyun 	    (bt->interlaced && !(caps & V4L2_DV_BT_CAP_INTERLACED)) ||
164*4882a593Smuzhiyun 	    (!bt->interlaced && !(caps & V4L2_DV_BT_CAP_PROGRESSIVE)))
165*4882a593Smuzhiyun 		return false;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* sanity checks for the blanking timings */
168*4882a593Smuzhiyun 	if (!bt->interlaced &&
169*4882a593Smuzhiyun 	    (bt->il_vbackporch || bt->il_vsync || bt->il_vfrontporch))
170*4882a593Smuzhiyun 		return false;
171*4882a593Smuzhiyun 	/*
172*4882a593Smuzhiyun 	 * Some video receivers cannot properly separate the frontporch,
173*4882a593Smuzhiyun 	 * backporch and sync values, and instead they only have the total
174*4882a593Smuzhiyun 	 * blanking. That can be assigned to any of these three fields.
175*4882a593Smuzhiyun 	 * So just check that none of these are way out of range.
176*4882a593Smuzhiyun 	 */
177*4882a593Smuzhiyun 	if (bt->hfrontporch > max_hor ||
178*4882a593Smuzhiyun 	    bt->hsync > max_hor || bt->hbackporch > max_hor)
179*4882a593Smuzhiyun 		return false;
180*4882a593Smuzhiyun 	if (bt->vfrontporch > max_vert ||
181*4882a593Smuzhiyun 	    bt->vsync > max_vert || bt->vbackporch > max_vert)
182*4882a593Smuzhiyun 		return false;
183*4882a593Smuzhiyun 	if (bt->interlaced && (bt->il_vfrontporch > max_vert ||
184*4882a593Smuzhiyun 	    bt->il_vsync > max_vert || bt->il_vbackporch > max_vert))
185*4882a593Smuzhiyun 		return false;
186*4882a593Smuzhiyun 	return fnc == NULL || fnc(t, fnc_handle);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_valid_dv_timings);
189*4882a593Smuzhiyun 
v4l2_enum_dv_timings_cap(struct v4l2_enum_dv_timings * t,const struct v4l2_dv_timings_cap * cap,v4l2_check_dv_timings_fnc fnc,void * fnc_handle)190*4882a593Smuzhiyun int v4l2_enum_dv_timings_cap(struct v4l2_enum_dv_timings *t,
191*4882a593Smuzhiyun 			     const struct v4l2_dv_timings_cap *cap,
192*4882a593Smuzhiyun 			     v4l2_check_dv_timings_fnc fnc,
193*4882a593Smuzhiyun 			     void *fnc_handle)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	u32 i, idx;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	memset(t->reserved, 0, sizeof(t->reserved));
198*4882a593Smuzhiyun 	for (i = idx = 0; v4l2_dv_timings_presets[i].bt.width; i++) {
199*4882a593Smuzhiyun 		if (v4l2_valid_dv_timings(v4l2_dv_timings_presets + i, cap,
200*4882a593Smuzhiyun 					  fnc, fnc_handle) &&
201*4882a593Smuzhiyun 		    idx++ == t->index) {
202*4882a593Smuzhiyun 			t->timings = v4l2_dv_timings_presets[i];
203*4882a593Smuzhiyun 			return 0;
204*4882a593Smuzhiyun 		}
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 	return -EINVAL;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_enum_dv_timings_cap);
209*4882a593Smuzhiyun 
v4l2_find_dv_timings_cap(struct v4l2_dv_timings * t,const struct v4l2_dv_timings_cap * cap,unsigned pclock_delta,v4l2_check_dv_timings_fnc fnc,void * fnc_handle)210*4882a593Smuzhiyun bool v4l2_find_dv_timings_cap(struct v4l2_dv_timings *t,
211*4882a593Smuzhiyun 			      const struct v4l2_dv_timings_cap *cap,
212*4882a593Smuzhiyun 			      unsigned pclock_delta,
213*4882a593Smuzhiyun 			      v4l2_check_dv_timings_fnc fnc,
214*4882a593Smuzhiyun 			      void *fnc_handle)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	int i;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (!v4l2_valid_dv_timings(t, cap, fnc, fnc_handle))
219*4882a593Smuzhiyun 		return false;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	for (i = 0; v4l2_dv_timings_presets[i].bt.width; i++) {
222*4882a593Smuzhiyun 		if (v4l2_valid_dv_timings(v4l2_dv_timings_presets + i, cap,
223*4882a593Smuzhiyun 					  fnc, fnc_handle) &&
224*4882a593Smuzhiyun 		    v4l2_match_dv_timings(t, v4l2_dv_timings_presets + i,
225*4882a593Smuzhiyun 					  pclock_delta, false)) {
226*4882a593Smuzhiyun 			u32 flags = t->bt.flags & V4L2_DV_FL_REDUCED_FPS;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 			*t = v4l2_dv_timings_presets[i];
229*4882a593Smuzhiyun 			if (can_reduce_fps(&t->bt))
230*4882a593Smuzhiyun 				t->bt.flags |= flags;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 			return true;
233*4882a593Smuzhiyun 		}
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 	return false;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_find_dv_timings_cap);
238*4882a593Smuzhiyun 
v4l2_find_dv_timings_cea861_vic(struct v4l2_dv_timings * t,u8 vic)239*4882a593Smuzhiyun bool v4l2_find_dv_timings_cea861_vic(struct v4l2_dv_timings *t, u8 vic)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	unsigned int i;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	for (i = 0; v4l2_dv_timings_presets[i].bt.width; i++) {
244*4882a593Smuzhiyun 		const struct v4l2_bt_timings *bt =
245*4882a593Smuzhiyun 			&v4l2_dv_timings_presets[i].bt;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 		if ((bt->flags & V4L2_DV_FL_HAS_CEA861_VIC) &&
248*4882a593Smuzhiyun 		    bt->cea861_vic == vic) {
249*4882a593Smuzhiyun 			*t = v4l2_dv_timings_presets[i];
250*4882a593Smuzhiyun 			return true;
251*4882a593Smuzhiyun 		}
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 	return false;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_find_dv_timings_cea861_vic);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /**
258*4882a593Smuzhiyun  * v4l2_match_dv_timings - check if two timings match
259*4882a593Smuzhiyun  * @t1: compare this v4l2_dv_timings struct...
260*4882a593Smuzhiyun  * @t2: with this struct.
261*4882a593Smuzhiyun  * @pclock_delta: the allowed pixelclock deviation.
262*4882a593Smuzhiyun  * @match_reduced_fps: if true, then fail if V4L2_DV_FL_REDUCED_FPS does not
263*4882a593Smuzhiyun  *	match.
264*4882a593Smuzhiyun  *
265*4882a593Smuzhiyun  * Compare t1 with t2 with a given margin of error for the pixelclock.
266*4882a593Smuzhiyun  */
v4l2_match_dv_timings(const struct v4l2_dv_timings * t1,const struct v4l2_dv_timings * t2,unsigned pclock_delta,bool match_reduced_fps)267*4882a593Smuzhiyun bool v4l2_match_dv_timings(const struct v4l2_dv_timings *t1,
268*4882a593Smuzhiyun 			   const struct v4l2_dv_timings *t2,
269*4882a593Smuzhiyun 			   unsigned pclock_delta, bool match_reduced_fps)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	if (t1->type != t2->type || t1->type != V4L2_DV_BT_656_1120)
272*4882a593Smuzhiyun 		return false;
273*4882a593Smuzhiyun 	if (t1->bt.width == t2->bt.width &&
274*4882a593Smuzhiyun 	    t1->bt.height == t2->bt.height &&
275*4882a593Smuzhiyun 	    t1->bt.interlaced == t2->bt.interlaced &&
276*4882a593Smuzhiyun 	    t1->bt.polarities == t2->bt.polarities &&
277*4882a593Smuzhiyun 	    t1->bt.pixelclock >= t2->bt.pixelclock - pclock_delta &&
278*4882a593Smuzhiyun 	    t1->bt.pixelclock <= t2->bt.pixelclock + pclock_delta &&
279*4882a593Smuzhiyun 	    t1->bt.hfrontporch == t2->bt.hfrontporch &&
280*4882a593Smuzhiyun 	    t1->bt.hsync == t2->bt.hsync &&
281*4882a593Smuzhiyun 	    t1->bt.hbackporch == t2->bt.hbackporch &&
282*4882a593Smuzhiyun 	    t1->bt.vfrontporch == t2->bt.vfrontporch &&
283*4882a593Smuzhiyun 	    t1->bt.vsync == t2->bt.vsync &&
284*4882a593Smuzhiyun 	    t1->bt.vbackporch == t2->bt.vbackporch &&
285*4882a593Smuzhiyun 	    (!match_reduced_fps ||
286*4882a593Smuzhiyun 	     (t1->bt.flags & V4L2_DV_FL_REDUCED_FPS) ==
287*4882a593Smuzhiyun 		(t2->bt.flags & V4L2_DV_FL_REDUCED_FPS)) &&
288*4882a593Smuzhiyun 	    (!t1->bt.interlaced ||
289*4882a593Smuzhiyun 		(t1->bt.il_vfrontporch == t2->bt.il_vfrontporch &&
290*4882a593Smuzhiyun 		 t1->bt.il_vsync == t2->bt.il_vsync &&
291*4882a593Smuzhiyun 		 t1->bt.il_vbackporch == t2->bt.il_vbackporch)))
292*4882a593Smuzhiyun 		return true;
293*4882a593Smuzhiyun 	return false;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_match_dv_timings);
296*4882a593Smuzhiyun 
v4l2_print_dv_timings(const char * dev_prefix,const char * prefix,const struct v4l2_dv_timings * t,bool detailed)297*4882a593Smuzhiyun void v4l2_print_dv_timings(const char *dev_prefix, const char *prefix,
298*4882a593Smuzhiyun 			   const struct v4l2_dv_timings *t, bool detailed)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	const struct v4l2_bt_timings *bt = &t->bt;
301*4882a593Smuzhiyun 	u32 htot, vtot;
302*4882a593Smuzhiyun 	u32 fps;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (t->type != V4L2_DV_BT_656_1120)
305*4882a593Smuzhiyun 		return;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	htot = V4L2_DV_BT_FRAME_WIDTH(bt);
308*4882a593Smuzhiyun 	vtot = V4L2_DV_BT_FRAME_HEIGHT(bt);
309*4882a593Smuzhiyun 	if (bt->interlaced)
310*4882a593Smuzhiyun 		vtot /= 2;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	fps = (htot * vtot) > 0 ? div_u64((100 * (u64)bt->pixelclock),
313*4882a593Smuzhiyun 				  (htot * vtot)) : 0;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (prefix == NULL)
316*4882a593Smuzhiyun 		prefix = "";
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	pr_info("%s: %s%ux%u%s%u.%02u (%ux%u)\n", dev_prefix, prefix,
319*4882a593Smuzhiyun 		bt->width, bt->height, bt->interlaced ? "i" : "p",
320*4882a593Smuzhiyun 		fps / 100, fps % 100, htot, vtot);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (!detailed)
323*4882a593Smuzhiyun 		return;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	pr_info("%s: horizontal: fp = %u, %ssync = %u, bp = %u\n",
326*4882a593Smuzhiyun 			dev_prefix, bt->hfrontporch,
327*4882a593Smuzhiyun 			(bt->polarities & V4L2_DV_HSYNC_POS_POL) ? "+" : "-",
328*4882a593Smuzhiyun 			bt->hsync, bt->hbackporch);
329*4882a593Smuzhiyun 	pr_info("%s: vertical: fp = %u, %ssync = %u, bp = %u\n",
330*4882a593Smuzhiyun 			dev_prefix, bt->vfrontporch,
331*4882a593Smuzhiyun 			(bt->polarities & V4L2_DV_VSYNC_POS_POL) ? "+" : "-",
332*4882a593Smuzhiyun 			bt->vsync, bt->vbackporch);
333*4882a593Smuzhiyun 	if (bt->interlaced)
334*4882a593Smuzhiyun 		pr_info("%s: vertical bottom field: fp = %u, %ssync = %u, bp = %u\n",
335*4882a593Smuzhiyun 			dev_prefix, bt->il_vfrontporch,
336*4882a593Smuzhiyun 			(bt->polarities & V4L2_DV_VSYNC_POS_POL) ? "+" : "-",
337*4882a593Smuzhiyun 			bt->il_vsync, bt->il_vbackporch);
338*4882a593Smuzhiyun 	pr_info("%s: pixelclock: %llu\n", dev_prefix, bt->pixelclock);
339*4882a593Smuzhiyun 	pr_info("%s: flags (0x%x):%s%s%s%s%s%s%s%s%s%s\n",
340*4882a593Smuzhiyun 			dev_prefix, bt->flags,
341*4882a593Smuzhiyun 			(bt->flags & V4L2_DV_FL_REDUCED_BLANKING) ?
342*4882a593Smuzhiyun 			" REDUCED_BLANKING" : "",
343*4882a593Smuzhiyun 			((bt->flags & V4L2_DV_FL_REDUCED_BLANKING) &&
344*4882a593Smuzhiyun 			 bt->vsync == 8) ? " (V2)" : "",
345*4882a593Smuzhiyun 			(bt->flags & V4L2_DV_FL_CAN_REDUCE_FPS) ?
346*4882a593Smuzhiyun 			" CAN_REDUCE_FPS" : "",
347*4882a593Smuzhiyun 			(bt->flags & V4L2_DV_FL_REDUCED_FPS) ?
348*4882a593Smuzhiyun 			" REDUCED_FPS" : "",
349*4882a593Smuzhiyun 			(bt->flags & V4L2_DV_FL_HALF_LINE) ?
350*4882a593Smuzhiyun 			" HALF_LINE" : "",
351*4882a593Smuzhiyun 			(bt->flags & V4L2_DV_FL_IS_CE_VIDEO) ?
352*4882a593Smuzhiyun 			" CE_VIDEO" : "",
353*4882a593Smuzhiyun 			(bt->flags & V4L2_DV_FL_FIRST_FIELD_EXTRA_LINE) ?
354*4882a593Smuzhiyun 			" FIRST_FIELD_EXTRA_LINE" : "",
355*4882a593Smuzhiyun 			(bt->flags & V4L2_DV_FL_HAS_PICTURE_ASPECT) ?
356*4882a593Smuzhiyun 			" HAS_PICTURE_ASPECT" : "",
357*4882a593Smuzhiyun 			(bt->flags & V4L2_DV_FL_HAS_CEA861_VIC) ?
358*4882a593Smuzhiyun 			" HAS_CEA861_VIC" : "",
359*4882a593Smuzhiyun 			(bt->flags & V4L2_DV_FL_HAS_HDMI_VIC) ?
360*4882a593Smuzhiyun 			" HAS_HDMI_VIC" : "");
361*4882a593Smuzhiyun 	pr_info("%s: standards (0x%x):%s%s%s%s%s\n", dev_prefix, bt->standards,
362*4882a593Smuzhiyun 			(bt->standards & V4L2_DV_BT_STD_CEA861) ?  " CEA" : "",
363*4882a593Smuzhiyun 			(bt->standards & V4L2_DV_BT_STD_DMT) ?  " DMT" : "",
364*4882a593Smuzhiyun 			(bt->standards & V4L2_DV_BT_STD_CVT) ?  " CVT" : "",
365*4882a593Smuzhiyun 			(bt->standards & V4L2_DV_BT_STD_GTF) ?  " GTF" : "",
366*4882a593Smuzhiyun 			(bt->standards & V4L2_DV_BT_STD_SDI) ?  " SDI" : "");
367*4882a593Smuzhiyun 	if (bt->flags & V4L2_DV_FL_HAS_PICTURE_ASPECT)
368*4882a593Smuzhiyun 		pr_info("%s: picture aspect (hor:vert): %u:%u\n", dev_prefix,
369*4882a593Smuzhiyun 			bt->picture_aspect.numerator,
370*4882a593Smuzhiyun 			bt->picture_aspect.denominator);
371*4882a593Smuzhiyun 	if (bt->flags & V4L2_DV_FL_HAS_CEA861_VIC)
372*4882a593Smuzhiyun 		pr_info("%s: CEA-861 VIC: %u\n", dev_prefix, bt->cea861_vic);
373*4882a593Smuzhiyun 	if (bt->flags & V4L2_DV_FL_HAS_HDMI_VIC)
374*4882a593Smuzhiyun 		pr_info("%s: HDMI VIC: %u\n", dev_prefix, bt->hdmi_vic);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_print_dv_timings);
377*4882a593Smuzhiyun 
v4l2_dv_timings_aspect_ratio(const struct v4l2_dv_timings * t)378*4882a593Smuzhiyun struct v4l2_fract v4l2_dv_timings_aspect_ratio(const struct v4l2_dv_timings *t)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct v4l2_fract ratio = { 1, 1 };
381*4882a593Smuzhiyun 	unsigned long n, d;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (t->type != V4L2_DV_BT_656_1120)
384*4882a593Smuzhiyun 		return ratio;
385*4882a593Smuzhiyun 	if (!(t->bt.flags & V4L2_DV_FL_HAS_PICTURE_ASPECT))
386*4882a593Smuzhiyun 		return ratio;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	ratio.numerator = t->bt.width * t->bt.picture_aspect.denominator;
389*4882a593Smuzhiyun 	ratio.denominator = t->bt.height * t->bt.picture_aspect.numerator;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	rational_best_approximation(ratio.numerator, ratio.denominator,
392*4882a593Smuzhiyun 				    ratio.numerator, ratio.denominator, &n, &d);
393*4882a593Smuzhiyun 	ratio.numerator = n;
394*4882a593Smuzhiyun 	ratio.denominator = d;
395*4882a593Smuzhiyun 	return ratio;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_dv_timings_aspect_ratio);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /** v4l2_calc_timeperframe - helper function to calculate timeperframe based
400*4882a593Smuzhiyun  *	v4l2_dv_timings fields.
401*4882a593Smuzhiyun  * @t - Timings for the video mode.
402*4882a593Smuzhiyun  *
403*4882a593Smuzhiyun  * Calculates the expected timeperframe using the pixel clock value and
404*4882a593Smuzhiyun  * horizontal/vertical measures. This means that v4l2_dv_timings structure
405*4882a593Smuzhiyun  * must be correctly and fully filled.
406*4882a593Smuzhiyun  */
v4l2_calc_timeperframe(const struct v4l2_dv_timings * t)407*4882a593Smuzhiyun struct v4l2_fract v4l2_calc_timeperframe(const struct v4l2_dv_timings *t)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	const struct v4l2_bt_timings *bt = &t->bt;
410*4882a593Smuzhiyun 	struct v4l2_fract fps_fract = { 1, 1 };
411*4882a593Smuzhiyun 	unsigned long n, d;
412*4882a593Smuzhiyun 	u32 htot, vtot, fps;
413*4882a593Smuzhiyun 	u64 pclk;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (t->type != V4L2_DV_BT_656_1120)
416*4882a593Smuzhiyun 		return fps_fract;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	htot = V4L2_DV_BT_FRAME_WIDTH(bt);
419*4882a593Smuzhiyun 	vtot = V4L2_DV_BT_FRAME_HEIGHT(bt);
420*4882a593Smuzhiyun 	pclk = bt->pixelclock;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	if ((bt->flags & V4L2_DV_FL_CAN_DETECT_REDUCED_FPS) &&
423*4882a593Smuzhiyun 	    (bt->flags & V4L2_DV_FL_REDUCED_FPS))
424*4882a593Smuzhiyun 		pclk = div_u64(pclk * 1000ULL, 1001);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	fps = (htot * vtot) > 0 ? div_u64((100 * pclk), (htot * vtot)) : 0;
427*4882a593Smuzhiyun 	if (!fps)
428*4882a593Smuzhiyun 		return fps_fract;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	rational_best_approximation(fps, 100, fps, 100, &n, &d);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	fps_fract.numerator = d;
433*4882a593Smuzhiyun 	fps_fract.denominator = n;
434*4882a593Smuzhiyun 	return fps_fract;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_calc_timeperframe);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /*
439*4882a593Smuzhiyun  * CVT defines
440*4882a593Smuzhiyun  * Based on Coordinated Video Timings Standard
441*4882a593Smuzhiyun  * version 1.1 September 10, 2003
442*4882a593Smuzhiyun  */
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun #define CVT_PXL_CLK_GRAN	250000	/* pixel clock granularity */
445*4882a593Smuzhiyun #define CVT_PXL_CLK_GRAN_RB_V2 1000	/* granularity for reduced blanking v2*/
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun /* Normal blanking */
448*4882a593Smuzhiyun #define CVT_MIN_V_BPORCH	7	/* lines */
449*4882a593Smuzhiyun #define CVT_MIN_V_PORCH_RND	3	/* lines */
450*4882a593Smuzhiyun #define CVT_MIN_VSYNC_BP	550	/* min time of vsync + back porch (us) */
451*4882a593Smuzhiyun #define CVT_HSYNC_PERCENT       8       /* nominal hsync as percentage of line */
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /* Normal blanking for CVT uses GTF to calculate horizontal blanking */
454*4882a593Smuzhiyun #define CVT_CELL_GRAN		8	/* character cell granularity */
455*4882a593Smuzhiyun #define CVT_M			600	/* blanking formula gradient */
456*4882a593Smuzhiyun #define CVT_C			40	/* blanking formula offset */
457*4882a593Smuzhiyun #define CVT_K			128	/* blanking formula scaling factor */
458*4882a593Smuzhiyun #define CVT_J			20	/* blanking formula scaling factor */
459*4882a593Smuzhiyun #define CVT_C_PRIME (((CVT_C - CVT_J) * CVT_K / 256) + CVT_J)
460*4882a593Smuzhiyun #define CVT_M_PRIME (CVT_K * CVT_M / 256)
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /* Reduced Blanking */
463*4882a593Smuzhiyun #define CVT_RB_MIN_V_BPORCH    7       /* lines  */
464*4882a593Smuzhiyun #define CVT_RB_V_FPORCH        3       /* lines  */
465*4882a593Smuzhiyun #define CVT_RB_MIN_V_BLANK   460       /* us     */
466*4882a593Smuzhiyun #define CVT_RB_H_SYNC         32       /* pixels */
467*4882a593Smuzhiyun #define CVT_RB_H_BLANK       160       /* pixels */
468*4882a593Smuzhiyun /* Reduce blanking Version 2 */
469*4882a593Smuzhiyun #define CVT_RB_V2_H_BLANK     80       /* pixels */
470*4882a593Smuzhiyun #define CVT_RB_MIN_V_FPORCH    3       /* lines  */
471*4882a593Smuzhiyun #define CVT_RB_V2_MIN_V_FPORCH 1       /* lines  */
472*4882a593Smuzhiyun #define CVT_RB_V_BPORCH        6       /* lines  */
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun /** v4l2_detect_cvt - detect if the given timings follow the CVT standard
475*4882a593Smuzhiyun  * @frame_height - the total height of the frame (including blanking) in lines.
476*4882a593Smuzhiyun  * @hfreq - the horizontal frequency in Hz.
477*4882a593Smuzhiyun  * @vsync - the height of the vertical sync in lines.
478*4882a593Smuzhiyun  * @active_width - active width of image (does not include blanking). This
479*4882a593Smuzhiyun  * information is needed only in case of version 2 of reduced blanking.
480*4882a593Smuzhiyun  * In other cases, this parameter does not have any effect on timings.
481*4882a593Smuzhiyun  * @polarities - the horizontal and vertical polarities (same as struct
482*4882a593Smuzhiyun  *		v4l2_bt_timings polarities).
483*4882a593Smuzhiyun  * @interlaced - if this flag is true, it indicates interlaced format
484*4882a593Smuzhiyun  * @fmt - the resulting timings.
485*4882a593Smuzhiyun  *
486*4882a593Smuzhiyun  * This function will attempt to detect if the given values correspond to a
487*4882a593Smuzhiyun  * valid CVT format. If so, then it will return true, and fmt will be filled
488*4882a593Smuzhiyun  * in with the found CVT timings.
489*4882a593Smuzhiyun  */
v4l2_detect_cvt(unsigned frame_height,unsigned hfreq,unsigned vsync,unsigned active_width,u32 polarities,bool interlaced,struct v4l2_dv_timings * fmt)490*4882a593Smuzhiyun bool v4l2_detect_cvt(unsigned frame_height,
491*4882a593Smuzhiyun 		     unsigned hfreq,
492*4882a593Smuzhiyun 		     unsigned vsync,
493*4882a593Smuzhiyun 		     unsigned active_width,
494*4882a593Smuzhiyun 		     u32 polarities,
495*4882a593Smuzhiyun 		     bool interlaced,
496*4882a593Smuzhiyun 		     struct v4l2_dv_timings *fmt)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	int  v_fp, v_bp, h_fp, h_bp, hsync;
499*4882a593Smuzhiyun 	int  frame_width, image_height, image_width;
500*4882a593Smuzhiyun 	bool reduced_blanking;
501*4882a593Smuzhiyun 	bool rb_v2 = false;
502*4882a593Smuzhiyun 	unsigned pix_clk;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	if (vsync < 4 || vsync > 8)
505*4882a593Smuzhiyun 		return false;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	if (polarities == V4L2_DV_VSYNC_POS_POL)
508*4882a593Smuzhiyun 		reduced_blanking = false;
509*4882a593Smuzhiyun 	else if (polarities == V4L2_DV_HSYNC_POS_POL)
510*4882a593Smuzhiyun 		reduced_blanking = true;
511*4882a593Smuzhiyun 	else
512*4882a593Smuzhiyun 		return false;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (reduced_blanking && vsync == 8)
515*4882a593Smuzhiyun 		rb_v2 = true;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	if (rb_v2 && active_width == 0)
518*4882a593Smuzhiyun 		return false;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	if (!rb_v2 && vsync > 7)
521*4882a593Smuzhiyun 		return false;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (hfreq == 0)
524*4882a593Smuzhiyun 		return false;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/* Vertical */
527*4882a593Smuzhiyun 	if (reduced_blanking) {
528*4882a593Smuzhiyun 		if (rb_v2) {
529*4882a593Smuzhiyun 			v_bp = CVT_RB_V_BPORCH;
530*4882a593Smuzhiyun 			v_fp = (CVT_RB_MIN_V_BLANK * hfreq) / 1000000 + 1;
531*4882a593Smuzhiyun 			v_fp -= vsync + v_bp;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 			if (v_fp < CVT_RB_V2_MIN_V_FPORCH)
534*4882a593Smuzhiyun 				v_fp = CVT_RB_V2_MIN_V_FPORCH;
535*4882a593Smuzhiyun 		} else {
536*4882a593Smuzhiyun 			v_fp = CVT_RB_V_FPORCH;
537*4882a593Smuzhiyun 			v_bp = (CVT_RB_MIN_V_BLANK * hfreq) / 1000000 + 1;
538*4882a593Smuzhiyun 			v_bp -= vsync + v_fp;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 			if (v_bp < CVT_RB_MIN_V_BPORCH)
541*4882a593Smuzhiyun 				v_bp = CVT_RB_MIN_V_BPORCH;
542*4882a593Smuzhiyun 		}
543*4882a593Smuzhiyun 	} else {
544*4882a593Smuzhiyun 		v_fp = CVT_MIN_V_PORCH_RND;
545*4882a593Smuzhiyun 		v_bp = (CVT_MIN_VSYNC_BP * hfreq) / 1000000 + 1 - vsync;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 		if (v_bp < CVT_MIN_V_BPORCH)
548*4882a593Smuzhiyun 			v_bp = CVT_MIN_V_BPORCH;
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	if (interlaced)
552*4882a593Smuzhiyun 		image_height = (frame_height - 2 * v_fp - 2 * vsync - 2 * v_bp) & ~0x1;
553*4882a593Smuzhiyun 	else
554*4882a593Smuzhiyun 		image_height = (frame_height - v_fp - vsync - v_bp + 1) & ~0x1;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (image_height < 0)
557*4882a593Smuzhiyun 		return false;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* Aspect ratio based on vsync */
560*4882a593Smuzhiyun 	switch (vsync) {
561*4882a593Smuzhiyun 	case 4:
562*4882a593Smuzhiyun 		image_width = (image_height * 4) / 3;
563*4882a593Smuzhiyun 		break;
564*4882a593Smuzhiyun 	case 5:
565*4882a593Smuzhiyun 		image_width = (image_height * 16) / 9;
566*4882a593Smuzhiyun 		break;
567*4882a593Smuzhiyun 	case 6:
568*4882a593Smuzhiyun 		image_width = (image_height * 16) / 10;
569*4882a593Smuzhiyun 		break;
570*4882a593Smuzhiyun 	case 7:
571*4882a593Smuzhiyun 		/* special case */
572*4882a593Smuzhiyun 		if (image_height == 1024)
573*4882a593Smuzhiyun 			image_width = (image_height * 5) / 4;
574*4882a593Smuzhiyun 		else if (image_height == 768)
575*4882a593Smuzhiyun 			image_width = (image_height * 15) / 9;
576*4882a593Smuzhiyun 		else
577*4882a593Smuzhiyun 			return false;
578*4882a593Smuzhiyun 		break;
579*4882a593Smuzhiyun 	case 8:
580*4882a593Smuzhiyun 		image_width = active_width;
581*4882a593Smuzhiyun 		break;
582*4882a593Smuzhiyun 	default:
583*4882a593Smuzhiyun 		return false;
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	if (!rb_v2)
587*4882a593Smuzhiyun 		image_width = image_width & ~7;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* Horizontal */
590*4882a593Smuzhiyun 	if (reduced_blanking) {
591*4882a593Smuzhiyun 		int h_blank;
592*4882a593Smuzhiyun 		int clk_gran;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 		h_blank = rb_v2 ? CVT_RB_V2_H_BLANK : CVT_RB_H_BLANK;
595*4882a593Smuzhiyun 		clk_gran = rb_v2 ? CVT_PXL_CLK_GRAN_RB_V2 : CVT_PXL_CLK_GRAN;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		pix_clk = (image_width + h_blank) * hfreq;
598*4882a593Smuzhiyun 		pix_clk = (pix_clk / clk_gran) * clk_gran;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 		h_bp  = h_blank / 2;
601*4882a593Smuzhiyun 		hsync = CVT_RB_H_SYNC;
602*4882a593Smuzhiyun 		h_fp  = h_blank - h_bp - hsync;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 		frame_width = image_width + h_blank;
605*4882a593Smuzhiyun 	} else {
606*4882a593Smuzhiyun 		unsigned ideal_duty_cycle_per_myriad =
607*4882a593Smuzhiyun 			100 * CVT_C_PRIME - (CVT_M_PRIME * 100000) / hfreq;
608*4882a593Smuzhiyun 		int h_blank;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 		if (ideal_duty_cycle_per_myriad < 2000)
611*4882a593Smuzhiyun 			ideal_duty_cycle_per_myriad = 2000;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 		h_blank = image_width * ideal_duty_cycle_per_myriad /
614*4882a593Smuzhiyun 					(10000 - ideal_duty_cycle_per_myriad);
615*4882a593Smuzhiyun 		h_blank = (h_blank / (2 * CVT_CELL_GRAN)) * 2 * CVT_CELL_GRAN;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 		pix_clk = (image_width + h_blank) * hfreq;
618*4882a593Smuzhiyun 		pix_clk = (pix_clk / CVT_PXL_CLK_GRAN) * CVT_PXL_CLK_GRAN;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 		h_bp = h_blank / 2;
621*4882a593Smuzhiyun 		frame_width = image_width + h_blank;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		hsync = frame_width * CVT_HSYNC_PERCENT / 100;
624*4882a593Smuzhiyun 		hsync = (hsync / CVT_CELL_GRAN) * CVT_CELL_GRAN;
625*4882a593Smuzhiyun 		h_fp = h_blank - hsync - h_bp;
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	fmt->type = V4L2_DV_BT_656_1120;
629*4882a593Smuzhiyun 	fmt->bt.polarities = polarities;
630*4882a593Smuzhiyun 	fmt->bt.width = image_width;
631*4882a593Smuzhiyun 	fmt->bt.height = image_height;
632*4882a593Smuzhiyun 	fmt->bt.hfrontporch = h_fp;
633*4882a593Smuzhiyun 	fmt->bt.vfrontporch = v_fp;
634*4882a593Smuzhiyun 	fmt->bt.hsync = hsync;
635*4882a593Smuzhiyun 	fmt->bt.vsync = vsync;
636*4882a593Smuzhiyun 	fmt->bt.hbackporch = frame_width - image_width - h_fp - hsync;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	if (!interlaced) {
639*4882a593Smuzhiyun 		fmt->bt.vbackporch = frame_height - image_height - v_fp - vsync;
640*4882a593Smuzhiyun 		fmt->bt.interlaced = V4L2_DV_PROGRESSIVE;
641*4882a593Smuzhiyun 	} else {
642*4882a593Smuzhiyun 		fmt->bt.vbackporch = (frame_height - image_height - 2 * v_fp -
643*4882a593Smuzhiyun 				      2 * vsync) / 2;
644*4882a593Smuzhiyun 		fmt->bt.il_vbackporch = frame_height - image_height - 2 * v_fp -
645*4882a593Smuzhiyun 					2 * vsync - fmt->bt.vbackporch;
646*4882a593Smuzhiyun 		fmt->bt.il_vfrontporch = v_fp;
647*4882a593Smuzhiyun 		fmt->bt.il_vsync = vsync;
648*4882a593Smuzhiyun 		fmt->bt.flags |= V4L2_DV_FL_HALF_LINE;
649*4882a593Smuzhiyun 		fmt->bt.interlaced = V4L2_DV_INTERLACED;
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	fmt->bt.pixelclock = pix_clk;
653*4882a593Smuzhiyun 	fmt->bt.standards = V4L2_DV_BT_STD_CVT;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (reduced_blanking)
656*4882a593Smuzhiyun 		fmt->bt.flags |= V4L2_DV_FL_REDUCED_BLANKING;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	return true;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_detect_cvt);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun /*
663*4882a593Smuzhiyun  * GTF defines
664*4882a593Smuzhiyun  * Based on Generalized Timing Formula Standard
665*4882a593Smuzhiyun  * Version 1.1 September 2, 1999
666*4882a593Smuzhiyun  */
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun #define GTF_PXL_CLK_GRAN	250000	/* pixel clock granularity */
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun #define GTF_MIN_VSYNC_BP	550	/* min time of vsync + back porch (us) */
671*4882a593Smuzhiyun #define GTF_V_FP		1	/* vertical front porch (lines) */
672*4882a593Smuzhiyun #define GTF_CELL_GRAN		8	/* character cell granularity */
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun /* Default */
675*4882a593Smuzhiyun #define GTF_D_M			600	/* blanking formula gradient */
676*4882a593Smuzhiyun #define GTF_D_C			40	/* blanking formula offset */
677*4882a593Smuzhiyun #define GTF_D_K			128	/* blanking formula scaling factor */
678*4882a593Smuzhiyun #define GTF_D_J			20	/* blanking formula scaling factor */
679*4882a593Smuzhiyun #define GTF_D_C_PRIME ((((GTF_D_C - GTF_D_J) * GTF_D_K) / 256) + GTF_D_J)
680*4882a593Smuzhiyun #define GTF_D_M_PRIME ((GTF_D_K * GTF_D_M) / 256)
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun /* Secondary */
683*4882a593Smuzhiyun #define GTF_S_M			3600	/* blanking formula gradient */
684*4882a593Smuzhiyun #define GTF_S_C			40	/* blanking formula offset */
685*4882a593Smuzhiyun #define GTF_S_K			128	/* blanking formula scaling factor */
686*4882a593Smuzhiyun #define GTF_S_J			35	/* blanking formula scaling factor */
687*4882a593Smuzhiyun #define GTF_S_C_PRIME ((((GTF_S_C - GTF_S_J) * GTF_S_K) / 256) + GTF_S_J)
688*4882a593Smuzhiyun #define GTF_S_M_PRIME ((GTF_S_K * GTF_S_M) / 256)
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun /** v4l2_detect_gtf - detect if the given timings follow the GTF standard
691*4882a593Smuzhiyun  * @frame_height - the total height of the frame (including blanking) in lines.
692*4882a593Smuzhiyun  * @hfreq - the horizontal frequency in Hz.
693*4882a593Smuzhiyun  * @vsync - the height of the vertical sync in lines.
694*4882a593Smuzhiyun  * @polarities - the horizontal and vertical polarities (same as struct
695*4882a593Smuzhiyun  *		v4l2_bt_timings polarities).
696*4882a593Smuzhiyun  * @interlaced - if this flag is true, it indicates interlaced format
697*4882a593Smuzhiyun  * @aspect - preferred aspect ratio. GTF has no method of determining the
698*4882a593Smuzhiyun  *		aspect ratio in order to derive the image width from the
699*4882a593Smuzhiyun  *		image height, so it has to be passed explicitly. Usually
700*4882a593Smuzhiyun  *		the native screen aspect ratio is used for this. If it
701*4882a593Smuzhiyun  *		is not filled in correctly, then 16:9 will be assumed.
702*4882a593Smuzhiyun  * @fmt - the resulting timings.
703*4882a593Smuzhiyun  *
704*4882a593Smuzhiyun  * This function will attempt to detect if the given values correspond to a
705*4882a593Smuzhiyun  * valid GTF format. If so, then it will return true, and fmt will be filled
706*4882a593Smuzhiyun  * in with the found GTF timings.
707*4882a593Smuzhiyun  */
v4l2_detect_gtf(unsigned frame_height,unsigned hfreq,unsigned vsync,u32 polarities,bool interlaced,struct v4l2_fract aspect,struct v4l2_dv_timings * fmt)708*4882a593Smuzhiyun bool v4l2_detect_gtf(unsigned frame_height,
709*4882a593Smuzhiyun 		unsigned hfreq,
710*4882a593Smuzhiyun 		unsigned vsync,
711*4882a593Smuzhiyun 		u32 polarities,
712*4882a593Smuzhiyun 		bool interlaced,
713*4882a593Smuzhiyun 		struct v4l2_fract aspect,
714*4882a593Smuzhiyun 		struct v4l2_dv_timings *fmt)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	int pix_clk;
717*4882a593Smuzhiyun 	int  v_fp, v_bp, h_fp, hsync;
718*4882a593Smuzhiyun 	int frame_width, image_height, image_width;
719*4882a593Smuzhiyun 	bool default_gtf;
720*4882a593Smuzhiyun 	int h_blank;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	if (vsync != 3)
723*4882a593Smuzhiyun 		return false;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	if (polarities == V4L2_DV_VSYNC_POS_POL)
726*4882a593Smuzhiyun 		default_gtf = true;
727*4882a593Smuzhiyun 	else if (polarities == V4L2_DV_HSYNC_POS_POL)
728*4882a593Smuzhiyun 		default_gtf = false;
729*4882a593Smuzhiyun 	else
730*4882a593Smuzhiyun 		return false;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	if (hfreq == 0)
733*4882a593Smuzhiyun 		return false;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/* Vertical */
736*4882a593Smuzhiyun 	v_fp = GTF_V_FP;
737*4882a593Smuzhiyun 	v_bp = (GTF_MIN_VSYNC_BP * hfreq + 500000) / 1000000 - vsync;
738*4882a593Smuzhiyun 	if (interlaced)
739*4882a593Smuzhiyun 		image_height = (frame_height - 2 * v_fp - 2 * vsync - 2 * v_bp) & ~0x1;
740*4882a593Smuzhiyun 	else
741*4882a593Smuzhiyun 		image_height = (frame_height - v_fp - vsync - v_bp + 1) & ~0x1;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	if (image_height < 0)
744*4882a593Smuzhiyun 		return false;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	if (aspect.numerator == 0 || aspect.denominator == 0) {
747*4882a593Smuzhiyun 		aspect.numerator = 16;
748*4882a593Smuzhiyun 		aspect.denominator = 9;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 	image_width = ((image_height * aspect.numerator) / aspect.denominator);
751*4882a593Smuzhiyun 	image_width = (image_width + GTF_CELL_GRAN/2) & ~(GTF_CELL_GRAN - 1);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	/* Horizontal */
754*4882a593Smuzhiyun 	if (default_gtf) {
755*4882a593Smuzhiyun 		u64 num;
756*4882a593Smuzhiyun 		u32 den;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 		num = ((image_width * GTF_D_C_PRIME * (u64)hfreq) -
759*4882a593Smuzhiyun 		      ((u64)image_width * GTF_D_M_PRIME * 1000));
760*4882a593Smuzhiyun 		den = (hfreq * (100 - GTF_D_C_PRIME) + GTF_D_M_PRIME * 1000) *
761*4882a593Smuzhiyun 		      (2 * GTF_CELL_GRAN);
762*4882a593Smuzhiyun 		h_blank = div_u64((num + (den >> 1)), den);
763*4882a593Smuzhiyun 		h_blank *= (2 * GTF_CELL_GRAN);
764*4882a593Smuzhiyun 	} else {
765*4882a593Smuzhiyun 		u64 num;
766*4882a593Smuzhiyun 		u32 den;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 		num = ((image_width * GTF_S_C_PRIME * (u64)hfreq) -
769*4882a593Smuzhiyun 		      ((u64)image_width * GTF_S_M_PRIME * 1000));
770*4882a593Smuzhiyun 		den = (hfreq * (100 - GTF_S_C_PRIME) + GTF_S_M_PRIME * 1000) *
771*4882a593Smuzhiyun 		      (2 * GTF_CELL_GRAN);
772*4882a593Smuzhiyun 		h_blank = div_u64((num + (den >> 1)), den);
773*4882a593Smuzhiyun 		h_blank *= (2 * GTF_CELL_GRAN);
774*4882a593Smuzhiyun 	}
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	frame_width = image_width + h_blank;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	pix_clk = (image_width + h_blank) * hfreq;
779*4882a593Smuzhiyun 	pix_clk = pix_clk / GTF_PXL_CLK_GRAN * GTF_PXL_CLK_GRAN;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	hsync = (frame_width * 8 + 50) / 100;
782*4882a593Smuzhiyun 	hsync = DIV_ROUND_CLOSEST(hsync, GTF_CELL_GRAN) * GTF_CELL_GRAN;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	h_fp = h_blank / 2 - hsync;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	fmt->type = V4L2_DV_BT_656_1120;
787*4882a593Smuzhiyun 	fmt->bt.polarities = polarities;
788*4882a593Smuzhiyun 	fmt->bt.width = image_width;
789*4882a593Smuzhiyun 	fmt->bt.height = image_height;
790*4882a593Smuzhiyun 	fmt->bt.hfrontporch = h_fp;
791*4882a593Smuzhiyun 	fmt->bt.vfrontporch = v_fp;
792*4882a593Smuzhiyun 	fmt->bt.hsync = hsync;
793*4882a593Smuzhiyun 	fmt->bt.vsync = vsync;
794*4882a593Smuzhiyun 	fmt->bt.hbackporch = frame_width - image_width - h_fp - hsync;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	if (!interlaced) {
797*4882a593Smuzhiyun 		fmt->bt.vbackporch = frame_height - image_height - v_fp - vsync;
798*4882a593Smuzhiyun 		fmt->bt.interlaced = V4L2_DV_PROGRESSIVE;
799*4882a593Smuzhiyun 	} else {
800*4882a593Smuzhiyun 		fmt->bt.vbackporch = (frame_height - image_height - 2 * v_fp -
801*4882a593Smuzhiyun 				      2 * vsync) / 2;
802*4882a593Smuzhiyun 		fmt->bt.il_vbackporch = frame_height - image_height - 2 * v_fp -
803*4882a593Smuzhiyun 					2 * vsync - fmt->bt.vbackporch;
804*4882a593Smuzhiyun 		fmt->bt.il_vfrontporch = v_fp;
805*4882a593Smuzhiyun 		fmt->bt.il_vsync = vsync;
806*4882a593Smuzhiyun 		fmt->bt.flags |= V4L2_DV_FL_HALF_LINE;
807*4882a593Smuzhiyun 		fmt->bt.interlaced = V4L2_DV_INTERLACED;
808*4882a593Smuzhiyun 	}
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	fmt->bt.pixelclock = pix_clk;
811*4882a593Smuzhiyun 	fmt->bt.standards = V4L2_DV_BT_STD_GTF;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	if (!default_gtf)
814*4882a593Smuzhiyun 		fmt->bt.flags |= V4L2_DV_FL_REDUCED_BLANKING;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	return true;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_detect_gtf);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun /** v4l2_calc_aspect_ratio - calculate the aspect ratio based on bytes
821*4882a593Smuzhiyun  *	0x15 and 0x16 from the EDID.
822*4882a593Smuzhiyun  * @hor_landscape - byte 0x15 from the EDID.
823*4882a593Smuzhiyun  * @vert_portrait - byte 0x16 from the EDID.
824*4882a593Smuzhiyun  *
825*4882a593Smuzhiyun  * Determines the aspect ratio from the EDID.
826*4882a593Smuzhiyun  * See VESA Enhanced EDID standard, release A, rev 2, section 3.6.2:
827*4882a593Smuzhiyun  * "Horizontal and Vertical Screen Size or Aspect Ratio"
828*4882a593Smuzhiyun  */
v4l2_calc_aspect_ratio(u8 hor_landscape,u8 vert_portrait)829*4882a593Smuzhiyun struct v4l2_fract v4l2_calc_aspect_ratio(u8 hor_landscape, u8 vert_portrait)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	struct v4l2_fract aspect = { 16, 9 };
832*4882a593Smuzhiyun 	u8 ratio;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	/* Nothing filled in, fallback to 16:9 */
835*4882a593Smuzhiyun 	if (!hor_landscape && !vert_portrait)
836*4882a593Smuzhiyun 		return aspect;
837*4882a593Smuzhiyun 	/* Both filled in, so they are interpreted as the screen size in cm */
838*4882a593Smuzhiyun 	if (hor_landscape && vert_portrait) {
839*4882a593Smuzhiyun 		aspect.numerator = hor_landscape;
840*4882a593Smuzhiyun 		aspect.denominator = vert_portrait;
841*4882a593Smuzhiyun 		return aspect;
842*4882a593Smuzhiyun 	}
843*4882a593Smuzhiyun 	/* Only one is filled in, so interpret them as a ratio:
844*4882a593Smuzhiyun 	   (val + 99) / 100 */
845*4882a593Smuzhiyun 	ratio = hor_landscape | vert_portrait;
846*4882a593Smuzhiyun 	/* Change some rounded values into the exact aspect ratio */
847*4882a593Smuzhiyun 	if (ratio == 79) {
848*4882a593Smuzhiyun 		aspect.numerator = 16;
849*4882a593Smuzhiyun 		aspect.denominator = 9;
850*4882a593Smuzhiyun 	} else if (ratio == 34) {
851*4882a593Smuzhiyun 		aspect.numerator = 4;
852*4882a593Smuzhiyun 		aspect.denominator = 3;
853*4882a593Smuzhiyun 	} else if (ratio == 68) {
854*4882a593Smuzhiyun 		aspect.numerator = 15;
855*4882a593Smuzhiyun 		aspect.denominator = 9;
856*4882a593Smuzhiyun 	} else {
857*4882a593Smuzhiyun 		aspect.numerator = hor_landscape + 99;
858*4882a593Smuzhiyun 		aspect.denominator = 100;
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 	if (hor_landscape)
861*4882a593Smuzhiyun 		return aspect;
862*4882a593Smuzhiyun 	/* The aspect ratio is for portrait, so swap numerator and denominator */
863*4882a593Smuzhiyun 	swap(aspect.denominator, aspect.numerator);
864*4882a593Smuzhiyun 	return aspect;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_calc_aspect_ratio);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun /** v4l2_hdmi_rx_colorimetry - determine HDMI colorimetry information
869*4882a593Smuzhiyun  *	based on various InfoFrames.
870*4882a593Smuzhiyun  * @avi: the AVI InfoFrame
871*4882a593Smuzhiyun  * @hdmi: the HDMI Vendor InfoFrame, may be NULL
872*4882a593Smuzhiyun  * @height: the frame height
873*4882a593Smuzhiyun  *
874*4882a593Smuzhiyun  * Determines the HDMI colorimetry information, i.e. how the HDMI
875*4882a593Smuzhiyun  * pixel color data should be interpreted.
876*4882a593Smuzhiyun  *
877*4882a593Smuzhiyun  * Note that some of the newer features (DCI-P3, HDR) are not yet
878*4882a593Smuzhiyun  * implemented: the hdmi.h header needs to be updated to the HDMI 2.0
879*4882a593Smuzhiyun  * and CTA-861-G standards.
880*4882a593Smuzhiyun  */
881*4882a593Smuzhiyun struct v4l2_hdmi_colorimetry
v4l2_hdmi_rx_colorimetry(const struct hdmi_avi_infoframe * avi,const struct hdmi_vendor_infoframe * hdmi,unsigned int height)882*4882a593Smuzhiyun v4l2_hdmi_rx_colorimetry(const struct hdmi_avi_infoframe *avi,
883*4882a593Smuzhiyun 			 const struct hdmi_vendor_infoframe *hdmi,
884*4882a593Smuzhiyun 			 unsigned int height)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	struct v4l2_hdmi_colorimetry c = {
887*4882a593Smuzhiyun 		V4L2_COLORSPACE_SRGB,
888*4882a593Smuzhiyun 		V4L2_YCBCR_ENC_DEFAULT,
889*4882a593Smuzhiyun 		V4L2_QUANTIZATION_FULL_RANGE,
890*4882a593Smuzhiyun 		V4L2_XFER_FUNC_SRGB
891*4882a593Smuzhiyun 	};
892*4882a593Smuzhiyun 	bool is_ce = avi->video_code || (hdmi && hdmi->vic);
893*4882a593Smuzhiyun 	bool is_sdtv = height <= 576;
894*4882a593Smuzhiyun 	bool default_is_lim_range_rgb = avi->video_code > 1;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	switch (avi->colorspace) {
897*4882a593Smuzhiyun 	case HDMI_COLORSPACE_RGB:
898*4882a593Smuzhiyun 		/* RGB pixel encoding */
899*4882a593Smuzhiyun 		switch (avi->colorimetry) {
900*4882a593Smuzhiyun 		case HDMI_COLORIMETRY_EXTENDED:
901*4882a593Smuzhiyun 			switch (avi->extended_colorimetry) {
902*4882a593Smuzhiyun 			case HDMI_EXTENDED_COLORIMETRY_OPRGB:
903*4882a593Smuzhiyun 				c.colorspace = V4L2_COLORSPACE_OPRGB;
904*4882a593Smuzhiyun 				c.xfer_func = V4L2_XFER_FUNC_OPRGB;
905*4882a593Smuzhiyun 				break;
906*4882a593Smuzhiyun 			case HDMI_EXTENDED_COLORIMETRY_BT2020:
907*4882a593Smuzhiyun 				c.colorspace = V4L2_COLORSPACE_BT2020;
908*4882a593Smuzhiyun 				c.xfer_func = V4L2_XFER_FUNC_709;
909*4882a593Smuzhiyun 				break;
910*4882a593Smuzhiyun 			default:
911*4882a593Smuzhiyun 				break;
912*4882a593Smuzhiyun 			}
913*4882a593Smuzhiyun 			break;
914*4882a593Smuzhiyun 		default:
915*4882a593Smuzhiyun 			break;
916*4882a593Smuzhiyun 		}
917*4882a593Smuzhiyun 		switch (avi->quantization_range) {
918*4882a593Smuzhiyun 		case HDMI_QUANTIZATION_RANGE_LIMITED:
919*4882a593Smuzhiyun 			c.quantization = V4L2_QUANTIZATION_LIM_RANGE;
920*4882a593Smuzhiyun 			break;
921*4882a593Smuzhiyun 		case HDMI_QUANTIZATION_RANGE_FULL:
922*4882a593Smuzhiyun 			break;
923*4882a593Smuzhiyun 		default:
924*4882a593Smuzhiyun 			if (default_is_lim_range_rgb)
925*4882a593Smuzhiyun 				c.quantization = V4L2_QUANTIZATION_LIM_RANGE;
926*4882a593Smuzhiyun 			break;
927*4882a593Smuzhiyun 		}
928*4882a593Smuzhiyun 		break;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	default:
931*4882a593Smuzhiyun 		/* YCbCr pixel encoding */
932*4882a593Smuzhiyun 		c.quantization = V4L2_QUANTIZATION_LIM_RANGE;
933*4882a593Smuzhiyun 		switch (avi->colorimetry) {
934*4882a593Smuzhiyun 		case HDMI_COLORIMETRY_NONE:
935*4882a593Smuzhiyun 			if (!is_ce)
936*4882a593Smuzhiyun 				break;
937*4882a593Smuzhiyun 			if (is_sdtv) {
938*4882a593Smuzhiyun 				c.colorspace = V4L2_COLORSPACE_SMPTE170M;
939*4882a593Smuzhiyun 				c.ycbcr_enc = V4L2_YCBCR_ENC_601;
940*4882a593Smuzhiyun 			} else {
941*4882a593Smuzhiyun 				c.colorspace = V4L2_COLORSPACE_REC709;
942*4882a593Smuzhiyun 				c.ycbcr_enc = V4L2_YCBCR_ENC_709;
943*4882a593Smuzhiyun 			}
944*4882a593Smuzhiyun 			c.xfer_func = V4L2_XFER_FUNC_709;
945*4882a593Smuzhiyun 			break;
946*4882a593Smuzhiyun 		case HDMI_COLORIMETRY_ITU_601:
947*4882a593Smuzhiyun 			c.colorspace = V4L2_COLORSPACE_SMPTE170M;
948*4882a593Smuzhiyun 			c.ycbcr_enc = V4L2_YCBCR_ENC_601;
949*4882a593Smuzhiyun 			c.xfer_func = V4L2_XFER_FUNC_709;
950*4882a593Smuzhiyun 			break;
951*4882a593Smuzhiyun 		case HDMI_COLORIMETRY_ITU_709:
952*4882a593Smuzhiyun 			c.colorspace = V4L2_COLORSPACE_REC709;
953*4882a593Smuzhiyun 			c.ycbcr_enc = V4L2_YCBCR_ENC_709;
954*4882a593Smuzhiyun 			c.xfer_func = V4L2_XFER_FUNC_709;
955*4882a593Smuzhiyun 			break;
956*4882a593Smuzhiyun 		case HDMI_COLORIMETRY_EXTENDED:
957*4882a593Smuzhiyun 			switch (avi->extended_colorimetry) {
958*4882a593Smuzhiyun 			case HDMI_EXTENDED_COLORIMETRY_XV_YCC_601:
959*4882a593Smuzhiyun 				c.colorspace = V4L2_COLORSPACE_REC709;
960*4882a593Smuzhiyun 				c.ycbcr_enc = V4L2_YCBCR_ENC_XV709;
961*4882a593Smuzhiyun 				c.xfer_func = V4L2_XFER_FUNC_709;
962*4882a593Smuzhiyun 				break;
963*4882a593Smuzhiyun 			case HDMI_EXTENDED_COLORIMETRY_XV_YCC_709:
964*4882a593Smuzhiyun 				c.colorspace = V4L2_COLORSPACE_REC709;
965*4882a593Smuzhiyun 				c.ycbcr_enc = V4L2_YCBCR_ENC_XV601;
966*4882a593Smuzhiyun 				c.xfer_func = V4L2_XFER_FUNC_709;
967*4882a593Smuzhiyun 				break;
968*4882a593Smuzhiyun 			case HDMI_EXTENDED_COLORIMETRY_S_YCC_601:
969*4882a593Smuzhiyun 				c.colorspace = V4L2_COLORSPACE_SRGB;
970*4882a593Smuzhiyun 				c.ycbcr_enc = V4L2_YCBCR_ENC_601;
971*4882a593Smuzhiyun 				c.xfer_func = V4L2_XFER_FUNC_SRGB;
972*4882a593Smuzhiyun 				break;
973*4882a593Smuzhiyun 			case HDMI_EXTENDED_COLORIMETRY_OPYCC_601:
974*4882a593Smuzhiyun 				c.colorspace = V4L2_COLORSPACE_OPRGB;
975*4882a593Smuzhiyun 				c.ycbcr_enc = V4L2_YCBCR_ENC_601;
976*4882a593Smuzhiyun 				c.xfer_func = V4L2_XFER_FUNC_OPRGB;
977*4882a593Smuzhiyun 				break;
978*4882a593Smuzhiyun 			case HDMI_EXTENDED_COLORIMETRY_BT2020:
979*4882a593Smuzhiyun 				c.colorspace = V4L2_COLORSPACE_BT2020;
980*4882a593Smuzhiyun 				c.ycbcr_enc = V4L2_YCBCR_ENC_BT2020;
981*4882a593Smuzhiyun 				c.xfer_func = V4L2_XFER_FUNC_709;
982*4882a593Smuzhiyun 				break;
983*4882a593Smuzhiyun 			case HDMI_EXTENDED_COLORIMETRY_BT2020_CONST_LUM:
984*4882a593Smuzhiyun 				c.colorspace = V4L2_COLORSPACE_BT2020;
985*4882a593Smuzhiyun 				c.ycbcr_enc = V4L2_YCBCR_ENC_BT2020_CONST_LUM;
986*4882a593Smuzhiyun 				c.xfer_func = V4L2_XFER_FUNC_709;
987*4882a593Smuzhiyun 				break;
988*4882a593Smuzhiyun 			default: /* fall back to ITU_709 */
989*4882a593Smuzhiyun 				c.colorspace = V4L2_COLORSPACE_REC709;
990*4882a593Smuzhiyun 				c.ycbcr_enc = V4L2_YCBCR_ENC_709;
991*4882a593Smuzhiyun 				c.xfer_func = V4L2_XFER_FUNC_709;
992*4882a593Smuzhiyun 				break;
993*4882a593Smuzhiyun 			}
994*4882a593Smuzhiyun 			break;
995*4882a593Smuzhiyun 		default:
996*4882a593Smuzhiyun 			break;
997*4882a593Smuzhiyun 		}
998*4882a593Smuzhiyun 		/*
999*4882a593Smuzhiyun 		 * YCC Quantization Range signaling is more-or-less broken,
1000*4882a593Smuzhiyun 		 * let's just ignore this.
1001*4882a593Smuzhiyun 		 */
1002*4882a593Smuzhiyun 		break;
1003*4882a593Smuzhiyun 	}
1004*4882a593Smuzhiyun 	return c;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_hdmi_rx_colorimetry);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun /**
1009*4882a593Smuzhiyun  * v4l2_get_edid_phys_addr() - find and return the physical address
1010*4882a593Smuzhiyun  *
1011*4882a593Smuzhiyun  * @edid:	pointer to the EDID data
1012*4882a593Smuzhiyun  * @size:	size in bytes of the EDID data
1013*4882a593Smuzhiyun  * @offset:	If not %NULL then the location of the physical address
1014*4882a593Smuzhiyun  *		bytes in the EDID will be returned here. This is set to 0
1015*4882a593Smuzhiyun  *		if there is no physical address found.
1016*4882a593Smuzhiyun  *
1017*4882a593Smuzhiyun  * Return: the physical address or CEC_PHYS_ADDR_INVALID if there is none.
1018*4882a593Smuzhiyun  */
v4l2_get_edid_phys_addr(const u8 * edid,unsigned int size,unsigned int * offset)1019*4882a593Smuzhiyun u16 v4l2_get_edid_phys_addr(const u8 *edid, unsigned int size,
1020*4882a593Smuzhiyun 			    unsigned int *offset)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun 	unsigned int loc = cec_get_edid_spa_location(edid, size);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	if (offset)
1025*4882a593Smuzhiyun 		*offset = loc;
1026*4882a593Smuzhiyun 	if (loc == 0)
1027*4882a593Smuzhiyun 		return CEC_PHYS_ADDR_INVALID;
1028*4882a593Smuzhiyun 	return (edid[loc] << 8) | edid[loc + 1];
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_get_edid_phys_addr);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun /**
1033*4882a593Smuzhiyun  * v4l2_set_edid_phys_addr() - find and set the physical address
1034*4882a593Smuzhiyun  *
1035*4882a593Smuzhiyun  * @edid:	pointer to the EDID data
1036*4882a593Smuzhiyun  * @size:	size in bytes of the EDID data
1037*4882a593Smuzhiyun  * @phys_addr:	the new physical address
1038*4882a593Smuzhiyun  *
1039*4882a593Smuzhiyun  * This function finds the location of the physical address in the EDID
1040*4882a593Smuzhiyun  * and fills in the given physical address and updates the checksum
1041*4882a593Smuzhiyun  * at the end of the EDID block. It does nothing if the EDID doesn't
1042*4882a593Smuzhiyun  * contain a physical address.
1043*4882a593Smuzhiyun  */
v4l2_set_edid_phys_addr(u8 * edid,unsigned int size,u16 phys_addr)1044*4882a593Smuzhiyun void v4l2_set_edid_phys_addr(u8 *edid, unsigned int size, u16 phys_addr)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	unsigned int loc = cec_get_edid_spa_location(edid, size);
1047*4882a593Smuzhiyun 	u8 sum = 0;
1048*4882a593Smuzhiyun 	unsigned int i;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	if (loc == 0)
1051*4882a593Smuzhiyun 		return;
1052*4882a593Smuzhiyun 	edid[loc] = phys_addr >> 8;
1053*4882a593Smuzhiyun 	edid[loc + 1] = phys_addr & 0xff;
1054*4882a593Smuzhiyun 	loc &= ~0x7f;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	/* update the checksum */
1057*4882a593Smuzhiyun 	for (i = loc; i < loc + 127; i++)
1058*4882a593Smuzhiyun 		sum += edid[i];
1059*4882a593Smuzhiyun 	edid[i] = 256 - sum;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_set_edid_phys_addr);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun /**
1064*4882a593Smuzhiyun  * v4l2_phys_addr_for_input() - calculate the PA for an input
1065*4882a593Smuzhiyun  *
1066*4882a593Smuzhiyun  * @phys_addr:	the physical address of the parent
1067*4882a593Smuzhiyun  * @input:	the number of the input port, must be between 1 and 15
1068*4882a593Smuzhiyun  *
1069*4882a593Smuzhiyun  * This function calculates a new physical address based on the input
1070*4882a593Smuzhiyun  * port number. For example:
1071*4882a593Smuzhiyun  *
1072*4882a593Smuzhiyun  * PA = 0.0.0.0 and input = 2 becomes 2.0.0.0
1073*4882a593Smuzhiyun  *
1074*4882a593Smuzhiyun  * PA = 3.0.0.0 and input = 1 becomes 3.1.0.0
1075*4882a593Smuzhiyun  *
1076*4882a593Smuzhiyun  * PA = 3.2.1.0 and input = 5 becomes 3.2.1.5
1077*4882a593Smuzhiyun  *
1078*4882a593Smuzhiyun  * PA = 3.2.1.3 and input = 5 becomes f.f.f.f since it maxed out the depth.
1079*4882a593Smuzhiyun  *
1080*4882a593Smuzhiyun  * Return: the new physical address or CEC_PHYS_ADDR_INVALID.
1081*4882a593Smuzhiyun  */
v4l2_phys_addr_for_input(u16 phys_addr,u8 input)1082*4882a593Smuzhiyun u16 v4l2_phys_addr_for_input(u16 phys_addr, u8 input)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun 	/* Check if input is sane */
1085*4882a593Smuzhiyun 	if (WARN_ON(input == 0 || input > 0xf))
1086*4882a593Smuzhiyun 		return CEC_PHYS_ADDR_INVALID;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	if (phys_addr == 0)
1089*4882a593Smuzhiyun 		return input << 12;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	if ((phys_addr & 0x0fff) == 0)
1092*4882a593Smuzhiyun 		return phys_addr | (input << 8);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	if ((phys_addr & 0x00ff) == 0)
1095*4882a593Smuzhiyun 		return phys_addr | (input << 4);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	if ((phys_addr & 0x000f) == 0)
1098*4882a593Smuzhiyun 		return phys_addr | input;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	/*
1101*4882a593Smuzhiyun 	 * All nibbles are used so no valid physical addresses can be assigned
1102*4882a593Smuzhiyun 	 * to the input.
1103*4882a593Smuzhiyun 	 */
1104*4882a593Smuzhiyun 	return CEC_PHYS_ADDR_INVALID;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_phys_addr_for_input);
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun /**
1109*4882a593Smuzhiyun  * v4l2_phys_addr_validate() - validate a physical address from an EDID
1110*4882a593Smuzhiyun  *
1111*4882a593Smuzhiyun  * @phys_addr:	the physical address to validate
1112*4882a593Smuzhiyun  * @parent:	if not %NULL, then this is filled with the parents PA.
1113*4882a593Smuzhiyun  * @port:	if not %NULL, then this is filled with the input port.
1114*4882a593Smuzhiyun  *
1115*4882a593Smuzhiyun  * This validates a physical address as read from an EDID. If the
1116*4882a593Smuzhiyun  * PA is invalid (such as 1.0.1.0 since '0' is only allowed at the end),
1117*4882a593Smuzhiyun  * then it will return -EINVAL.
1118*4882a593Smuzhiyun  *
1119*4882a593Smuzhiyun  * The parent PA is passed into %parent and the input port is passed into
1120*4882a593Smuzhiyun  * %port. For example:
1121*4882a593Smuzhiyun  *
1122*4882a593Smuzhiyun  * PA = 0.0.0.0: has parent 0.0.0.0 and input port 0.
1123*4882a593Smuzhiyun  *
1124*4882a593Smuzhiyun  * PA = 1.0.0.0: has parent 0.0.0.0 and input port 1.
1125*4882a593Smuzhiyun  *
1126*4882a593Smuzhiyun  * PA = 3.2.0.0: has parent 3.0.0.0 and input port 2.
1127*4882a593Smuzhiyun  *
1128*4882a593Smuzhiyun  * PA = f.f.f.f: has parent f.f.f.f and input port 0.
1129*4882a593Smuzhiyun  *
1130*4882a593Smuzhiyun  * Return: 0 if the PA is valid, -EINVAL if not.
1131*4882a593Smuzhiyun  */
v4l2_phys_addr_validate(u16 phys_addr,u16 * parent,u16 * port)1132*4882a593Smuzhiyun int v4l2_phys_addr_validate(u16 phys_addr, u16 *parent, u16 *port)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun 	int i;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	if (parent)
1137*4882a593Smuzhiyun 		*parent = phys_addr;
1138*4882a593Smuzhiyun 	if (port)
1139*4882a593Smuzhiyun 		*port = 0;
1140*4882a593Smuzhiyun 	if (phys_addr == CEC_PHYS_ADDR_INVALID)
1141*4882a593Smuzhiyun 		return 0;
1142*4882a593Smuzhiyun 	for (i = 0; i < 16; i += 4)
1143*4882a593Smuzhiyun 		if (phys_addr & (0xf << i))
1144*4882a593Smuzhiyun 			break;
1145*4882a593Smuzhiyun 	if (i == 16)
1146*4882a593Smuzhiyun 		return 0;
1147*4882a593Smuzhiyun 	if (parent)
1148*4882a593Smuzhiyun 		*parent = phys_addr & (0xfff0 << i);
1149*4882a593Smuzhiyun 	if (port)
1150*4882a593Smuzhiyun 		*port = (phys_addr >> i) & 0xf;
1151*4882a593Smuzhiyun 	for (i += 4; i < 16; i += 4)
1152*4882a593Smuzhiyun 		if ((phys_addr & (0xf << i)) == 0)
1153*4882a593Smuzhiyun 			return -EINVAL;
1154*4882a593Smuzhiyun 	return 0;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(v4l2_phys_addr_validate);
1157