1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // tm6000-stds.c - driver for TM5600/TM6000/TM6010 USB video capture devices
3*4882a593Smuzhiyun //
4*4882a593Smuzhiyun // Copyright (c) 2007 Mauro Carvalho Chehab <mchehab@kernel.org>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include "tm6000.h"
9*4882a593Smuzhiyun #include "tm6000-regs.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun static unsigned int tm6010_a_mode;
12*4882a593Smuzhiyun module_param(tm6010_a_mode, int, 0644);
13*4882a593Smuzhiyun MODULE_PARM_DESC(tm6010_a_mode, "set tm6010 sif audio mode");
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun struct tm6000_reg_settings {
16*4882a593Smuzhiyun unsigned char req;
17*4882a593Smuzhiyun unsigned char reg;
18*4882a593Smuzhiyun unsigned char value;
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun struct tm6000_std_settings {
23*4882a593Smuzhiyun v4l2_std_id id;
24*4882a593Smuzhiyun struct tm6000_reg_settings *common;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun static struct tm6000_reg_settings composite_pal_m[] = {
28*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x01 },
29*4882a593Smuzhiyun { TM6010_REQ07_R00_VIDEO_CONTROL0, 0x04 },
30*4882a593Smuzhiyun { TM6010_REQ07_R01_VIDEO_CONTROL1, 0x0e },
31*4882a593Smuzhiyun { TM6010_REQ07_R02_VIDEO_CONTROL2, 0x5f },
32*4882a593Smuzhiyun { TM6010_REQ07_R03_YC_SEP_CONTROL, 0x00 },
33*4882a593Smuzhiyun { TM6010_REQ07_R07_OUTPUT_CONTROL, 0x31 },
34*4882a593Smuzhiyun { TM6010_REQ07_R18_CHROMA_DTO_INCREMENT3, 0x1e },
35*4882a593Smuzhiyun { TM6010_REQ07_R19_CHROMA_DTO_INCREMENT2, 0x83 },
36*4882a593Smuzhiyun { TM6010_REQ07_R1A_CHROMA_DTO_INCREMENT1, 0x0a },
37*4882a593Smuzhiyun { TM6010_REQ07_R1B_CHROMA_DTO_INCREMENT0, 0xe0 },
38*4882a593Smuzhiyun { TM6010_REQ07_R1C_HSYNC_DTO_INCREMENT3, 0x1c },
39*4882a593Smuzhiyun { TM6010_REQ07_R1D_HSYNC_DTO_INCREMENT2, 0xcc },
40*4882a593Smuzhiyun { TM6010_REQ07_R1E_HSYNC_DTO_INCREMENT1, 0xcc },
41*4882a593Smuzhiyun { TM6010_REQ07_R1F_HSYNC_DTO_INCREMENT0, 0xcd },
42*4882a593Smuzhiyun { TM6010_REQ07_R2E_ACTIVE_VIDEO_HSTART, 0x88 },
43*4882a593Smuzhiyun { TM6010_REQ07_R30_ACTIVE_VIDEO_VSTART, 0x20 },
44*4882a593Smuzhiyun { TM6010_REQ07_R31_ACTIVE_VIDEO_VHIGHT, 0x61 },
45*4882a593Smuzhiyun { TM6010_REQ07_R33_VSYNC_HLOCK_MAX, 0x0c },
46*4882a593Smuzhiyun { TM6010_REQ07_R35_VSYNC_AGC_MAX, 0x1c },
47*4882a593Smuzhiyun { TM6010_REQ07_R82_COMB_FILTER_CONFIG, 0x52 },
48*4882a593Smuzhiyun { TM6010_REQ07_R83_CHROMA_LOCK_CONFIG, 0x6f },
49*4882a593Smuzhiyun { TM6010_REQ07_R04_LUMA_HAGC_CONTROL, 0xdc },
50*4882a593Smuzhiyun { TM6010_REQ07_R0D_CHROMA_KILL_LEVEL, 0x07 },
51*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x00 },
52*4882a593Smuzhiyun { 0, 0, 0 }
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static struct tm6000_reg_settings composite_pal_nc[] = {
56*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x01 },
57*4882a593Smuzhiyun { TM6010_REQ07_R00_VIDEO_CONTROL0, 0x36 },
58*4882a593Smuzhiyun { TM6010_REQ07_R01_VIDEO_CONTROL1, 0x0e },
59*4882a593Smuzhiyun { TM6010_REQ07_R02_VIDEO_CONTROL2, 0x5f },
60*4882a593Smuzhiyun { TM6010_REQ07_R03_YC_SEP_CONTROL, 0x02 },
61*4882a593Smuzhiyun { TM6010_REQ07_R07_OUTPUT_CONTROL, 0x31 },
62*4882a593Smuzhiyun { TM6010_REQ07_R18_CHROMA_DTO_INCREMENT3, 0x1e },
63*4882a593Smuzhiyun { TM6010_REQ07_R19_CHROMA_DTO_INCREMENT2, 0x91 },
64*4882a593Smuzhiyun { TM6010_REQ07_R1A_CHROMA_DTO_INCREMENT1, 0x1f },
65*4882a593Smuzhiyun { TM6010_REQ07_R1B_CHROMA_DTO_INCREMENT0, 0x0c },
66*4882a593Smuzhiyun { TM6010_REQ07_R1C_HSYNC_DTO_INCREMENT3, 0x1c },
67*4882a593Smuzhiyun { TM6010_REQ07_R1D_HSYNC_DTO_INCREMENT2, 0xcc },
68*4882a593Smuzhiyun { TM6010_REQ07_R1E_HSYNC_DTO_INCREMENT1, 0xcc },
69*4882a593Smuzhiyun { TM6010_REQ07_R1F_HSYNC_DTO_INCREMENT0, 0xcd },
70*4882a593Smuzhiyun { TM6010_REQ07_R2E_ACTIVE_VIDEO_HSTART, 0x8c },
71*4882a593Smuzhiyun { TM6010_REQ07_R30_ACTIVE_VIDEO_VSTART, 0x2c },
72*4882a593Smuzhiyun { TM6010_REQ07_R31_ACTIVE_VIDEO_VHIGHT, 0xc1 },
73*4882a593Smuzhiyun { TM6010_REQ07_R33_VSYNC_HLOCK_MAX, 0x0c },
74*4882a593Smuzhiyun { TM6010_REQ07_R35_VSYNC_AGC_MAX, 0x1c },
75*4882a593Smuzhiyun { TM6010_REQ07_R82_COMB_FILTER_CONFIG, 0x52 },
76*4882a593Smuzhiyun { TM6010_REQ07_R83_CHROMA_LOCK_CONFIG, 0x6f },
77*4882a593Smuzhiyun { TM6010_REQ07_R04_LUMA_HAGC_CONTROL, 0xdc },
78*4882a593Smuzhiyun { TM6010_REQ07_R0D_CHROMA_KILL_LEVEL, 0x07 },
79*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x00 },
80*4882a593Smuzhiyun { 0, 0, 0 }
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static struct tm6000_reg_settings composite_pal[] = {
84*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x01 },
85*4882a593Smuzhiyun { TM6010_REQ07_R00_VIDEO_CONTROL0, 0x32 },
86*4882a593Smuzhiyun { TM6010_REQ07_R01_VIDEO_CONTROL1, 0x0e },
87*4882a593Smuzhiyun { TM6010_REQ07_R02_VIDEO_CONTROL2, 0x5f },
88*4882a593Smuzhiyun { TM6010_REQ07_R03_YC_SEP_CONTROL, 0x02 },
89*4882a593Smuzhiyun { TM6010_REQ07_R07_OUTPUT_CONTROL, 0x31 },
90*4882a593Smuzhiyun { TM6010_REQ07_R18_CHROMA_DTO_INCREMENT3, 0x25 },
91*4882a593Smuzhiyun { TM6010_REQ07_R19_CHROMA_DTO_INCREMENT2, 0xd5 },
92*4882a593Smuzhiyun { TM6010_REQ07_R1A_CHROMA_DTO_INCREMENT1, 0x63 },
93*4882a593Smuzhiyun { TM6010_REQ07_R1B_CHROMA_DTO_INCREMENT0, 0x50 },
94*4882a593Smuzhiyun { TM6010_REQ07_R1C_HSYNC_DTO_INCREMENT3, 0x1c },
95*4882a593Smuzhiyun { TM6010_REQ07_R1D_HSYNC_DTO_INCREMENT2, 0xcc },
96*4882a593Smuzhiyun { TM6010_REQ07_R1E_HSYNC_DTO_INCREMENT1, 0xcc },
97*4882a593Smuzhiyun { TM6010_REQ07_R1F_HSYNC_DTO_INCREMENT0, 0xcd },
98*4882a593Smuzhiyun { TM6010_REQ07_R2E_ACTIVE_VIDEO_HSTART, 0x8c },
99*4882a593Smuzhiyun { TM6010_REQ07_R30_ACTIVE_VIDEO_VSTART, 0x2c },
100*4882a593Smuzhiyun { TM6010_REQ07_R31_ACTIVE_VIDEO_VHIGHT, 0xc1 },
101*4882a593Smuzhiyun { TM6010_REQ07_R33_VSYNC_HLOCK_MAX, 0x0c },
102*4882a593Smuzhiyun { TM6010_REQ07_R35_VSYNC_AGC_MAX, 0x1c },
103*4882a593Smuzhiyun { TM6010_REQ07_R82_COMB_FILTER_CONFIG, 0x52 },
104*4882a593Smuzhiyun { TM6010_REQ07_R83_CHROMA_LOCK_CONFIG, 0x6f },
105*4882a593Smuzhiyun { TM6010_REQ07_R04_LUMA_HAGC_CONTROL, 0xdc },
106*4882a593Smuzhiyun { TM6010_REQ07_R0D_CHROMA_KILL_LEVEL, 0x07 },
107*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x00 },
108*4882a593Smuzhiyun { 0, 0, 0 }
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static struct tm6000_reg_settings composite_secam[] = {
112*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x01 },
113*4882a593Smuzhiyun { TM6010_REQ07_R00_VIDEO_CONTROL0, 0x38 },
114*4882a593Smuzhiyun { TM6010_REQ07_R01_VIDEO_CONTROL1, 0x0e },
115*4882a593Smuzhiyun { TM6010_REQ07_R02_VIDEO_CONTROL2, 0x5f },
116*4882a593Smuzhiyun { TM6010_REQ07_R03_YC_SEP_CONTROL, 0x02 },
117*4882a593Smuzhiyun { TM6010_REQ07_R07_OUTPUT_CONTROL, 0x31 },
118*4882a593Smuzhiyun { TM6010_REQ07_R18_CHROMA_DTO_INCREMENT3, 0x24 },
119*4882a593Smuzhiyun { TM6010_REQ07_R19_CHROMA_DTO_INCREMENT2, 0x92 },
120*4882a593Smuzhiyun { TM6010_REQ07_R1A_CHROMA_DTO_INCREMENT1, 0xe8 },
121*4882a593Smuzhiyun { TM6010_REQ07_R1B_CHROMA_DTO_INCREMENT0, 0xed },
122*4882a593Smuzhiyun { TM6010_REQ07_R1C_HSYNC_DTO_INCREMENT3, 0x1c },
123*4882a593Smuzhiyun { TM6010_REQ07_R1D_HSYNC_DTO_INCREMENT2, 0xcc },
124*4882a593Smuzhiyun { TM6010_REQ07_R1E_HSYNC_DTO_INCREMENT1, 0xcc },
125*4882a593Smuzhiyun { TM6010_REQ07_R1F_HSYNC_DTO_INCREMENT0, 0xcd },
126*4882a593Smuzhiyun { TM6010_REQ07_R2E_ACTIVE_VIDEO_HSTART, 0x8c },
127*4882a593Smuzhiyun { TM6010_REQ07_R30_ACTIVE_VIDEO_VSTART, 0x2c },
128*4882a593Smuzhiyun { TM6010_REQ07_R31_ACTIVE_VIDEO_VHIGHT, 0xc1 },
129*4882a593Smuzhiyun { TM6010_REQ07_R33_VSYNC_HLOCK_MAX, 0x2c },
130*4882a593Smuzhiyun { TM6010_REQ07_R35_VSYNC_AGC_MAX, 0x18 },
131*4882a593Smuzhiyun { TM6010_REQ07_R82_COMB_FILTER_CONFIG, 0x42 },
132*4882a593Smuzhiyun { TM6010_REQ07_R83_CHROMA_LOCK_CONFIG, 0xff },
133*4882a593Smuzhiyun { TM6010_REQ07_R0D_CHROMA_KILL_LEVEL, 0x07 },
134*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x00 },
135*4882a593Smuzhiyun { 0, 0, 0 }
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static struct tm6000_reg_settings composite_ntsc[] = {
139*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x01 },
140*4882a593Smuzhiyun { TM6010_REQ07_R00_VIDEO_CONTROL0, 0x00 },
141*4882a593Smuzhiyun { TM6010_REQ07_R01_VIDEO_CONTROL1, 0x0f },
142*4882a593Smuzhiyun { TM6010_REQ07_R02_VIDEO_CONTROL2, 0x5f },
143*4882a593Smuzhiyun { TM6010_REQ07_R03_YC_SEP_CONTROL, 0x00 },
144*4882a593Smuzhiyun { TM6010_REQ07_R07_OUTPUT_CONTROL, 0x31 },
145*4882a593Smuzhiyun { TM6010_REQ07_R18_CHROMA_DTO_INCREMENT3, 0x1e },
146*4882a593Smuzhiyun { TM6010_REQ07_R19_CHROMA_DTO_INCREMENT2, 0x8b },
147*4882a593Smuzhiyun { TM6010_REQ07_R1A_CHROMA_DTO_INCREMENT1, 0xa2 },
148*4882a593Smuzhiyun { TM6010_REQ07_R1B_CHROMA_DTO_INCREMENT0, 0xe9 },
149*4882a593Smuzhiyun { TM6010_REQ07_R1C_HSYNC_DTO_INCREMENT3, 0x1c },
150*4882a593Smuzhiyun { TM6010_REQ07_R1D_HSYNC_DTO_INCREMENT2, 0xcc },
151*4882a593Smuzhiyun { TM6010_REQ07_R1E_HSYNC_DTO_INCREMENT1, 0xcc },
152*4882a593Smuzhiyun { TM6010_REQ07_R1F_HSYNC_DTO_INCREMENT0, 0xcd },
153*4882a593Smuzhiyun { TM6010_REQ07_R2E_ACTIVE_VIDEO_HSTART, 0x88 },
154*4882a593Smuzhiyun { TM6010_REQ07_R30_ACTIVE_VIDEO_VSTART, 0x22 },
155*4882a593Smuzhiyun { TM6010_REQ07_R31_ACTIVE_VIDEO_VHIGHT, 0x61 },
156*4882a593Smuzhiyun { TM6010_REQ07_R33_VSYNC_HLOCK_MAX, 0x1c },
157*4882a593Smuzhiyun { TM6010_REQ07_R35_VSYNC_AGC_MAX, 0x1c },
158*4882a593Smuzhiyun { TM6010_REQ07_R82_COMB_FILTER_CONFIG, 0x42 },
159*4882a593Smuzhiyun { TM6010_REQ07_R83_CHROMA_LOCK_CONFIG, 0x6f },
160*4882a593Smuzhiyun { TM6010_REQ07_R04_LUMA_HAGC_CONTROL, 0xdd },
161*4882a593Smuzhiyun { TM6010_REQ07_R0D_CHROMA_KILL_LEVEL, 0x07 },
162*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x00 },
163*4882a593Smuzhiyun { 0, 0, 0 }
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static struct tm6000_std_settings composite_stds[] = {
167*4882a593Smuzhiyun { .id = V4L2_STD_PAL_M, .common = composite_pal_m, },
168*4882a593Smuzhiyun { .id = V4L2_STD_PAL_Nc, .common = composite_pal_nc, },
169*4882a593Smuzhiyun { .id = V4L2_STD_PAL, .common = composite_pal, },
170*4882a593Smuzhiyun { .id = V4L2_STD_SECAM, .common = composite_secam, },
171*4882a593Smuzhiyun { .id = V4L2_STD_NTSC, .common = composite_ntsc, },
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static struct tm6000_reg_settings svideo_pal_m[] = {
175*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x01 },
176*4882a593Smuzhiyun { TM6010_REQ07_R00_VIDEO_CONTROL0, 0x05 },
177*4882a593Smuzhiyun { TM6010_REQ07_R01_VIDEO_CONTROL1, 0x0e },
178*4882a593Smuzhiyun { TM6010_REQ07_R02_VIDEO_CONTROL2, 0x5f },
179*4882a593Smuzhiyun { TM6010_REQ07_R03_YC_SEP_CONTROL, 0x04 },
180*4882a593Smuzhiyun { TM6010_REQ07_R07_OUTPUT_CONTROL, 0x31 },
181*4882a593Smuzhiyun { TM6010_REQ07_R18_CHROMA_DTO_INCREMENT3, 0x1e },
182*4882a593Smuzhiyun { TM6010_REQ07_R19_CHROMA_DTO_INCREMENT2, 0x83 },
183*4882a593Smuzhiyun { TM6010_REQ07_R1A_CHROMA_DTO_INCREMENT1, 0x0a },
184*4882a593Smuzhiyun { TM6010_REQ07_R1B_CHROMA_DTO_INCREMENT0, 0xe0 },
185*4882a593Smuzhiyun { TM6010_REQ07_R1C_HSYNC_DTO_INCREMENT3, 0x1c },
186*4882a593Smuzhiyun { TM6010_REQ07_R1D_HSYNC_DTO_INCREMENT2, 0xcc },
187*4882a593Smuzhiyun { TM6010_REQ07_R1E_HSYNC_DTO_INCREMENT1, 0xcc },
188*4882a593Smuzhiyun { TM6010_REQ07_R1F_HSYNC_DTO_INCREMENT0, 0xcd },
189*4882a593Smuzhiyun { TM6010_REQ07_R2E_ACTIVE_VIDEO_HSTART, 0x88 },
190*4882a593Smuzhiyun { TM6010_REQ07_R30_ACTIVE_VIDEO_VSTART, 0x22 },
191*4882a593Smuzhiyun { TM6010_REQ07_R31_ACTIVE_VIDEO_VHIGHT, 0x61 },
192*4882a593Smuzhiyun { TM6010_REQ07_R33_VSYNC_HLOCK_MAX, 0x0c },
193*4882a593Smuzhiyun { TM6010_REQ07_R35_VSYNC_AGC_MAX, 0x1c },
194*4882a593Smuzhiyun { TM6010_REQ07_R82_COMB_FILTER_CONFIG, 0x52 },
195*4882a593Smuzhiyun { TM6010_REQ07_R83_CHROMA_LOCK_CONFIG, 0x6f },
196*4882a593Smuzhiyun { TM6010_REQ07_R04_LUMA_HAGC_CONTROL, 0xdc },
197*4882a593Smuzhiyun { TM6010_REQ07_R0D_CHROMA_KILL_LEVEL, 0x07 },
198*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x00 },
199*4882a593Smuzhiyun { 0, 0, 0 }
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static struct tm6000_reg_settings svideo_pal_nc[] = {
203*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x01 },
204*4882a593Smuzhiyun { TM6010_REQ07_R00_VIDEO_CONTROL0, 0x37 },
205*4882a593Smuzhiyun { TM6010_REQ07_R01_VIDEO_CONTROL1, 0x0e },
206*4882a593Smuzhiyun { TM6010_REQ07_R02_VIDEO_CONTROL2, 0x5f },
207*4882a593Smuzhiyun { TM6010_REQ07_R03_YC_SEP_CONTROL, 0x04 },
208*4882a593Smuzhiyun { TM6010_REQ07_R07_OUTPUT_CONTROL, 0x31 },
209*4882a593Smuzhiyun { TM6010_REQ07_R18_CHROMA_DTO_INCREMENT3, 0x1e },
210*4882a593Smuzhiyun { TM6010_REQ07_R19_CHROMA_DTO_INCREMENT2, 0x91 },
211*4882a593Smuzhiyun { TM6010_REQ07_R1A_CHROMA_DTO_INCREMENT1, 0x1f },
212*4882a593Smuzhiyun { TM6010_REQ07_R1B_CHROMA_DTO_INCREMENT0, 0x0c },
213*4882a593Smuzhiyun { TM6010_REQ07_R1C_HSYNC_DTO_INCREMENT3, 0x1c },
214*4882a593Smuzhiyun { TM6010_REQ07_R1D_HSYNC_DTO_INCREMENT2, 0xcc },
215*4882a593Smuzhiyun { TM6010_REQ07_R1E_HSYNC_DTO_INCREMENT1, 0xcc },
216*4882a593Smuzhiyun { TM6010_REQ07_R1F_HSYNC_DTO_INCREMENT0, 0xcd },
217*4882a593Smuzhiyun { TM6010_REQ07_R2E_ACTIVE_VIDEO_HSTART, 0x88 },
218*4882a593Smuzhiyun { TM6010_REQ07_R30_ACTIVE_VIDEO_VSTART, 0x22 },
219*4882a593Smuzhiyun { TM6010_REQ07_R31_ACTIVE_VIDEO_VHIGHT, 0xc1 },
220*4882a593Smuzhiyun { TM6010_REQ07_R33_VSYNC_HLOCK_MAX, 0x0c },
221*4882a593Smuzhiyun { TM6010_REQ07_R35_VSYNC_AGC_MAX, 0x1c },
222*4882a593Smuzhiyun { TM6010_REQ07_R82_COMB_FILTER_CONFIG, 0x52 },
223*4882a593Smuzhiyun { TM6010_REQ07_R83_CHROMA_LOCK_CONFIG, 0x6f },
224*4882a593Smuzhiyun { TM6010_REQ07_R04_LUMA_HAGC_CONTROL, 0xdc },
225*4882a593Smuzhiyun { TM6010_REQ07_R0D_CHROMA_KILL_LEVEL, 0x07 },
226*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x00 },
227*4882a593Smuzhiyun { 0, 0, 0 }
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static struct tm6000_reg_settings svideo_pal[] = {
231*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x01 },
232*4882a593Smuzhiyun { TM6010_REQ07_R00_VIDEO_CONTROL0, 0x33 },
233*4882a593Smuzhiyun { TM6010_REQ07_R01_VIDEO_CONTROL1, 0x0e },
234*4882a593Smuzhiyun { TM6010_REQ07_R02_VIDEO_CONTROL2, 0x5f },
235*4882a593Smuzhiyun { TM6010_REQ07_R03_YC_SEP_CONTROL, 0x04 },
236*4882a593Smuzhiyun { TM6010_REQ07_R07_OUTPUT_CONTROL, 0x30 },
237*4882a593Smuzhiyun { TM6010_REQ07_R18_CHROMA_DTO_INCREMENT3, 0x25 },
238*4882a593Smuzhiyun { TM6010_REQ07_R19_CHROMA_DTO_INCREMENT2, 0xd5 },
239*4882a593Smuzhiyun { TM6010_REQ07_R1A_CHROMA_DTO_INCREMENT1, 0x63 },
240*4882a593Smuzhiyun { TM6010_REQ07_R1B_CHROMA_DTO_INCREMENT0, 0x50 },
241*4882a593Smuzhiyun { TM6010_REQ07_R1C_HSYNC_DTO_INCREMENT3, 0x1c },
242*4882a593Smuzhiyun { TM6010_REQ07_R1D_HSYNC_DTO_INCREMENT2, 0xcc },
243*4882a593Smuzhiyun { TM6010_REQ07_R1E_HSYNC_DTO_INCREMENT1, 0xcc },
244*4882a593Smuzhiyun { TM6010_REQ07_R1F_HSYNC_DTO_INCREMENT0, 0xcd },
245*4882a593Smuzhiyun { TM6010_REQ07_R2E_ACTIVE_VIDEO_HSTART, 0x8c },
246*4882a593Smuzhiyun { TM6010_REQ07_R30_ACTIVE_VIDEO_VSTART, 0x2a },
247*4882a593Smuzhiyun { TM6010_REQ07_R31_ACTIVE_VIDEO_VHIGHT, 0xc1 },
248*4882a593Smuzhiyun { TM6010_REQ07_R33_VSYNC_HLOCK_MAX, 0x0c },
249*4882a593Smuzhiyun { TM6010_REQ07_R35_VSYNC_AGC_MAX, 0x1c },
250*4882a593Smuzhiyun { TM6010_REQ07_R82_COMB_FILTER_CONFIG, 0x52 },
251*4882a593Smuzhiyun { TM6010_REQ07_R83_CHROMA_LOCK_CONFIG, 0x6f },
252*4882a593Smuzhiyun { TM6010_REQ07_R04_LUMA_HAGC_CONTROL, 0xdc },
253*4882a593Smuzhiyun { TM6010_REQ07_R0D_CHROMA_KILL_LEVEL, 0x07 },
254*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x00 },
255*4882a593Smuzhiyun { 0, 0, 0 }
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static struct tm6000_reg_settings svideo_secam[] = {
259*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x01 },
260*4882a593Smuzhiyun { TM6010_REQ07_R00_VIDEO_CONTROL0, 0x39 },
261*4882a593Smuzhiyun { TM6010_REQ07_R01_VIDEO_CONTROL1, 0x0e },
262*4882a593Smuzhiyun { TM6010_REQ07_R02_VIDEO_CONTROL2, 0x5f },
263*4882a593Smuzhiyun { TM6010_REQ07_R03_YC_SEP_CONTROL, 0x03 },
264*4882a593Smuzhiyun { TM6010_REQ07_R07_OUTPUT_CONTROL, 0x31 },
265*4882a593Smuzhiyun { TM6010_REQ07_R18_CHROMA_DTO_INCREMENT3, 0x24 },
266*4882a593Smuzhiyun { TM6010_REQ07_R19_CHROMA_DTO_INCREMENT2, 0x92 },
267*4882a593Smuzhiyun { TM6010_REQ07_R1A_CHROMA_DTO_INCREMENT1, 0xe8 },
268*4882a593Smuzhiyun { TM6010_REQ07_R1B_CHROMA_DTO_INCREMENT0, 0xed },
269*4882a593Smuzhiyun { TM6010_REQ07_R1C_HSYNC_DTO_INCREMENT3, 0x1c },
270*4882a593Smuzhiyun { TM6010_REQ07_R1D_HSYNC_DTO_INCREMENT2, 0xcc },
271*4882a593Smuzhiyun { TM6010_REQ07_R1E_HSYNC_DTO_INCREMENT1, 0xcc },
272*4882a593Smuzhiyun { TM6010_REQ07_R1F_HSYNC_DTO_INCREMENT0, 0xcd },
273*4882a593Smuzhiyun { TM6010_REQ07_R2E_ACTIVE_VIDEO_HSTART, 0x8c },
274*4882a593Smuzhiyun { TM6010_REQ07_R30_ACTIVE_VIDEO_VSTART, 0x2a },
275*4882a593Smuzhiyun { TM6010_REQ07_R31_ACTIVE_VIDEO_VHIGHT, 0xc1 },
276*4882a593Smuzhiyun { TM6010_REQ07_R33_VSYNC_HLOCK_MAX, 0x2c },
277*4882a593Smuzhiyun { TM6010_REQ07_R35_VSYNC_AGC_MAX, 0x18 },
278*4882a593Smuzhiyun { TM6010_REQ07_R82_COMB_FILTER_CONFIG, 0x42 },
279*4882a593Smuzhiyun { TM6010_REQ07_R83_CHROMA_LOCK_CONFIG, 0xff },
280*4882a593Smuzhiyun { TM6010_REQ07_R0D_CHROMA_KILL_LEVEL, 0x07 },
281*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x00 },
282*4882a593Smuzhiyun { 0, 0, 0 }
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static struct tm6000_reg_settings svideo_ntsc[] = {
286*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x01 },
287*4882a593Smuzhiyun { TM6010_REQ07_R00_VIDEO_CONTROL0, 0x01 },
288*4882a593Smuzhiyun { TM6010_REQ07_R01_VIDEO_CONTROL1, 0x0f },
289*4882a593Smuzhiyun { TM6010_REQ07_R02_VIDEO_CONTROL2, 0x5f },
290*4882a593Smuzhiyun { TM6010_REQ07_R03_YC_SEP_CONTROL, 0x03 },
291*4882a593Smuzhiyun { TM6010_REQ07_R07_OUTPUT_CONTROL, 0x30 },
292*4882a593Smuzhiyun { TM6010_REQ07_R17_HLOOP_MAXSTATE, 0x8b },
293*4882a593Smuzhiyun { TM6010_REQ07_R18_CHROMA_DTO_INCREMENT3, 0x1e },
294*4882a593Smuzhiyun { TM6010_REQ07_R19_CHROMA_DTO_INCREMENT2, 0x8b },
295*4882a593Smuzhiyun { TM6010_REQ07_R1A_CHROMA_DTO_INCREMENT1, 0xa2 },
296*4882a593Smuzhiyun { TM6010_REQ07_R1B_CHROMA_DTO_INCREMENT0, 0xe9 },
297*4882a593Smuzhiyun { TM6010_REQ07_R1C_HSYNC_DTO_INCREMENT3, 0x1c },
298*4882a593Smuzhiyun { TM6010_REQ07_R1D_HSYNC_DTO_INCREMENT2, 0xcc },
299*4882a593Smuzhiyun { TM6010_REQ07_R1E_HSYNC_DTO_INCREMENT1, 0xcc },
300*4882a593Smuzhiyun { TM6010_REQ07_R1F_HSYNC_DTO_INCREMENT0, 0xcd },
301*4882a593Smuzhiyun { TM6010_REQ07_R2E_ACTIVE_VIDEO_HSTART, 0x88 },
302*4882a593Smuzhiyun { TM6010_REQ07_R30_ACTIVE_VIDEO_VSTART, 0x22 },
303*4882a593Smuzhiyun { TM6010_REQ07_R31_ACTIVE_VIDEO_VHIGHT, 0x61 },
304*4882a593Smuzhiyun { TM6010_REQ07_R33_VSYNC_HLOCK_MAX, 0x1c },
305*4882a593Smuzhiyun { TM6010_REQ07_R35_VSYNC_AGC_MAX, 0x1c },
306*4882a593Smuzhiyun { TM6010_REQ07_R82_COMB_FILTER_CONFIG, 0x42 },
307*4882a593Smuzhiyun { TM6010_REQ07_R83_CHROMA_LOCK_CONFIG, 0x6f },
308*4882a593Smuzhiyun { TM6010_REQ07_R04_LUMA_HAGC_CONTROL, 0xdd },
309*4882a593Smuzhiyun { TM6010_REQ07_R0D_CHROMA_KILL_LEVEL, 0x07 },
310*4882a593Smuzhiyun { TM6010_REQ07_R3F_RESET, 0x00 },
311*4882a593Smuzhiyun { 0, 0, 0 }
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static struct tm6000_std_settings svideo_stds[] = {
315*4882a593Smuzhiyun { .id = V4L2_STD_PAL_M, .common = svideo_pal_m, },
316*4882a593Smuzhiyun { .id = V4L2_STD_PAL_Nc, .common = svideo_pal_nc, },
317*4882a593Smuzhiyun { .id = V4L2_STD_PAL, .common = svideo_pal, },
318*4882a593Smuzhiyun { .id = V4L2_STD_SECAM, .common = svideo_secam, },
319*4882a593Smuzhiyun { .id = V4L2_STD_NTSC, .common = svideo_ntsc, },
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
tm6000_set_audio_std(struct tm6000_core * dev)322*4882a593Smuzhiyun static int tm6000_set_audio_std(struct tm6000_core *dev)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun uint8_t areg_02 = 0x04; /* GC1 Fixed gain 0dB */
325*4882a593Smuzhiyun uint8_t areg_05 = 0x01; /* Auto 4.5 = M Japan, Auto 6.5 = DK */
326*4882a593Smuzhiyun uint8_t areg_06 = 0x02; /* Auto de-emphasis, manual channel mode */
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (dev->radio) {
329*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R01_A_INIT, 0x00);
330*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R02_A_FIX_GAIN_CTRL, 0x04);
331*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R03_A_AUTO_GAIN_CTRL, 0x00);
332*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R04_A_SIF_AMP_CTRL, 0x80);
333*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R05_A_STANDARD_MOD, 0x0c);
334*4882a593Smuzhiyun /* set mono or stereo */
335*4882a593Smuzhiyun if (dev->amode == V4L2_TUNER_MODE_MONO)
336*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R06_A_SOUND_MOD, 0x00);
337*4882a593Smuzhiyun else if (dev->amode == V4L2_TUNER_MODE_STEREO)
338*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R06_A_SOUND_MOD, 0x02);
339*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R09_A_MAIN_VOL, 0x18);
340*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R0C_A_ASD_THRES2, 0x0a);
341*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R0D_A_AMD_THRES, 0x40);
342*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RF1_AADC_POWER_DOWN, 0xfe);
343*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R1E_A_GAIN_DEEMPH_OUT, 0x13);
344*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R01_A_INIT, 0x80);
345*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ07_RFE_POWER_DOWN, 0xff);
346*4882a593Smuzhiyun return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * STD/MN shouldn't be affected by tm6010_a_mode, as there's just one
351*4882a593Smuzhiyun * audio standard for each V4L2_STD type.
352*4882a593Smuzhiyun */
353*4882a593Smuzhiyun if ((dev->norm & V4L2_STD_NTSC) == V4L2_STD_NTSC_M_KR) {
354*4882a593Smuzhiyun areg_05 |= 0x04;
355*4882a593Smuzhiyun } else if ((dev->norm & V4L2_STD_NTSC) == V4L2_STD_NTSC_M_JP) {
356*4882a593Smuzhiyun areg_05 |= 0x43;
357*4882a593Smuzhiyun } else if (dev->norm & V4L2_STD_MN) {
358*4882a593Smuzhiyun areg_05 |= 0x22;
359*4882a593Smuzhiyun } else switch (tm6010_a_mode) {
360*4882a593Smuzhiyun /* auto */
361*4882a593Smuzhiyun case 0:
362*4882a593Smuzhiyun if ((dev->norm & V4L2_STD_SECAM) == V4L2_STD_SECAM_L)
363*4882a593Smuzhiyun areg_05 |= 0x00;
364*4882a593Smuzhiyun else /* Other PAL/SECAM standards */
365*4882a593Smuzhiyun areg_05 |= 0x10;
366*4882a593Smuzhiyun break;
367*4882a593Smuzhiyun /* A2 */
368*4882a593Smuzhiyun case 1:
369*4882a593Smuzhiyun if (dev->norm & V4L2_STD_DK)
370*4882a593Smuzhiyun areg_05 = 0x09;
371*4882a593Smuzhiyun else
372*4882a593Smuzhiyun areg_05 = 0x05;
373*4882a593Smuzhiyun break;
374*4882a593Smuzhiyun /* NICAM */
375*4882a593Smuzhiyun case 2:
376*4882a593Smuzhiyun if (dev->norm & V4L2_STD_DK) {
377*4882a593Smuzhiyun areg_05 = 0x06;
378*4882a593Smuzhiyun } else if (dev->norm & V4L2_STD_PAL_I) {
379*4882a593Smuzhiyun areg_05 = 0x08;
380*4882a593Smuzhiyun } else if (dev->norm & V4L2_STD_SECAM_L) {
381*4882a593Smuzhiyun areg_05 = 0x0a;
382*4882a593Smuzhiyun areg_02 = 0x02;
383*4882a593Smuzhiyun } else {
384*4882a593Smuzhiyun areg_05 = 0x07;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun break;
387*4882a593Smuzhiyun /* other */
388*4882a593Smuzhiyun case 3:
389*4882a593Smuzhiyun if (dev->norm & V4L2_STD_DK) {
390*4882a593Smuzhiyun areg_05 = 0x0b;
391*4882a593Smuzhiyun } else {
392*4882a593Smuzhiyun areg_05 = 0x02;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun break;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R01_A_INIT, 0x00);
398*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R02_A_FIX_GAIN_CTRL, areg_02);
399*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R03_A_AUTO_GAIN_CTRL, 0x00);
400*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R04_A_SIF_AMP_CTRL, 0xa0);
401*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R05_A_STANDARD_MOD, areg_05);
402*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R06_A_SOUND_MOD, areg_06);
403*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R07_A_LEFT_VOL, 0x00);
404*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R08_A_RIGHT_VOL, 0x00);
405*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R09_A_MAIN_VOL, 0x08);
406*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R0A_A_I2S_MOD, 0x91);
407*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R0B_A_ASD_THRES1, 0x20);
408*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R0C_A_ASD_THRES2, 0x12);
409*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R0D_A_AMD_THRES, 0x20);
410*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R0E_A_MONO_THRES1, 0xf0);
411*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R0F_A_MONO_THRES2, 0x80);
412*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R10_A_MUTE_THRES1, 0xc0);
413*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R11_A_MUTE_THRES2, 0x80);
414*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R12_A_AGC_U, 0x12);
415*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R13_A_AGC_ERR_T, 0xfe);
416*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R14_A_AGC_GAIN_INIT, 0x20);
417*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R15_A_AGC_STEP_THR, 0x14);
418*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R16_A_AGC_GAIN_MAX, 0xfe);
419*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R17_A_AGC_GAIN_MIN, 0x01);
420*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R18_A_TR_CTRL, 0xa0);
421*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R19_A_FH_2FH_GAIN, 0x32);
422*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R1A_A_NICAM_SER_MAX, 0x64);
423*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R1B_A_NICAM_SER_MIN, 0x20);
424*4882a593Smuzhiyun tm6000_set_reg(dev, REQ_08_SET_GET_AVREG_BIT, 0x1c, 0x00);
425*4882a593Smuzhiyun tm6000_set_reg(dev, REQ_08_SET_GET_AVREG_BIT, 0x1d, 0x00);
426*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R1E_A_GAIN_DEEMPH_OUT, 0x13);
427*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R1F_A_TEST_INTF_SEL, 0x00);
428*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R20_A_TEST_PIN_SEL, 0x00);
429*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_R01_A_INIT, 0x80);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
tm6000_get_std_res(struct tm6000_core * dev)434*4882a593Smuzhiyun void tm6000_get_std_res(struct tm6000_core *dev)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun /* Currently, those are the only supported resoltions */
437*4882a593Smuzhiyun if (dev->norm & V4L2_STD_525_60)
438*4882a593Smuzhiyun dev->height = 480;
439*4882a593Smuzhiyun else
440*4882a593Smuzhiyun dev->height = 576;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun dev->width = 720;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
tm6000_load_std(struct tm6000_core * dev,struct tm6000_reg_settings * set)445*4882a593Smuzhiyun static int tm6000_load_std(struct tm6000_core *dev, struct tm6000_reg_settings *set)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun int i, rc;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /* Load board's initialization table */
450*4882a593Smuzhiyun for (i = 0; set[i].req; i++) {
451*4882a593Smuzhiyun rc = tm6000_set_reg(dev, set[i].req, set[i].reg, set[i].value);
452*4882a593Smuzhiyun if (rc < 0) {
453*4882a593Smuzhiyun printk(KERN_ERR "Error %i while setting req %d, reg %d to value %d\n",
454*4882a593Smuzhiyun rc, set[i].req, set[i].reg, set[i].value);
455*4882a593Smuzhiyun return rc;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun return 0;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
tm6000_set_standard(struct tm6000_core * dev)462*4882a593Smuzhiyun int tm6000_set_standard(struct tm6000_core *dev)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun struct tm6000_input *input;
465*4882a593Smuzhiyun int i, rc = 0;
466*4882a593Smuzhiyun u8 reg_07_fe = 0x8a;
467*4882a593Smuzhiyun u8 reg_08_f1 = 0xfc;
468*4882a593Smuzhiyun u8 reg_08_e2 = 0xf0;
469*4882a593Smuzhiyun u8 reg_08_e6 = 0x0f;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun tm6000_get_std_res(dev);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun if (!dev->radio)
474*4882a593Smuzhiyun input = &dev->vinput[dev->input];
475*4882a593Smuzhiyun else
476*4882a593Smuzhiyun input = &dev->rinput;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (dev->dev_type == TM6010) {
479*4882a593Smuzhiyun switch (input->vmux) {
480*4882a593Smuzhiyun case TM6000_VMUX_VIDEO_A:
481*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RE3_ADC_IN1_SEL, 0xf4);
482*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_REA_BUFF_DRV_CTRL, 0xf1);
483*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_REB_SIF_GAIN_CTRL, 0xe0);
484*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_REC_REVERSE_YC_CTRL, 0xc2);
485*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RED_GAIN_SEL, 0xe8);
486*4882a593Smuzhiyun reg_07_fe |= 0x01;
487*4882a593Smuzhiyun break;
488*4882a593Smuzhiyun case TM6000_VMUX_VIDEO_B:
489*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RE3_ADC_IN1_SEL, 0xf8);
490*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_REA_BUFF_DRV_CTRL, 0xf1);
491*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_REB_SIF_GAIN_CTRL, 0xe0);
492*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_REC_REVERSE_YC_CTRL, 0xc2);
493*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RED_GAIN_SEL, 0xe8);
494*4882a593Smuzhiyun reg_07_fe |= 0x01;
495*4882a593Smuzhiyun break;
496*4882a593Smuzhiyun case TM6000_VMUX_VIDEO_AB:
497*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RE3_ADC_IN1_SEL, 0xfc);
498*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RE4_ADC_IN2_SEL, 0xf8);
499*4882a593Smuzhiyun reg_08_e6 = 0x00;
500*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_REA_BUFF_DRV_CTRL, 0xf2);
501*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_REB_SIF_GAIN_CTRL, 0xf0);
502*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_REC_REVERSE_YC_CTRL, 0xc2);
503*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RED_GAIN_SEL, 0xe0);
504*4882a593Smuzhiyun break;
505*4882a593Smuzhiyun default:
506*4882a593Smuzhiyun break;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun switch (input->amux) {
509*4882a593Smuzhiyun case TM6000_AMUX_ADC1:
510*4882a593Smuzhiyun tm6000_set_reg_mask(dev, TM6010_REQ08_RF0_DAUDIO_INPUT_CONFIG,
511*4882a593Smuzhiyun 0x00, 0x0f);
512*4882a593Smuzhiyun /* Mux overflow workaround */
513*4882a593Smuzhiyun tm6000_set_reg_mask(dev, TM6010_REQ07_R07_OUTPUT_CONTROL,
514*4882a593Smuzhiyun 0x10, 0xf0);
515*4882a593Smuzhiyun break;
516*4882a593Smuzhiyun case TM6000_AMUX_ADC2:
517*4882a593Smuzhiyun tm6000_set_reg_mask(dev, TM6010_REQ08_RF0_DAUDIO_INPUT_CONFIG,
518*4882a593Smuzhiyun 0x08, 0x0f);
519*4882a593Smuzhiyun /* Mux overflow workaround */
520*4882a593Smuzhiyun tm6000_set_reg_mask(dev, TM6010_REQ07_R07_OUTPUT_CONTROL,
521*4882a593Smuzhiyun 0x10, 0xf0);
522*4882a593Smuzhiyun break;
523*4882a593Smuzhiyun case TM6000_AMUX_SIF1:
524*4882a593Smuzhiyun reg_08_e2 |= 0x02;
525*4882a593Smuzhiyun reg_08_e6 = 0x08;
526*4882a593Smuzhiyun reg_07_fe |= 0x40;
527*4882a593Smuzhiyun reg_08_f1 |= 0x02;
528*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RE4_ADC_IN2_SEL, 0xf3);
529*4882a593Smuzhiyun tm6000_set_reg_mask(dev, TM6010_REQ08_RF0_DAUDIO_INPUT_CONFIG,
530*4882a593Smuzhiyun 0x02, 0x0f);
531*4882a593Smuzhiyun /* Mux overflow workaround */
532*4882a593Smuzhiyun tm6000_set_reg_mask(dev, TM6010_REQ07_R07_OUTPUT_CONTROL,
533*4882a593Smuzhiyun 0x30, 0xf0);
534*4882a593Smuzhiyun break;
535*4882a593Smuzhiyun case TM6000_AMUX_SIF2:
536*4882a593Smuzhiyun reg_08_e2 |= 0x02;
537*4882a593Smuzhiyun reg_08_e6 = 0x08;
538*4882a593Smuzhiyun reg_07_fe |= 0x40;
539*4882a593Smuzhiyun reg_08_f1 |= 0x02;
540*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RE4_ADC_IN2_SEL, 0xf7);
541*4882a593Smuzhiyun tm6000_set_reg_mask(dev, TM6010_REQ08_RF0_DAUDIO_INPUT_CONFIG,
542*4882a593Smuzhiyun 0x02, 0x0f);
543*4882a593Smuzhiyun /* Mux overflow workaround */
544*4882a593Smuzhiyun tm6000_set_reg_mask(dev, TM6010_REQ07_R07_OUTPUT_CONTROL,
545*4882a593Smuzhiyun 0x30, 0xf0);
546*4882a593Smuzhiyun break;
547*4882a593Smuzhiyun default:
548*4882a593Smuzhiyun break;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RE2_POWER_DOWN_CTRL1, reg_08_e2);
551*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RE6_POWER_DOWN_CTRL2, reg_08_e6);
552*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ08_RF1_AADC_POWER_DOWN, reg_08_f1);
553*4882a593Smuzhiyun tm6000_set_reg(dev, TM6010_REQ07_RFE_POWER_DOWN, reg_07_fe);
554*4882a593Smuzhiyun } else {
555*4882a593Smuzhiyun switch (input->vmux) {
556*4882a593Smuzhiyun case TM6000_VMUX_VIDEO_A:
557*4882a593Smuzhiyun tm6000_set_reg(dev, TM6000_REQ07_RE3_VADC_INP_LPF_SEL1, 0x10);
558*4882a593Smuzhiyun tm6000_set_reg(dev, TM6000_REQ07_RE5_VADC_INP_LPF_SEL2, 0x00);
559*4882a593Smuzhiyun tm6000_set_reg(dev, TM6000_REQ07_RE8_VADC_PWDOWN_CTL, 0x0f);
560*4882a593Smuzhiyun tm6000_set_reg(dev,
561*4882a593Smuzhiyun REQ_03_SET_GET_MCU_PIN, input->v_gpio, 0);
562*4882a593Smuzhiyun break;
563*4882a593Smuzhiyun case TM6000_VMUX_VIDEO_B:
564*4882a593Smuzhiyun tm6000_set_reg(dev, TM6000_REQ07_RE3_VADC_INP_LPF_SEL1, 0x00);
565*4882a593Smuzhiyun tm6000_set_reg(dev, TM6000_REQ07_RE5_VADC_INP_LPF_SEL2, 0x00);
566*4882a593Smuzhiyun tm6000_set_reg(dev, TM6000_REQ07_RE8_VADC_PWDOWN_CTL, 0x0f);
567*4882a593Smuzhiyun tm6000_set_reg(dev,
568*4882a593Smuzhiyun REQ_03_SET_GET_MCU_PIN, input->v_gpio, 0);
569*4882a593Smuzhiyun break;
570*4882a593Smuzhiyun case TM6000_VMUX_VIDEO_AB:
571*4882a593Smuzhiyun tm6000_set_reg(dev, TM6000_REQ07_RE3_VADC_INP_LPF_SEL1, 0x10);
572*4882a593Smuzhiyun tm6000_set_reg(dev, TM6000_REQ07_RE5_VADC_INP_LPF_SEL2, 0x10);
573*4882a593Smuzhiyun tm6000_set_reg(dev, TM6000_REQ07_RE8_VADC_PWDOWN_CTL, 0x00);
574*4882a593Smuzhiyun tm6000_set_reg(dev,
575*4882a593Smuzhiyun REQ_03_SET_GET_MCU_PIN, input->v_gpio, 1);
576*4882a593Smuzhiyun break;
577*4882a593Smuzhiyun default:
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun switch (input->amux) {
581*4882a593Smuzhiyun case TM6000_AMUX_ADC1:
582*4882a593Smuzhiyun tm6000_set_reg_mask(dev,
583*4882a593Smuzhiyun TM6000_REQ07_REB_VADC_AADC_MODE, 0x00, 0x0f);
584*4882a593Smuzhiyun break;
585*4882a593Smuzhiyun case TM6000_AMUX_ADC2:
586*4882a593Smuzhiyun tm6000_set_reg_mask(dev,
587*4882a593Smuzhiyun TM6000_REQ07_REB_VADC_AADC_MODE, 0x04, 0x0f);
588*4882a593Smuzhiyun break;
589*4882a593Smuzhiyun default:
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun if (input->type == TM6000_INPUT_SVIDEO) {
594*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(svideo_stds); i++) {
595*4882a593Smuzhiyun if (dev->norm & svideo_stds[i].id) {
596*4882a593Smuzhiyun rc = tm6000_load_std(dev, svideo_stds[i].common);
597*4882a593Smuzhiyun goto ret;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun return -EINVAL;
601*4882a593Smuzhiyun } else {
602*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(composite_stds); i++) {
603*4882a593Smuzhiyun if (dev->norm & composite_stds[i].id) {
604*4882a593Smuzhiyun rc = tm6000_load_std(dev, composite_stds[i].common);
605*4882a593Smuzhiyun goto ret;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun return -EINVAL;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun ret:
612*4882a593Smuzhiyun if (rc < 0)
613*4882a593Smuzhiyun return rc;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if ((dev->dev_type == TM6010) &&
616*4882a593Smuzhiyun ((input->amux == TM6000_AMUX_SIF1) ||
617*4882a593Smuzhiyun (input->amux == TM6000_AMUX_SIF2)))
618*4882a593Smuzhiyun tm6000_set_audio_std(dev);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun msleep(40);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return 0;
623*4882a593Smuzhiyun }
624