1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (c) 2001 Jean-Fredric Clere, Nikolas Zimmermann, Georg Acher 4*4882a593Smuzhiyun * Mark Cave-Ayland, Carlo E Prelz, Dick Streefland 5*4882a593Smuzhiyun * Copyright (c) 2002, 2003 Tuukka Toivonen 6*4882a593Smuzhiyun * Copyright (c) 2008 Erik Andrén 7*4882a593Smuzhiyun * Copyright (c) 2008 Chia-I Wu 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * P/N 861037: Sensor HDCS1000 ASIC STV0600 10*4882a593Smuzhiyun * P/N 861050-0010: Sensor HDCS1000 ASIC STV0600 11*4882a593Smuzhiyun * P/N 861050-0020: Sensor Photobit PB100 ASIC STV0600-1 - QuickCam Express 12*4882a593Smuzhiyun * P/N 861055: Sensor ST VV6410 ASIC STV0610 - LEGO cam 13*4882a593Smuzhiyun * P/N 861075-0040: Sensor HDCS1000 ASIC 14*4882a593Smuzhiyun * P/N 961179-0700: Sensor ST VV6410 ASIC STV0602 - Dexxa WebCam USB 15*4882a593Smuzhiyun * P/N 861040-0000: Sensor ST VV6410 ASIC STV0610 - QuickCam Web 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #ifndef STV06XX_HDCS_H_ 19*4882a593Smuzhiyun #define STV06XX_HDCS_H_ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #include "stv06xx_sensor.h" 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define HDCS_REG_CONFIG(sd) (IS_1020(sd) ? HDCS20_CONFIG : HDCS00_CONFIG) 24*4882a593Smuzhiyun #define HDCS_REG_CONTROL(sd) (IS_1020(sd) ? HDCS20_CONTROL : HDCS00_CONTROL) 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define HDCS_1X00_DEF_WIDTH 360 27*4882a593Smuzhiyun #define HDCS_1X00_DEF_HEIGHT 296 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define HDCS_1020_DEF_WIDTH 352 30*4882a593Smuzhiyun #define HDCS_1020_DEF_HEIGHT 292 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define HDCS_1020_BOTTOM_Y_SKIP 4 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define HDCS_CLK_FREQ_MHZ 25 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define HDCS_ADC_START_SIG_DUR 3 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* LSB bit of I2C or register address signifies write (0) or read (1) */ 39*4882a593Smuzhiyun /* I2C Registers common for both HDCS-1000/1100 and HDCS-1020 */ 40*4882a593Smuzhiyun /* Identifications Register */ 41*4882a593Smuzhiyun #define HDCS_IDENT (0x00 << 1) 42*4882a593Smuzhiyun /* Status Register */ 43*4882a593Smuzhiyun #define HDCS_STATUS (0x01 << 1) 44*4882a593Smuzhiyun /* Interrupt Mask Register */ 45*4882a593Smuzhiyun #define HDCS_IMASK (0x02 << 1) 46*4882a593Smuzhiyun /* Pad Control Register */ 47*4882a593Smuzhiyun #define HDCS_PCTRL (0x03 << 1) 48*4882a593Smuzhiyun /* Pad Drive Control Register */ 49*4882a593Smuzhiyun #define HDCS_PDRV (0x04 << 1) 50*4882a593Smuzhiyun /* Interface Control Register */ 51*4882a593Smuzhiyun #define HDCS_ICTRL (0x05 << 1) 52*4882a593Smuzhiyun /* Interface Timing Register */ 53*4882a593Smuzhiyun #define HDCS_ITMG (0x06 << 1) 54*4882a593Smuzhiyun /* Baud Fraction Register */ 55*4882a593Smuzhiyun #define HDCS_BFRAC (0x07 << 1) 56*4882a593Smuzhiyun /* Baud Rate Register */ 57*4882a593Smuzhiyun #define HDCS_BRATE (0x08 << 1) 58*4882a593Smuzhiyun /* ADC Control Register */ 59*4882a593Smuzhiyun #define HDCS_ADCCTRL (0x09 << 1) 60*4882a593Smuzhiyun /* First Window Row Register */ 61*4882a593Smuzhiyun #define HDCS_FWROW (0x0a << 1) 62*4882a593Smuzhiyun /* First Window Column Register */ 63*4882a593Smuzhiyun #define HDCS_FWCOL (0x0b << 1) 64*4882a593Smuzhiyun /* Last Window Row Register */ 65*4882a593Smuzhiyun #define HDCS_LWROW (0x0c << 1) 66*4882a593Smuzhiyun /* Last Window Column Register */ 67*4882a593Smuzhiyun #define HDCS_LWCOL (0x0d << 1) 68*4882a593Smuzhiyun /* Timing Control Register */ 69*4882a593Smuzhiyun #define HDCS_TCTRL (0x0e << 1) 70*4882a593Smuzhiyun /* PGA Gain Register: Even Row, Even Column */ 71*4882a593Smuzhiyun #define HDCS_ERECPGA (0x0f << 1) 72*4882a593Smuzhiyun /* PGA Gain Register: Even Row, Odd Column */ 73*4882a593Smuzhiyun #define HDCS_EROCPGA (0x10 << 1) 74*4882a593Smuzhiyun /* PGA Gain Register: Odd Row, Even Column */ 75*4882a593Smuzhiyun #define HDCS_ORECPGA (0x11 << 1) 76*4882a593Smuzhiyun /* PGA Gain Register: Odd Row, Odd Column */ 77*4882a593Smuzhiyun #define HDCS_OROCPGA (0x12 << 1) 78*4882a593Smuzhiyun /* Row Exposure Low Register */ 79*4882a593Smuzhiyun #define HDCS_ROWEXPL (0x13 << 1) 80*4882a593Smuzhiyun /* Row Exposure High Register */ 81*4882a593Smuzhiyun #define HDCS_ROWEXPH (0x14 << 1) 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* I2C Registers only for HDCS-1000/1100 */ 84*4882a593Smuzhiyun /* Sub-Row Exposure Low Register */ 85*4882a593Smuzhiyun #define HDCS00_SROWEXPL (0x15 << 1) 86*4882a593Smuzhiyun /* Sub-Row Exposure High Register */ 87*4882a593Smuzhiyun #define HDCS00_SROWEXPH (0x16 << 1) 88*4882a593Smuzhiyun /* Configuration Register */ 89*4882a593Smuzhiyun #define HDCS00_CONFIG (0x17 << 1) 90*4882a593Smuzhiyun /* Control Register */ 91*4882a593Smuzhiyun #define HDCS00_CONTROL (0x18 << 1) 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* I2C Registers only for HDCS-1020 */ 94*4882a593Smuzhiyun /* Sub-Row Exposure Register */ 95*4882a593Smuzhiyun #define HDCS20_SROWEXP (0x15 << 1) 96*4882a593Smuzhiyun /* Error Control Register */ 97*4882a593Smuzhiyun #define HDCS20_ERROR (0x16 << 1) 98*4882a593Smuzhiyun /* Interface Timing 2 Register */ 99*4882a593Smuzhiyun #define HDCS20_ITMG2 (0x17 << 1) 100*4882a593Smuzhiyun /* Interface Control 2 Register */ 101*4882a593Smuzhiyun #define HDCS20_ICTRL2 (0x18 << 1) 102*4882a593Smuzhiyun /* Horizontal Blank Register */ 103*4882a593Smuzhiyun #define HDCS20_HBLANK (0x19 << 1) 104*4882a593Smuzhiyun /* Vertical Blank Register */ 105*4882a593Smuzhiyun #define HDCS20_VBLANK (0x1a << 1) 106*4882a593Smuzhiyun /* Configuration Register */ 107*4882a593Smuzhiyun #define HDCS20_CONFIG (0x1b << 1) 108*4882a593Smuzhiyun /* Control Register */ 109*4882a593Smuzhiyun #define HDCS20_CONTROL (0x1c << 1) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define HDCS_RUN_ENABLE (1 << 2) 112*4882a593Smuzhiyun #define HDCS_SLEEP_MODE (1 << 1) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define HDCS_DEFAULT_EXPOSURE 48 115*4882a593Smuzhiyun #define HDCS_DEFAULT_GAIN 50 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun static int hdcs_probe_1x00(struct sd *sd); 118*4882a593Smuzhiyun static int hdcs_probe_1020(struct sd *sd); 119*4882a593Smuzhiyun static int hdcs_start(struct sd *sd); 120*4882a593Smuzhiyun static int hdcs_init(struct sd *sd); 121*4882a593Smuzhiyun static int hdcs_init_controls(struct sd *sd); 122*4882a593Smuzhiyun static int hdcs_stop(struct sd *sd); 123*4882a593Smuzhiyun static int hdcs_dump(struct sd *sd); 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun static int hdcs_set_exposure(struct gspca_dev *gspca_dev, __s32 val); 126*4882a593Smuzhiyun static int hdcs_set_gain(struct gspca_dev *gspca_dev, __s32 val); 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun const struct stv06xx_sensor stv06xx_sensor_hdcs1x00 = { 129*4882a593Smuzhiyun .name = "HP HDCS-1000/1100", 130*4882a593Smuzhiyun .i2c_flush = 0, 131*4882a593Smuzhiyun .i2c_addr = (0x55 << 1), 132*4882a593Smuzhiyun .i2c_len = 1, 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* FIXME (see if we can lower min_packet_size, needs testing, and also 135*4882a593Smuzhiyun adjusting framerate when the bandwidth gets lower) */ 136*4882a593Smuzhiyun .min_packet_size = { 847 }, 137*4882a593Smuzhiyun .max_packet_size = { 847 }, 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun .init = hdcs_init, 140*4882a593Smuzhiyun .init_controls = hdcs_init_controls, 141*4882a593Smuzhiyun .probe = hdcs_probe_1x00, 142*4882a593Smuzhiyun .start = hdcs_start, 143*4882a593Smuzhiyun .stop = hdcs_stop, 144*4882a593Smuzhiyun .dump = hdcs_dump, 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun const struct stv06xx_sensor stv06xx_sensor_hdcs1020 = { 148*4882a593Smuzhiyun .name = "HDCS-1020", 149*4882a593Smuzhiyun .i2c_flush = 0, 150*4882a593Smuzhiyun .i2c_addr = (0x55 << 1), 151*4882a593Smuzhiyun .i2c_len = 1, 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* FIXME (see if we can lower min_packet_size, needs testing, and also 154*4882a593Smuzhiyun adjusting framerate when the bandwidthm gets lower) */ 155*4882a593Smuzhiyun .min_packet_size = { 847 }, 156*4882a593Smuzhiyun .max_packet_size = { 847 }, 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun .init = hdcs_init, 159*4882a593Smuzhiyun .init_controls = hdcs_init_controls, 160*4882a593Smuzhiyun .probe = hdcs_probe_1020, 161*4882a593Smuzhiyun .start = hdcs_start, 162*4882a593Smuzhiyun .stop = hdcs_stop, 163*4882a593Smuzhiyun .dump = hdcs_dump, 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun static const u16 stv_bridge_init[][2] = { 167*4882a593Smuzhiyun {STV_ISO_ENABLE, 0}, 168*4882a593Smuzhiyun {STV_REG23, 0}, 169*4882a593Smuzhiyun {STV_REG00, 0x1d}, 170*4882a593Smuzhiyun {STV_REG01, 0xb5}, 171*4882a593Smuzhiyun {STV_REG02, 0xa8}, 172*4882a593Smuzhiyun {STV_REG03, 0x95}, 173*4882a593Smuzhiyun {STV_REG04, 0x07}, 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun {STV_SCAN_RATE, 0x20}, 176*4882a593Smuzhiyun {STV_Y_CTRL, 0x01}, 177*4882a593Smuzhiyun {STV_X_CTRL, 0x0a} 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun static const u8 stv_sensor_init[][2] = { 181*4882a593Smuzhiyun /* Clear status (writing 1 will clear the corresponding status bit) */ 182*4882a593Smuzhiyun {HDCS_STATUS, BIT(6) | BIT(5) | BIT(4) | BIT(3) | BIT(2) | BIT(1)}, 183*4882a593Smuzhiyun /* Disable all interrupts */ 184*4882a593Smuzhiyun {HDCS_IMASK, 0x00}, 185*4882a593Smuzhiyun {HDCS_PCTRL, BIT(6) | BIT(5) | BIT(1) | BIT(0)}, 186*4882a593Smuzhiyun {HDCS_PDRV, 0x00}, 187*4882a593Smuzhiyun {HDCS_ICTRL, BIT(5)}, 188*4882a593Smuzhiyun {HDCS_ITMG, BIT(4) | BIT(1)}, 189*4882a593Smuzhiyun /* ADC output resolution to 10 bits */ 190*4882a593Smuzhiyun {HDCS_ADCCTRL, 10} 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #endif 194