1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun 3*4882a593Smuzhiyun /* 4*4882a593Smuzhiyun * em28xx-reg.h - Register definitions for em28xx driver 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #define EM_GPIO_0 ((unsigned char)BIT(0)) 8*4882a593Smuzhiyun #define EM_GPIO_1 ((unsigned char)BIT(1)) 9*4882a593Smuzhiyun #define EM_GPIO_2 ((unsigned char)BIT(2)) 10*4882a593Smuzhiyun #define EM_GPIO_3 ((unsigned char)BIT(3)) 11*4882a593Smuzhiyun #define EM_GPIO_4 ((unsigned char)BIT(4)) 12*4882a593Smuzhiyun #define EM_GPIO_5 ((unsigned char)BIT(5)) 13*4882a593Smuzhiyun #define EM_GPIO_6 ((unsigned char)BIT(6)) 14*4882a593Smuzhiyun #define EM_GPIO_7 ((unsigned char)BIT(7)) 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #define EM_GPO_0 ((unsigned char)BIT(0)) 17*4882a593Smuzhiyun #define EM_GPO_1 ((unsigned char)BIT(1)) 18*4882a593Smuzhiyun #define EM_GPO_2 ((unsigned char)BIT(2)) 19*4882a593Smuzhiyun #define EM_GPO_3 ((unsigned char)BIT(3)) 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* em28xx endpoints */ 22*4882a593Smuzhiyun /* 0x82: (always ?) analog */ 23*4882a593Smuzhiyun #define EM28XX_EP_AUDIO 0x83 24*4882a593Smuzhiyun /* 0x84: digital or analog */ 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* em2800 registers */ 27*4882a593Smuzhiyun #define EM2800_R08_AUDIOSRC 0x08 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* em28xx registers */ 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define EM28XX_R00_CHIPCFG 0x00 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* em28xx Chip Configuration 0x00 */ 34*4882a593Smuzhiyun #define EM2860_CHIPCFG_VENDOR_AUDIO 0x80 35*4882a593Smuzhiyun #define EM2860_CHIPCFG_I2S_VOLUME_CAPABLE 0x40 36*4882a593Smuzhiyun #define EM2820_CHIPCFG_I2S_3_SAMPRATES 0x30 37*4882a593Smuzhiyun #define EM2860_CHIPCFG_I2S_5_SAMPRATES 0x30 38*4882a593Smuzhiyun #define EM2820_CHIPCFG_I2S_1_SAMPRATE 0x20 39*4882a593Smuzhiyun #define EM2860_CHIPCFG_I2S_3_SAMPRATES 0x20 40*4882a593Smuzhiyun #define EM28XX_CHIPCFG_AC97 0x10 41*4882a593Smuzhiyun #define EM28XX_CHIPCFG_AUDIOMASK 0x30 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define EM28XX_R01_CHIPCFG2 0x01 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* em28xx Chip Configuration 2 0x01 */ 46*4882a593Smuzhiyun #define EM28XX_CHIPCFG2_TS_PRESENT 0x10 47*4882a593Smuzhiyun #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_MASK 0x0c /* bits 3-2 */ 48*4882a593Smuzhiyun #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_1MF 0x00 49*4882a593Smuzhiyun #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_2MF 0x04 50*4882a593Smuzhiyun #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_4MF 0x08 51*4882a593Smuzhiyun #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_8MF 0x0c 52*4882a593Smuzhiyun #define EM28XX_CHIPCFG2_TS_PACKETSIZE_MASK 0x03 /* bits 0-1 */ 53*4882a593Smuzhiyun #define EM28XX_CHIPCFG2_TS_PACKETSIZE_188 0x00 54*4882a593Smuzhiyun #define EM28XX_CHIPCFG2_TS_PACKETSIZE_376 0x01 55*4882a593Smuzhiyun #define EM28XX_CHIPCFG2_TS_PACKETSIZE_564 0x02 56*4882a593Smuzhiyun #define EM28XX_CHIPCFG2_TS_PACKETSIZE_752 0x03 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun /* GPIO/GPO registers */ 59*4882a593Smuzhiyun #define EM2880_R04_GPO 0x04 /* em2880-em2883 only */ 60*4882a593Smuzhiyun #define EM2820_R08_GPIO_CTRL 0x08 /* em2820-em2873/83 only */ 61*4882a593Smuzhiyun #define EM2820_R09_GPIO_STATE 0x09 /* em2820-em2873/83 only */ 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define EM28XX_R06_I2C_CLK 0x06 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun /* em28xx I2C Clock Register (0x06) */ 66*4882a593Smuzhiyun #define EM28XX_I2C_CLK_ACK_LAST_READ 0x80 67*4882a593Smuzhiyun #define EM28XX_I2C_CLK_WAIT_ENABLE 0x40 68*4882a593Smuzhiyun #define EM28XX_I2C_EEPROM_ON_BOARD 0x08 69*4882a593Smuzhiyun #define EM28XX_I2C_EEPROM_KEY_VALID 0x04 70*4882a593Smuzhiyun #define EM2874_I2C_SECONDARY_BUS_SELECT 0x04 /* em2874 has two i2c buses */ 71*4882a593Smuzhiyun #define EM28XX_I2C_FREQ_1_5_MHZ 0x03 /* bus frequency (bits [1-0]) */ 72*4882a593Smuzhiyun #define EM28XX_I2C_FREQ_25_KHZ 0x02 73*4882a593Smuzhiyun #define EM28XX_I2C_FREQ_400_KHZ 0x01 74*4882a593Smuzhiyun #define EM28XX_I2C_FREQ_100_KHZ 0x00 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define EM28XX_R0A_CHIPID 0x0a 77*4882a593Smuzhiyun #define EM28XX_R0C_USBSUSP 0x0c 78*4882a593Smuzhiyun #define EM28XX_R0C_USBSUSP_SNAPSHOT 0x20 /* 1=button pressed, needs reset */ 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define EM28XX_R0E_AUDIOSRC 0x0e 81*4882a593Smuzhiyun #define EM28XX_R0F_XCLK 0x0f 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* em28xx XCLK Register (0x0f) */ 84*4882a593Smuzhiyun #define EM28XX_XCLK_AUDIO_UNMUTE 0x80 /* otherwise audio muted */ 85*4882a593Smuzhiyun #define EM28XX_XCLK_I2S_MSB_TIMING 0x40 /* otherwise standard timing */ 86*4882a593Smuzhiyun #define EM28XX_XCLK_IR_RC5_MODE 0x20 /* otherwise NEC mode */ 87*4882a593Smuzhiyun #define EM28XX_XCLK_IR_NEC_CHK_PARITY 0x10 88*4882a593Smuzhiyun #define EM28XX_XCLK_FREQUENCY_30MHZ 0x00 /* Freq. select (bits [3-0]) */ 89*4882a593Smuzhiyun #define EM28XX_XCLK_FREQUENCY_15MHZ 0x01 90*4882a593Smuzhiyun #define EM28XX_XCLK_FREQUENCY_10MHZ 0x02 91*4882a593Smuzhiyun #define EM28XX_XCLK_FREQUENCY_7_5MHZ 0x03 92*4882a593Smuzhiyun #define EM28XX_XCLK_FREQUENCY_6MHZ 0x04 93*4882a593Smuzhiyun #define EM28XX_XCLK_FREQUENCY_5MHZ 0x05 94*4882a593Smuzhiyun #define EM28XX_XCLK_FREQUENCY_4_3MHZ 0x06 95*4882a593Smuzhiyun #define EM28XX_XCLK_FREQUENCY_12MHZ 0x07 96*4882a593Smuzhiyun #define EM28XX_XCLK_FREQUENCY_20MHZ 0x08 97*4882a593Smuzhiyun #define EM28XX_XCLK_FREQUENCY_20MHZ_2 0x09 98*4882a593Smuzhiyun #define EM28XX_XCLK_FREQUENCY_48MHZ 0x0a 99*4882a593Smuzhiyun #define EM28XX_XCLK_FREQUENCY_24MHZ 0x0b 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define EM28XX_R10_VINMODE 0x10 102*4882a593Smuzhiyun /* used by all non-camera devices: */ 103*4882a593Smuzhiyun #define EM28XX_VINMODE_YUV422_CbYCrY 0x10 104*4882a593Smuzhiyun /* used by camera devices: */ 105*4882a593Smuzhiyun #define EM28XX_VINMODE_YUV422_YUYV 0x08 106*4882a593Smuzhiyun #define EM28XX_VINMODE_YUV422_YVYU 0x09 107*4882a593Smuzhiyun #define EM28XX_VINMODE_YUV422_UYVY 0x0a 108*4882a593Smuzhiyun #define EM28XX_VINMODE_YUV422_VYUY 0x0b 109*4882a593Smuzhiyun #define EM28XX_VINMODE_RGB8_BGGR 0x0c 110*4882a593Smuzhiyun #define EM28XX_VINMODE_RGB8_GRBG 0x0d 111*4882a593Smuzhiyun #define EM28XX_VINMODE_RGB8_GBRG 0x0e 112*4882a593Smuzhiyun #define EM28XX_VINMODE_RGB8_RGGB 0x0f 113*4882a593Smuzhiyun /* 114*4882a593Smuzhiyun * apparently: 115*4882a593Smuzhiyun * bit 0: swap component 1+2 with 3+4 116*4882a593Smuzhiyun * => e.g.: YUYV => YVYU, BGGR => GRBG 117*4882a593Smuzhiyun * bit 1: swap component 1 with 2 and 3 with 4 118*4882a593Smuzhiyun * => e.g.: YUYV => UYVY, BGGR => GBRG 119*4882a593Smuzhiyun */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define EM28XX_R11_VINCTRL 0x11 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* em28xx Video Input Control Register 0x11 */ 124*4882a593Smuzhiyun #define EM28XX_VINCTRL_VBI_SLICED 0x80 125*4882a593Smuzhiyun #define EM28XX_VINCTRL_VBI_RAW 0x40 126*4882a593Smuzhiyun #define EM28XX_VINCTRL_VOUT_MODE_IN 0x20 /* HREF,VREF,VACT in output */ 127*4882a593Smuzhiyun #define EM28XX_VINCTRL_CCIR656_ENABLE 0x10 128*4882a593Smuzhiyun #define EM28XX_VINCTRL_VBI_16BIT_RAW 0x08 /* otherwise 8-bit raw */ 129*4882a593Smuzhiyun #define EM28XX_VINCTRL_FID_ON_HREF 0x04 130*4882a593Smuzhiyun #define EM28XX_VINCTRL_DUAL_EDGE_STROBE 0x02 131*4882a593Smuzhiyun #define EM28XX_VINCTRL_INTERLACED 0x01 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define EM28XX_R12_VINENABLE 0x12 /* */ 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun #define EM28XX_R14_GAMMA 0x14 136*4882a593Smuzhiyun #define EM28XX_R15_RGAIN 0x15 137*4882a593Smuzhiyun #define EM28XX_R16_GGAIN 0x16 138*4882a593Smuzhiyun #define EM28XX_R17_BGAIN 0x17 139*4882a593Smuzhiyun #define EM28XX_R18_ROFFSET 0x18 140*4882a593Smuzhiyun #define EM28XX_R19_GOFFSET 0x19 141*4882a593Smuzhiyun #define EM28XX_R1A_BOFFSET 0x1a 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define EM28XX_R1B_OFLOW 0x1b 144*4882a593Smuzhiyun #define EM28XX_R1C_HSTART 0x1c 145*4882a593Smuzhiyun #define EM28XX_R1D_VSTART 0x1d 146*4882a593Smuzhiyun #define EM28XX_R1E_CWIDTH 0x1e 147*4882a593Smuzhiyun #define EM28XX_R1F_CHEIGHT 0x1f 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define EM28XX_R20_YGAIN 0x20 /* contrast [0:4] */ 150*4882a593Smuzhiyun #define CONTRAST_DEFAULT 0x10 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define EM28XX_R21_YOFFSET 0x21 /* brightness */ /* signed */ 153*4882a593Smuzhiyun #define BRIGHTNESS_DEFAULT 0x00 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define EM28XX_R22_UVGAIN 0x22 /* saturation [0:4] */ 156*4882a593Smuzhiyun #define SATURATION_DEFAULT 0x10 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define EM28XX_R23_UOFFSET 0x23 /* blue balance */ /* signed */ 159*4882a593Smuzhiyun #define BLUE_BALANCE_DEFAULT 0x00 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define EM28XX_R24_VOFFSET 0x24 /* red balance */ /* signed */ 162*4882a593Smuzhiyun #define RED_BALANCE_DEFAULT 0x00 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #define EM28XX_R25_SHARPNESS 0x25 /* sharpness [0:4] */ 165*4882a593Smuzhiyun #define SHARPNESS_DEFAULT 0x00 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define EM28XX_R26_COMPR 0x26 168*4882a593Smuzhiyun #define EM28XX_R27_OUTFMT 0x27 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* em28xx Output Format Register (0x27) */ 171*4882a593Smuzhiyun #define EM28XX_OUTFMT_RGB_8_RGRG 0x00 172*4882a593Smuzhiyun #define EM28XX_OUTFMT_RGB_8_GRGR 0x01 173*4882a593Smuzhiyun #define EM28XX_OUTFMT_RGB_8_GBGB 0x02 174*4882a593Smuzhiyun #define EM28XX_OUTFMT_RGB_8_BGBG 0x03 175*4882a593Smuzhiyun #define EM28XX_OUTFMT_RGB_16_656 0x04 176*4882a593Smuzhiyun #define EM28XX_OUTFMT_RGB_8_BAYER 0x08 /* Pattern in Reg 0x10[1-0] */ 177*4882a593Smuzhiyun #define EM28XX_OUTFMT_YUV211 0x10 178*4882a593Smuzhiyun #define EM28XX_OUTFMT_YUV422_Y0UY1V 0x14 179*4882a593Smuzhiyun #define EM28XX_OUTFMT_YUV422_Y1UY0V 0x15 180*4882a593Smuzhiyun #define EM28XX_OUTFMT_YUV411 0x18 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define EM28XX_R28_XMIN 0x28 183*4882a593Smuzhiyun #define EM28XX_R29_XMAX 0x29 184*4882a593Smuzhiyun #define EM28XX_R2A_YMIN 0x2a 185*4882a593Smuzhiyun #define EM28XX_R2B_YMAX 0x2b 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define EM28XX_R30_HSCALELOW 0x30 188*4882a593Smuzhiyun #define EM28XX_R31_HSCALEHIGH 0x31 189*4882a593Smuzhiyun #define EM28XX_R32_VSCALELOW 0x32 190*4882a593Smuzhiyun #define EM28XX_R33_VSCALEHIGH 0x33 191*4882a593Smuzhiyun #define EM28XX_HVSCALE_MAX 0x3fff /* => 20% */ 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define EM28XX_R34_VBI_START_H 0x34 194*4882a593Smuzhiyun #define EM28XX_R35_VBI_START_V 0x35 195*4882a593Smuzhiyun /* 196*4882a593Smuzhiyun * NOTE: the EM276x (and EM25xx, EM277x/8x ?) (camera bridges) use these 197*4882a593Smuzhiyun * registers for a different unknown purpose. 198*4882a593Smuzhiyun * => register 0x34 is set to capture width / 16 199*4882a593Smuzhiyun * => register 0x35 is set to capture height / 16 200*4882a593Smuzhiyun */ 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define EM28XX_R36_VBI_WIDTH 0x36 203*4882a593Smuzhiyun #define EM28XX_R37_VBI_HEIGHT 0x37 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun #define EM28XX_R40_AC97LSB 0x40 206*4882a593Smuzhiyun #define EM28XX_R41_AC97MSB 0x41 207*4882a593Smuzhiyun #define EM28XX_R42_AC97ADDR 0x42 208*4882a593Smuzhiyun #define EM28XX_R43_AC97BUSY 0x43 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun #define EM28XX_R45_IR 0x45 211*4882a593Smuzhiyun /* 212*4882a593Smuzhiyun * 0x45 bit 7 - parity bit 213*4882a593Smuzhiyun * bits 6-0 - count 214*4882a593Smuzhiyun * 0x46 IR brand 215*4882a593Smuzhiyun * 0x47 IR data 216*4882a593Smuzhiyun */ 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* em2874 registers */ 219*4882a593Smuzhiyun #define EM2874_R50_IR_CONFIG 0x50 220*4882a593Smuzhiyun #define EM2874_R51_IR 0x51 221*4882a593Smuzhiyun #define EM2874_R5D_TS1_PKT_SIZE 0x5d 222*4882a593Smuzhiyun #define EM2874_R5E_TS2_PKT_SIZE 0x5e 223*4882a593Smuzhiyun /* 224*4882a593Smuzhiyun * For both TS1 and TS2, In isochronous mode: 225*4882a593Smuzhiyun * 0x01 188 bytes 226*4882a593Smuzhiyun * 0x02 376 bytes 227*4882a593Smuzhiyun * 0x03 564 bytes 228*4882a593Smuzhiyun * 0x04 752 bytes 229*4882a593Smuzhiyun * 0x05 940 bytes 230*4882a593Smuzhiyun * In bulk mode: 231*4882a593Smuzhiyun * 0x01..0xff total packet count in 188-byte 232*4882a593Smuzhiyun */ 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #define EM2874_R5F_TS_ENABLE 0x5f 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* em2874/174/84, em25xx, em276x/7x/8x GPIO registers */ 237*4882a593Smuzhiyun /* 238*4882a593Smuzhiyun * NOTE: not all ports are bonded out; 239*4882a593Smuzhiyun * Some ports are multiplexed with special function I/O 240*4882a593Smuzhiyun */ 241*4882a593Smuzhiyun #define EM2874_R80_GPIO_P0_CTRL 0x80 242*4882a593Smuzhiyun #define EM2874_R81_GPIO_P1_CTRL 0x81 243*4882a593Smuzhiyun #define EM2874_R82_GPIO_P2_CTRL 0x82 244*4882a593Smuzhiyun #define EM2874_R83_GPIO_P3_CTRL 0x83 245*4882a593Smuzhiyun #define EM2874_R84_GPIO_P0_STATE 0x84 246*4882a593Smuzhiyun #define EM2874_R85_GPIO_P1_STATE 0x85 247*4882a593Smuzhiyun #define EM2874_R86_GPIO_P2_STATE 0x86 248*4882a593Smuzhiyun #define EM2874_R87_GPIO_P3_STATE 0x87 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun /* em2874 IR config register (0x50) */ 251*4882a593Smuzhiyun #define EM2874_IR_NEC 0x00 252*4882a593Smuzhiyun #define EM2874_IR_NEC_NO_PARITY 0x01 253*4882a593Smuzhiyun #define EM2874_IR_RC5 0x04 254*4882a593Smuzhiyun #define EM2874_IR_RC6_MODE_0 0x08 255*4882a593Smuzhiyun #define EM2874_IR_RC6_MODE_6A 0x0b 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* em2874 Transport Stream Enable Register (0x5f) */ 258*4882a593Smuzhiyun #define EM2874_TS1_CAPTURE_ENABLE ((unsigned char)BIT(0)) 259*4882a593Smuzhiyun #define EM2874_TS1_FILTER_ENABLE ((unsigned char)BIT(1)) 260*4882a593Smuzhiyun #define EM2874_TS1_NULL_DISCARD ((unsigned char)BIT(2)) 261*4882a593Smuzhiyun #define EM2874_TS2_CAPTURE_ENABLE ((unsigned char)BIT(4)) 262*4882a593Smuzhiyun #define EM2874_TS2_FILTER_ENABLE ((unsigned char)BIT(5)) 263*4882a593Smuzhiyun #define EM2874_TS2_NULL_DISCARD ((unsigned char)BIT(6)) 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* register settings */ 266*4882a593Smuzhiyun #define EM2800_AUDIO_SRC_TUNER 0x0d 267*4882a593Smuzhiyun #define EM2800_AUDIO_SRC_LINE 0x0c 268*4882a593Smuzhiyun #define EM28XX_AUDIO_SRC_TUNER 0xc0 269*4882a593Smuzhiyun #define EM28XX_AUDIO_SRC_LINE 0x80 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* FIXME: Need to be populated with the other chip ID's */ 272*4882a593Smuzhiyun enum em28xx_chip_id { 273*4882a593Smuzhiyun CHIP_ID_EM2800 = 7, 274*4882a593Smuzhiyun CHIP_ID_EM2710 = 17, 275*4882a593Smuzhiyun CHIP_ID_EM2820 = 18, /* Also used by some em2710 */ 276*4882a593Smuzhiyun CHIP_ID_EM2840 = 20, 277*4882a593Smuzhiyun CHIP_ID_EM2750 = 33, 278*4882a593Smuzhiyun CHIP_ID_EM2860 = 34, 279*4882a593Smuzhiyun CHIP_ID_EM2870 = 35, 280*4882a593Smuzhiyun CHIP_ID_EM2883 = 36, 281*4882a593Smuzhiyun CHIP_ID_EM2765 = 54, 282*4882a593Smuzhiyun CHIP_ID_EM2874 = 65, 283*4882a593Smuzhiyun CHIP_ID_EM2884 = 68, 284*4882a593Smuzhiyun CHIP_ID_EM28174 = 113, 285*4882a593Smuzhiyun CHIP_ID_EM28178 = 114, 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun /* 289*4882a593Smuzhiyun * Registers used by em202 290*4882a593Smuzhiyun */ 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun /* EMP202 vendor registers */ 293*4882a593Smuzhiyun #define EM202_EXT_MODEM_CTRL 0x3e 294*4882a593Smuzhiyun #define EM202_GPIO_CONF 0x4c 295*4882a593Smuzhiyun #define EM202_GPIO_POLARITY 0x4e 296*4882a593Smuzhiyun #define EM202_GPIO_STICKY 0x50 297*4882a593Smuzhiyun #define EM202_GPIO_MASK 0x52 298*4882a593Smuzhiyun #define EM202_GPIO_STATUS 0x54 299*4882a593Smuzhiyun #define EM202_SPDIF_OUT_SEL 0x6a 300*4882a593Smuzhiyun #define EM202_ANTIPOP 0x72 301*4882a593Smuzhiyun #define EM202_EAPD_GPIO_ACCESS 0x74 302