1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* Frontend part of the Linux driver for the Afatech 9005
3*4882a593Smuzhiyun * USB1.1 DVB-T receiver.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2007 Luca Olivetti (luca@ventoso.org)
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Thanks to Afatech who kindly provided information.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * see Documentation/driver-api/media/drivers/dvb-usb.rst for more information
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include "af9005.h"
12*4882a593Smuzhiyun #include "af9005-script.h"
13*4882a593Smuzhiyun #include "mt2060.h"
14*4882a593Smuzhiyun #include "qt1010.h"
15*4882a593Smuzhiyun #include <asm/div64.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun struct af9005_fe_state {
18*4882a593Smuzhiyun struct dvb_usb_device *d;
19*4882a593Smuzhiyun enum fe_status stat;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* retraining parameters */
22*4882a593Smuzhiyun u32 original_fcw;
23*4882a593Smuzhiyun u16 original_rf_top;
24*4882a593Smuzhiyun u16 original_if_top;
25*4882a593Smuzhiyun u16 original_if_min;
26*4882a593Smuzhiyun u16 original_aci0_if_top;
27*4882a593Smuzhiyun u16 original_aci1_if_top;
28*4882a593Smuzhiyun u16 original_aci0_if_min;
29*4882a593Smuzhiyun u8 original_if_unplug_th;
30*4882a593Smuzhiyun u8 original_rf_unplug_th;
31*4882a593Smuzhiyun u8 original_dtop_if_unplug_th;
32*4882a593Smuzhiyun u8 original_dtop_rf_unplug_th;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* statistics */
35*4882a593Smuzhiyun u32 pre_vit_error_count;
36*4882a593Smuzhiyun u32 pre_vit_bit_count;
37*4882a593Smuzhiyun u32 ber;
38*4882a593Smuzhiyun u32 post_vit_error_count;
39*4882a593Smuzhiyun u32 post_vit_bit_count;
40*4882a593Smuzhiyun u32 unc;
41*4882a593Smuzhiyun u16 abort_count;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun int opened;
44*4882a593Smuzhiyun int strong;
45*4882a593Smuzhiyun unsigned long next_status_check;
46*4882a593Smuzhiyun struct dvb_frontend frontend;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
af9005_write_word_agc(struct dvb_usb_device * d,u16 reghi,u16 reglo,u8 pos,u8 len,u16 value)49*4882a593Smuzhiyun static int af9005_write_word_agc(struct dvb_usb_device *d, u16 reghi,
50*4882a593Smuzhiyun u16 reglo, u8 pos, u8 len, u16 value)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun int ret;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if ((ret = af9005_write_ofdm_register(d, reglo, (u8) (value & 0xff))))
55*4882a593Smuzhiyun return ret;
56*4882a593Smuzhiyun return af9005_write_register_bits(d, reghi, pos, len,
57*4882a593Smuzhiyun (u8) ((value & 0x300) >> 8));
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
af9005_read_word_agc(struct dvb_usb_device * d,u16 reghi,u16 reglo,u8 pos,u8 len,u16 * value)60*4882a593Smuzhiyun static int af9005_read_word_agc(struct dvb_usb_device *d, u16 reghi,
61*4882a593Smuzhiyun u16 reglo, u8 pos, u8 len, u16 * value)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun int ret;
64*4882a593Smuzhiyun u8 temp0, temp1;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun if ((ret = af9005_read_ofdm_register(d, reglo, &temp0)))
67*4882a593Smuzhiyun return ret;
68*4882a593Smuzhiyun if ((ret = af9005_read_ofdm_register(d, reghi, &temp1)))
69*4882a593Smuzhiyun return ret;
70*4882a593Smuzhiyun switch (pos) {
71*4882a593Smuzhiyun case 0:
72*4882a593Smuzhiyun *value = ((u16) (temp1 & 0x03) << 8) + (u16) temp0;
73*4882a593Smuzhiyun break;
74*4882a593Smuzhiyun case 2:
75*4882a593Smuzhiyun *value = ((u16) (temp1 & 0x0C) << 6) + (u16) temp0;
76*4882a593Smuzhiyun break;
77*4882a593Smuzhiyun case 4:
78*4882a593Smuzhiyun *value = ((u16) (temp1 & 0x30) << 4) + (u16) temp0;
79*4882a593Smuzhiyun break;
80*4882a593Smuzhiyun case 6:
81*4882a593Smuzhiyun *value = ((u16) (temp1 & 0xC0) << 2) + (u16) temp0;
82*4882a593Smuzhiyun break;
83*4882a593Smuzhiyun default:
84*4882a593Smuzhiyun err("invalid pos in read word agc");
85*4882a593Smuzhiyun return -EINVAL;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun return 0;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
af9005_is_fecmon_available(struct dvb_frontend * fe,int * available)91*4882a593Smuzhiyun static int af9005_is_fecmon_available(struct dvb_frontend *fe, int *available)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
94*4882a593Smuzhiyun int ret;
95*4882a593Smuzhiyun u8 temp;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun *available = false;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun ret = af9005_read_register_bits(state->d, xd_p_fec_vtb_rsd_mon_en,
100*4882a593Smuzhiyun fec_vtb_rsd_mon_en_pos,
101*4882a593Smuzhiyun fec_vtb_rsd_mon_en_len, &temp);
102*4882a593Smuzhiyun if (ret)
103*4882a593Smuzhiyun return ret;
104*4882a593Smuzhiyun if (temp & 1) {
105*4882a593Smuzhiyun ret =
106*4882a593Smuzhiyun af9005_read_register_bits(state->d,
107*4882a593Smuzhiyun xd_p_reg_ofsm_read_rbc_en,
108*4882a593Smuzhiyun reg_ofsm_read_rbc_en_pos,
109*4882a593Smuzhiyun reg_ofsm_read_rbc_en_len, &temp);
110*4882a593Smuzhiyun if (ret)
111*4882a593Smuzhiyun return ret;
112*4882a593Smuzhiyun if ((temp & 1) == 0)
113*4882a593Smuzhiyun *available = true;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
af9005_get_post_vit_err_cw_count(struct dvb_frontend * fe,u32 * post_err_count,u32 * post_cw_count,u16 * abort_count)119*4882a593Smuzhiyun static int af9005_get_post_vit_err_cw_count(struct dvb_frontend *fe,
120*4882a593Smuzhiyun u32 * post_err_count,
121*4882a593Smuzhiyun u32 * post_cw_count,
122*4882a593Smuzhiyun u16 * abort_count)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
125*4882a593Smuzhiyun int ret;
126*4882a593Smuzhiyun u32 err_count;
127*4882a593Smuzhiyun u32 cw_count;
128*4882a593Smuzhiyun u8 temp, temp0, temp1, temp2;
129*4882a593Smuzhiyun u16 loc_abort_count;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun *post_err_count = 0;
132*4882a593Smuzhiyun *post_cw_count = 0;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* check if error bit count is ready */
135*4882a593Smuzhiyun ret =
136*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_r_fec_rsd_ber_rdy,
137*4882a593Smuzhiyun fec_rsd_ber_rdy_pos, fec_rsd_ber_rdy_len,
138*4882a593Smuzhiyun &temp);
139*4882a593Smuzhiyun if (ret)
140*4882a593Smuzhiyun return ret;
141*4882a593Smuzhiyun if (!temp) {
142*4882a593Smuzhiyun deb_info("rsd counter not ready\n");
143*4882a593Smuzhiyun return 100;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun /* get abort count */
146*4882a593Smuzhiyun ret =
147*4882a593Smuzhiyun af9005_read_ofdm_register(state->d,
148*4882a593Smuzhiyun xd_r_fec_rsd_abort_packet_cnt_7_0,
149*4882a593Smuzhiyun &temp0);
150*4882a593Smuzhiyun if (ret)
151*4882a593Smuzhiyun return ret;
152*4882a593Smuzhiyun ret =
153*4882a593Smuzhiyun af9005_read_ofdm_register(state->d,
154*4882a593Smuzhiyun xd_r_fec_rsd_abort_packet_cnt_15_8,
155*4882a593Smuzhiyun &temp1);
156*4882a593Smuzhiyun if (ret)
157*4882a593Smuzhiyun return ret;
158*4882a593Smuzhiyun loc_abort_count = ((u16) temp1 << 8) + temp0;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* get error count */
161*4882a593Smuzhiyun ret =
162*4882a593Smuzhiyun af9005_read_ofdm_register(state->d, xd_r_fec_rsd_bit_err_cnt_7_0,
163*4882a593Smuzhiyun &temp0);
164*4882a593Smuzhiyun if (ret)
165*4882a593Smuzhiyun return ret;
166*4882a593Smuzhiyun ret =
167*4882a593Smuzhiyun af9005_read_ofdm_register(state->d, xd_r_fec_rsd_bit_err_cnt_15_8,
168*4882a593Smuzhiyun &temp1);
169*4882a593Smuzhiyun if (ret)
170*4882a593Smuzhiyun return ret;
171*4882a593Smuzhiyun ret =
172*4882a593Smuzhiyun af9005_read_ofdm_register(state->d, xd_r_fec_rsd_bit_err_cnt_23_16,
173*4882a593Smuzhiyun &temp2);
174*4882a593Smuzhiyun if (ret)
175*4882a593Smuzhiyun return ret;
176*4882a593Smuzhiyun err_count = ((u32) temp2 << 16) + ((u32) temp1 << 8) + temp0;
177*4882a593Smuzhiyun *post_err_count = err_count - (u32) loc_abort_count *8 * 8;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* get RSD packet number */
180*4882a593Smuzhiyun ret =
181*4882a593Smuzhiyun af9005_read_ofdm_register(state->d, xd_p_fec_rsd_packet_unit_7_0,
182*4882a593Smuzhiyun &temp0);
183*4882a593Smuzhiyun if (ret)
184*4882a593Smuzhiyun return ret;
185*4882a593Smuzhiyun ret =
186*4882a593Smuzhiyun af9005_read_ofdm_register(state->d, xd_p_fec_rsd_packet_unit_15_8,
187*4882a593Smuzhiyun &temp1);
188*4882a593Smuzhiyun if (ret)
189*4882a593Smuzhiyun return ret;
190*4882a593Smuzhiyun cw_count = ((u32) temp1 << 8) + temp0;
191*4882a593Smuzhiyun if (cw_count == 0) {
192*4882a593Smuzhiyun err("wrong RSD packet count");
193*4882a593Smuzhiyun return -EIO;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun deb_info("POST abort count %d err count %d rsd packets %d\n",
196*4882a593Smuzhiyun loc_abort_count, err_count, cw_count);
197*4882a593Smuzhiyun *post_cw_count = cw_count - (u32) loc_abort_count;
198*4882a593Smuzhiyun *abort_count = loc_abort_count;
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
af9005_get_post_vit_ber(struct dvb_frontend * fe,u32 * post_err_count,u32 * post_cw_count,u16 * abort_count)203*4882a593Smuzhiyun static int af9005_get_post_vit_ber(struct dvb_frontend *fe,
204*4882a593Smuzhiyun u32 * post_err_count, u32 * post_cw_count,
205*4882a593Smuzhiyun u16 * abort_count)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun u32 loc_cw_count = 0, loc_err_count;
208*4882a593Smuzhiyun u16 loc_abort_count = 0;
209*4882a593Smuzhiyun int ret;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun ret =
212*4882a593Smuzhiyun af9005_get_post_vit_err_cw_count(fe, &loc_err_count, &loc_cw_count,
213*4882a593Smuzhiyun &loc_abort_count);
214*4882a593Smuzhiyun if (ret)
215*4882a593Smuzhiyun return ret;
216*4882a593Smuzhiyun *post_err_count = loc_err_count;
217*4882a593Smuzhiyun *post_cw_count = loc_cw_count * 204 * 8;
218*4882a593Smuzhiyun *abort_count = loc_abort_count;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
af9005_get_pre_vit_err_bit_count(struct dvb_frontend * fe,u32 * pre_err_count,u32 * pre_bit_count)223*4882a593Smuzhiyun static int af9005_get_pre_vit_err_bit_count(struct dvb_frontend *fe,
224*4882a593Smuzhiyun u32 * pre_err_count,
225*4882a593Smuzhiyun u32 * pre_bit_count)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
228*4882a593Smuzhiyun u8 temp, temp0, temp1, temp2;
229*4882a593Smuzhiyun u32 super_frame_count, x, bits;
230*4882a593Smuzhiyun int ret;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun ret =
233*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_r_fec_vtb_ber_rdy,
234*4882a593Smuzhiyun fec_vtb_ber_rdy_pos, fec_vtb_ber_rdy_len,
235*4882a593Smuzhiyun &temp);
236*4882a593Smuzhiyun if (ret)
237*4882a593Smuzhiyun return ret;
238*4882a593Smuzhiyun if (!temp) {
239*4882a593Smuzhiyun deb_info("viterbi counter not ready\n");
240*4882a593Smuzhiyun return 101; /* ERR_APO_VTB_COUNTER_NOT_READY; */
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun ret =
243*4882a593Smuzhiyun af9005_read_ofdm_register(state->d, xd_r_fec_vtb_err_bit_cnt_7_0,
244*4882a593Smuzhiyun &temp0);
245*4882a593Smuzhiyun if (ret)
246*4882a593Smuzhiyun return ret;
247*4882a593Smuzhiyun ret =
248*4882a593Smuzhiyun af9005_read_ofdm_register(state->d, xd_r_fec_vtb_err_bit_cnt_15_8,
249*4882a593Smuzhiyun &temp1);
250*4882a593Smuzhiyun if (ret)
251*4882a593Smuzhiyun return ret;
252*4882a593Smuzhiyun ret =
253*4882a593Smuzhiyun af9005_read_ofdm_register(state->d, xd_r_fec_vtb_err_bit_cnt_23_16,
254*4882a593Smuzhiyun &temp2);
255*4882a593Smuzhiyun if (ret)
256*4882a593Smuzhiyun return ret;
257*4882a593Smuzhiyun *pre_err_count = ((u32) temp2 << 16) + ((u32) temp1 << 8) + temp0;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun ret =
260*4882a593Smuzhiyun af9005_read_ofdm_register(state->d, xd_p_fec_super_frm_unit_7_0,
261*4882a593Smuzhiyun &temp0);
262*4882a593Smuzhiyun if (ret)
263*4882a593Smuzhiyun return ret;
264*4882a593Smuzhiyun ret =
265*4882a593Smuzhiyun af9005_read_ofdm_register(state->d, xd_p_fec_super_frm_unit_15_8,
266*4882a593Smuzhiyun &temp1);
267*4882a593Smuzhiyun if (ret)
268*4882a593Smuzhiyun return ret;
269*4882a593Smuzhiyun super_frame_count = ((u32) temp1 << 8) + temp0;
270*4882a593Smuzhiyun if (super_frame_count == 0) {
271*4882a593Smuzhiyun deb_info("super frame count 0\n");
272*4882a593Smuzhiyun return 102;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* read fft mode */
276*4882a593Smuzhiyun ret =
277*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_g_reg_tpsd_txmod,
278*4882a593Smuzhiyun reg_tpsd_txmod_pos, reg_tpsd_txmod_len,
279*4882a593Smuzhiyun &temp);
280*4882a593Smuzhiyun if (ret)
281*4882a593Smuzhiyun return ret;
282*4882a593Smuzhiyun if (temp == 0) {
283*4882a593Smuzhiyun /* 2K */
284*4882a593Smuzhiyun x = 1512;
285*4882a593Smuzhiyun } else if (temp == 1) {
286*4882a593Smuzhiyun /* 8k */
287*4882a593Smuzhiyun x = 6048;
288*4882a593Smuzhiyun } else {
289*4882a593Smuzhiyun err("Invalid fft mode");
290*4882a593Smuzhiyun return -EINVAL;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* read modulation mode */
294*4882a593Smuzhiyun ret =
295*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_g_reg_tpsd_const,
296*4882a593Smuzhiyun reg_tpsd_const_pos, reg_tpsd_const_len,
297*4882a593Smuzhiyun &temp);
298*4882a593Smuzhiyun if (ret)
299*4882a593Smuzhiyun return ret;
300*4882a593Smuzhiyun switch (temp) {
301*4882a593Smuzhiyun case 0: /* QPSK */
302*4882a593Smuzhiyun bits = 2;
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun case 1: /* QAM_16 */
305*4882a593Smuzhiyun bits = 4;
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun case 2: /* QAM_64 */
308*4882a593Smuzhiyun bits = 6;
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun default:
311*4882a593Smuzhiyun err("invalid modulation mode");
312*4882a593Smuzhiyun return -EINVAL;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun *pre_bit_count = super_frame_count * 68 * 4 * x * bits;
315*4882a593Smuzhiyun deb_info("PRE err count %d frame count %d bit count %d\n",
316*4882a593Smuzhiyun *pre_err_count, super_frame_count, *pre_bit_count);
317*4882a593Smuzhiyun return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
af9005_reset_pre_viterbi(struct dvb_frontend * fe)320*4882a593Smuzhiyun static int af9005_reset_pre_viterbi(struct dvb_frontend *fe)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
323*4882a593Smuzhiyun int ret;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* set super frame count to 1 */
326*4882a593Smuzhiyun ret =
327*4882a593Smuzhiyun af9005_write_ofdm_register(state->d, xd_p_fec_super_frm_unit_7_0,
328*4882a593Smuzhiyun 1 & 0xff);
329*4882a593Smuzhiyun if (ret)
330*4882a593Smuzhiyun return ret;
331*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, xd_p_fec_super_frm_unit_15_8,
332*4882a593Smuzhiyun 1 >> 8);
333*4882a593Smuzhiyun if (ret)
334*4882a593Smuzhiyun return ret;
335*4882a593Smuzhiyun /* reset pre viterbi error count */
336*4882a593Smuzhiyun ret =
337*4882a593Smuzhiyun af9005_write_register_bits(state->d, xd_p_fec_vtb_ber_rst,
338*4882a593Smuzhiyun fec_vtb_ber_rst_pos, fec_vtb_ber_rst_len,
339*4882a593Smuzhiyun 1);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun return ret;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
af9005_reset_post_viterbi(struct dvb_frontend * fe)344*4882a593Smuzhiyun static int af9005_reset_post_viterbi(struct dvb_frontend *fe)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
347*4882a593Smuzhiyun int ret;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* set packet unit */
350*4882a593Smuzhiyun ret =
351*4882a593Smuzhiyun af9005_write_ofdm_register(state->d, xd_p_fec_rsd_packet_unit_7_0,
352*4882a593Smuzhiyun 10000 & 0xff);
353*4882a593Smuzhiyun if (ret)
354*4882a593Smuzhiyun return ret;
355*4882a593Smuzhiyun ret =
356*4882a593Smuzhiyun af9005_write_ofdm_register(state->d, xd_p_fec_rsd_packet_unit_15_8,
357*4882a593Smuzhiyun 10000 >> 8);
358*4882a593Smuzhiyun if (ret)
359*4882a593Smuzhiyun return ret;
360*4882a593Smuzhiyun /* reset post viterbi error count */
361*4882a593Smuzhiyun ret =
362*4882a593Smuzhiyun af9005_write_register_bits(state->d, xd_p_fec_rsd_ber_rst,
363*4882a593Smuzhiyun fec_rsd_ber_rst_pos, fec_rsd_ber_rst_len,
364*4882a593Smuzhiyun 1);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
af9005_get_statistic(struct dvb_frontend * fe)369*4882a593Smuzhiyun static int af9005_get_statistic(struct dvb_frontend *fe)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
372*4882a593Smuzhiyun int ret, fecavailable;
373*4882a593Smuzhiyun u64 numerator, denominator;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun deb_info("GET STATISTIC\n");
376*4882a593Smuzhiyun ret = af9005_is_fecmon_available(fe, &fecavailable);
377*4882a593Smuzhiyun if (ret)
378*4882a593Smuzhiyun return ret;
379*4882a593Smuzhiyun if (!fecavailable) {
380*4882a593Smuzhiyun deb_info("fecmon not available\n");
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun ret = af9005_get_pre_vit_err_bit_count(fe, &state->pre_vit_error_count,
385*4882a593Smuzhiyun &state->pre_vit_bit_count);
386*4882a593Smuzhiyun if (ret == 0) {
387*4882a593Smuzhiyun af9005_reset_pre_viterbi(fe);
388*4882a593Smuzhiyun if (state->pre_vit_bit_count > 0) {
389*4882a593Smuzhiyun /* according to v 0.0.4 of the dvb api ber should be a multiple
390*4882a593Smuzhiyun of 10E-9 so we have to multiply the error count by
391*4882a593Smuzhiyun 10E9=1000000000 */
392*4882a593Smuzhiyun numerator =
393*4882a593Smuzhiyun (u64) state->pre_vit_error_count * (u64) 1000000000;
394*4882a593Smuzhiyun denominator = (u64) state->pre_vit_bit_count;
395*4882a593Smuzhiyun state->ber = do_div(numerator, denominator);
396*4882a593Smuzhiyun } else {
397*4882a593Smuzhiyun state->ber = 0xffffffff;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun ret = af9005_get_post_vit_ber(fe, &state->post_vit_error_count,
402*4882a593Smuzhiyun &state->post_vit_bit_count,
403*4882a593Smuzhiyun &state->abort_count);
404*4882a593Smuzhiyun if (ret == 0) {
405*4882a593Smuzhiyun ret = af9005_reset_post_viterbi(fe);
406*4882a593Smuzhiyun state->unc += state->abort_count;
407*4882a593Smuzhiyun if (ret)
408*4882a593Smuzhiyun return ret;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun return 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
af9005_fe_refresh_state(struct dvb_frontend * fe)413*4882a593Smuzhiyun static int af9005_fe_refresh_state(struct dvb_frontend *fe)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
416*4882a593Smuzhiyun if (time_after(jiffies, state->next_status_check)) {
417*4882a593Smuzhiyun deb_info("REFRESH STATE\n");
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* statistics */
420*4882a593Smuzhiyun if (af9005_get_statistic(fe))
421*4882a593Smuzhiyun err("get_statistic_failed");
422*4882a593Smuzhiyun state->next_status_check = jiffies + 250 * HZ / 1000;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
af9005_fe_read_status(struct dvb_frontend * fe,enum fe_status * stat)427*4882a593Smuzhiyun static int af9005_fe_read_status(struct dvb_frontend *fe,
428*4882a593Smuzhiyun enum fe_status *stat)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
431*4882a593Smuzhiyun u8 temp;
432*4882a593Smuzhiyun int ret;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (fe->ops.tuner_ops.release == NULL)
435*4882a593Smuzhiyun return -ENODEV;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun *stat = 0;
438*4882a593Smuzhiyun ret = af9005_read_register_bits(state->d, xd_p_agc_lock,
439*4882a593Smuzhiyun agc_lock_pos, agc_lock_len, &temp);
440*4882a593Smuzhiyun if (ret)
441*4882a593Smuzhiyun return ret;
442*4882a593Smuzhiyun if (temp)
443*4882a593Smuzhiyun *stat |= FE_HAS_SIGNAL;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun ret = af9005_read_register_bits(state->d, xd_p_fd_tpsd_lock,
446*4882a593Smuzhiyun fd_tpsd_lock_pos, fd_tpsd_lock_len,
447*4882a593Smuzhiyun &temp);
448*4882a593Smuzhiyun if (ret)
449*4882a593Smuzhiyun return ret;
450*4882a593Smuzhiyun if (temp)
451*4882a593Smuzhiyun *stat |= FE_HAS_CARRIER;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun ret = af9005_read_register_bits(state->d,
454*4882a593Smuzhiyun xd_r_mp2if_sync_byte_locked,
455*4882a593Smuzhiyun mp2if_sync_byte_locked_pos,
456*4882a593Smuzhiyun mp2if_sync_byte_locked_pos, &temp);
457*4882a593Smuzhiyun if (ret)
458*4882a593Smuzhiyun return ret;
459*4882a593Smuzhiyun if (temp)
460*4882a593Smuzhiyun *stat |= FE_HAS_SYNC | FE_HAS_VITERBI | FE_HAS_LOCK;
461*4882a593Smuzhiyun if (state->opened)
462*4882a593Smuzhiyun af9005_led_control(state->d, *stat & FE_HAS_LOCK);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun ret =
465*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_p_reg_strong_sginal_detected,
466*4882a593Smuzhiyun reg_strong_sginal_detected_pos,
467*4882a593Smuzhiyun reg_strong_sginal_detected_len, &temp);
468*4882a593Smuzhiyun if (ret)
469*4882a593Smuzhiyun return ret;
470*4882a593Smuzhiyun if (temp != state->strong) {
471*4882a593Smuzhiyun deb_info("adjust for strong signal %d\n", temp);
472*4882a593Smuzhiyun state->strong = temp;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun return 0;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
af9005_fe_read_ber(struct dvb_frontend * fe,u32 * ber)477*4882a593Smuzhiyun static int af9005_fe_read_ber(struct dvb_frontend *fe, u32 * ber)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
480*4882a593Smuzhiyun if (fe->ops.tuner_ops.release == NULL)
481*4882a593Smuzhiyun return -ENODEV;
482*4882a593Smuzhiyun af9005_fe_refresh_state(fe);
483*4882a593Smuzhiyun *ber = state->ber;
484*4882a593Smuzhiyun return 0;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
af9005_fe_read_unc_blocks(struct dvb_frontend * fe,u32 * unc)487*4882a593Smuzhiyun static int af9005_fe_read_unc_blocks(struct dvb_frontend *fe, u32 * unc)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
490*4882a593Smuzhiyun if (fe->ops.tuner_ops.release == NULL)
491*4882a593Smuzhiyun return -ENODEV;
492*4882a593Smuzhiyun af9005_fe_refresh_state(fe);
493*4882a593Smuzhiyun *unc = state->unc;
494*4882a593Smuzhiyun return 0;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
af9005_fe_read_signal_strength(struct dvb_frontend * fe,u16 * strength)497*4882a593Smuzhiyun static int af9005_fe_read_signal_strength(struct dvb_frontend *fe,
498*4882a593Smuzhiyun u16 * strength)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
501*4882a593Smuzhiyun int ret;
502*4882a593Smuzhiyun u8 if_gain, rf_gain;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (fe->ops.tuner_ops.release == NULL)
505*4882a593Smuzhiyun return -ENODEV;
506*4882a593Smuzhiyun ret =
507*4882a593Smuzhiyun af9005_read_ofdm_register(state->d, xd_r_reg_aagc_rf_gain,
508*4882a593Smuzhiyun &rf_gain);
509*4882a593Smuzhiyun if (ret)
510*4882a593Smuzhiyun return ret;
511*4882a593Smuzhiyun ret =
512*4882a593Smuzhiyun af9005_read_ofdm_register(state->d, xd_r_reg_aagc_if_gain,
513*4882a593Smuzhiyun &if_gain);
514*4882a593Smuzhiyun if (ret)
515*4882a593Smuzhiyun return ret;
516*4882a593Smuzhiyun /* this value has no real meaning, but i don't have the tables that relate
517*4882a593Smuzhiyun the rf and if gain with the dbm, so I just scale the value */
518*4882a593Smuzhiyun *strength = (512 - rf_gain - if_gain) << 7;
519*4882a593Smuzhiyun return 0;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
af9005_fe_read_snr(struct dvb_frontend * fe,u16 * snr)522*4882a593Smuzhiyun static int af9005_fe_read_snr(struct dvb_frontend *fe, u16 * snr)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun /* the snr can be derived from the ber and the modulation
525*4882a593Smuzhiyun but I don't think this kind of complex calculations belong
526*4882a593Smuzhiyun in the driver. I may be wrong.... */
527*4882a593Smuzhiyun return -ENOSYS;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
af9005_fe_program_cfoe(struct dvb_usb_device * d,u32 bw)530*4882a593Smuzhiyun static int af9005_fe_program_cfoe(struct dvb_usb_device *d, u32 bw)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun u8 temp0, temp1, temp2, temp3, buf[4];
533*4882a593Smuzhiyun int ret;
534*4882a593Smuzhiyun u32 NS_coeff1_2048Nu;
535*4882a593Smuzhiyun u32 NS_coeff1_8191Nu;
536*4882a593Smuzhiyun u32 NS_coeff1_8192Nu;
537*4882a593Smuzhiyun u32 NS_coeff1_8193Nu;
538*4882a593Smuzhiyun u32 NS_coeff2_2k;
539*4882a593Smuzhiyun u32 NS_coeff2_8k;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun switch (bw) {
542*4882a593Smuzhiyun case 6000000:
543*4882a593Smuzhiyun NS_coeff1_2048Nu = 0x2ADB6DC;
544*4882a593Smuzhiyun NS_coeff1_8191Nu = 0xAB7313;
545*4882a593Smuzhiyun NS_coeff1_8192Nu = 0xAB6DB7;
546*4882a593Smuzhiyun NS_coeff1_8193Nu = 0xAB685C;
547*4882a593Smuzhiyun NS_coeff2_2k = 0x156DB6E;
548*4882a593Smuzhiyun NS_coeff2_8k = 0x55B6DC;
549*4882a593Smuzhiyun break;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun case 7000000:
552*4882a593Smuzhiyun NS_coeff1_2048Nu = 0x3200001;
553*4882a593Smuzhiyun NS_coeff1_8191Nu = 0xC80640;
554*4882a593Smuzhiyun NS_coeff1_8192Nu = 0xC80000;
555*4882a593Smuzhiyun NS_coeff1_8193Nu = 0xC7F9C0;
556*4882a593Smuzhiyun NS_coeff2_2k = 0x1900000;
557*4882a593Smuzhiyun NS_coeff2_8k = 0x640000;
558*4882a593Smuzhiyun break;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun case 8000000:
561*4882a593Smuzhiyun NS_coeff1_2048Nu = 0x3924926;
562*4882a593Smuzhiyun NS_coeff1_8191Nu = 0xE4996E;
563*4882a593Smuzhiyun NS_coeff1_8192Nu = 0xE49249;
564*4882a593Smuzhiyun NS_coeff1_8193Nu = 0xE48B25;
565*4882a593Smuzhiyun NS_coeff2_2k = 0x1C92493;
566*4882a593Smuzhiyun NS_coeff2_8k = 0x724925;
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun default:
569*4882a593Smuzhiyun err("Invalid bandwidth %d.", bw);
570*4882a593Smuzhiyun return -EINVAL;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /*
574*4882a593Smuzhiyun * write NS_coeff1_2048Nu
575*4882a593Smuzhiyun */
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun temp0 = (u8) (NS_coeff1_2048Nu & 0x000000FF);
578*4882a593Smuzhiyun temp1 = (u8) ((NS_coeff1_2048Nu & 0x0000FF00) >> 8);
579*4882a593Smuzhiyun temp2 = (u8) ((NS_coeff1_2048Nu & 0x00FF0000) >> 16);
580*4882a593Smuzhiyun temp3 = (u8) ((NS_coeff1_2048Nu & 0x03000000) >> 24);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* big endian to make 8051 happy */
583*4882a593Smuzhiyun buf[0] = temp3;
584*4882a593Smuzhiyun buf[1] = temp2;
585*4882a593Smuzhiyun buf[2] = temp1;
586*4882a593Smuzhiyun buf[3] = temp0;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* cfoe_NS_2k_coeff1_25_24 */
589*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE00, buf[0]);
590*4882a593Smuzhiyun if (ret)
591*4882a593Smuzhiyun return ret;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* cfoe_NS_2k_coeff1_23_16 */
594*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE01, buf[1]);
595*4882a593Smuzhiyun if (ret)
596*4882a593Smuzhiyun return ret;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* cfoe_NS_2k_coeff1_15_8 */
599*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE02, buf[2]);
600*4882a593Smuzhiyun if (ret)
601*4882a593Smuzhiyun return ret;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* cfoe_NS_2k_coeff1_7_0 */
604*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE03, buf[3]);
605*4882a593Smuzhiyun if (ret)
606*4882a593Smuzhiyun return ret;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /*
609*4882a593Smuzhiyun * write NS_coeff2_2k
610*4882a593Smuzhiyun */
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun temp0 = (u8) ((NS_coeff2_2k & 0x0000003F));
613*4882a593Smuzhiyun temp1 = (u8) ((NS_coeff2_2k & 0x00003FC0) >> 6);
614*4882a593Smuzhiyun temp2 = (u8) ((NS_coeff2_2k & 0x003FC000) >> 14);
615*4882a593Smuzhiyun temp3 = (u8) ((NS_coeff2_2k & 0x01C00000) >> 22);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* big endian to make 8051 happy */
618*4882a593Smuzhiyun buf[0] = temp3;
619*4882a593Smuzhiyun buf[1] = temp2;
620*4882a593Smuzhiyun buf[2] = temp1;
621*4882a593Smuzhiyun buf[3] = temp0;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE04, buf[0]);
624*4882a593Smuzhiyun if (ret)
625*4882a593Smuzhiyun return ret;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE05, buf[1]);
628*4882a593Smuzhiyun if (ret)
629*4882a593Smuzhiyun return ret;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE06, buf[2]);
632*4882a593Smuzhiyun if (ret)
633*4882a593Smuzhiyun return ret;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE07, buf[3]);
636*4882a593Smuzhiyun if (ret)
637*4882a593Smuzhiyun return ret;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /*
640*4882a593Smuzhiyun * write NS_coeff1_8191Nu
641*4882a593Smuzhiyun */
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun temp0 = (u8) ((NS_coeff1_8191Nu & 0x000000FF));
644*4882a593Smuzhiyun temp1 = (u8) ((NS_coeff1_8191Nu & 0x0000FF00) >> 8);
645*4882a593Smuzhiyun temp2 = (u8) ((NS_coeff1_8191Nu & 0x00FFC000) >> 16);
646*4882a593Smuzhiyun temp3 = (u8) ((NS_coeff1_8191Nu & 0x03000000) >> 24);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* big endian to make 8051 happy */
649*4882a593Smuzhiyun buf[0] = temp3;
650*4882a593Smuzhiyun buf[1] = temp2;
651*4882a593Smuzhiyun buf[2] = temp1;
652*4882a593Smuzhiyun buf[3] = temp0;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE08, buf[0]);
655*4882a593Smuzhiyun if (ret)
656*4882a593Smuzhiyun return ret;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE09, buf[1]);
659*4882a593Smuzhiyun if (ret)
660*4882a593Smuzhiyun return ret;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE0A, buf[2]);
663*4882a593Smuzhiyun if (ret)
664*4882a593Smuzhiyun return ret;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE0B, buf[3]);
667*4882a593Smuzhiyun if (ret)
668*4882a593Smuzhiyun return ret;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /*
671*4882a593Smuzhiyun * write NS_coeff1_8192Nu
672*4882a593Smuzhiyun */
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun temp0 = (u8) (NS_coeff1_8192Nu & 0x000000FF);
675*4882a593Smuzhiyun temp1 = (u8) ((NS_coeff1_8192Nu & 0x0000FF00) >> 8);
676*4882a593Smuzhiyun temp2 = (u8) ((NS_coeff1_8192Nu & 0x00FFC000) >> 16);
677*4882a593Smuzhiyun temp3 = (u8) ((NS_coeff1_8192Nu & 0x03000000) >> 24);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* big endian to make 8051 happy */
680*4882a593Smuzhiyun buf[0] = temp3;
681*4882a593Smuzhiyun buf[1] = temp2;
682*4882a593Smuzhiyun buf[2] = temp1;
683*4882a593Smuzhiyun buf[3] = temp0;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE0C, buf[0]);
686*4882a593Smuzhiyun if (ret)
687*4882a593Smuzhiyun return ret;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE0D, buf[1]);
690*4882a593Smuzhiyun if (ret)
691*4882a593Smuzhiyun return ret;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE0E, buf[2]);
694*4882a593Smuzhiyun if (ret)
695*4882a593Smuzhiyun return ret;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE0F, buf[3]);
698*4882a593Smuzhiyun if (ret)
699*4882a593Smuzhiyun return ret;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /*
702*4882a593Smuzhiyun * write NS_coeff1_8193Nu
703*4882a593Smuzhiyun */
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun temp0 = (u8) ((NS_coeff1_8193Nu & 0x000000FF));
706*4882a593Smuzhiyun temp1 = (u8) ((NS_coeff1_8193Nu & 0x0000FF00) >> 8);
707*4882a593Smuzhiyun temp2 = (u8) ((NS_coeff1_8193Nu & 0x00FFC000) >> 16);
708*4882a593Smuzhiyun temp3 = (u8) ((NS_coeff1_8193Nu & 0x03000000) >> 24);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /* big endian to make 8051 happy */
711*4882a593Smuzhiyun buf[0] = temp3;
712*4882a593Smuzhiyun buf[1] = temp2;
713*4882a593Smuzhiyun buf[2] = temp1;
714*4882a593Smuzhiyun buf[3] = temp0;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE10, buf[0]);
717*4882a593Smuzhiyun if (ret)
718*4882a593Smuzhiyun return ret;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE11, buf[1]);
721*4882a593Smuzhiyun if (ret)
722*4882a593Smuzhiyun return ret;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE12, buf[2]);
725*4882a593Smuzhiyun if (ret)
726*4882a593Smuzhiyun return ret;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE13, buf[3]);
729*4882a593Smuzhiyun if (ret)
730*4882a593Smuzhiyun return ret;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /*
733*4882a593Smuzhiyun * write NS_coeff2_8k
734*4882a593Smuzhiyun */
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun temp0 = (u8) ((NS_coeff2_8k & 0x0000003F));
737*4882a593Smuzhiyun temp1 = (u8) ((NS_coeff2_8k & 0x00003FC0) >> 6);
738*4882a593Smuzhiyun temp2 = (u8) ((NS_coeff2_8k & 0x003FC000) >> 14);
739*4882a593Smuzhiyun temp3 = (u8) ((NS_coeff2_8k & 0x01C00000) >> 22);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* big endian to make 8051 happy */
742*4882a593Smuzhiyun buf[0] = temp3;
743*4882a593Smuzhiyun buf[1] = temp2;
744*4882a593Smuzhiyun buf[2] = temp1;
745*4882a593Smuzhiyun buf[3] = temp0;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE14, buf[0]);
748*4882a593Smuzhiyun if (ret)
749*4882a593Smuzhiyun return ret;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE15, buf[1]);
752*4882a593Smuzhiyun if (ret)
753*4882a593Smuzhiyun return ret;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE16, buf[2]);
756*4882a593Smuzhiyun if (ret)
757*4882a593Smuzhiyun return ret;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun ret = af9005_write_ofdm_register(d, 0xAE17, buf[3]);
760*4882a593Smuzhiyun return ret;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
af9005_fe_select_bw(struct dvb_usb_device * d,u32 bw)764*4882a593Smuzhiyun static int af9005_fe_select_bw(struct dvb_usb_device *d, u32 bw)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun u8 temp;
767*4882a593Smuzhiyun switch (bw) {
768*4882a593Smuzhiyun case 6000000:
769*4882a593Smuzhiyun temp = 0;
770*4882a593Smuzhiyun break;
771*4882a593Smuzhiyun case 7000000:
772*4882a593Smuzhiyun temp = 1;
773*4882a593Smuzhiyun break;
774*4882a593Smuzhiyun case 8000000:
775*4882a593Smuzhiyun temp = 2;
776*4882a593Smuzhiyun break;
777*4882a593Smuzhiyun default:
778*4882a593Smuzhiyun err("Invalid bandwidth %d.", bw);
779*4882a593Smuzhiyun return -EINVAL;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun return af9005_write_register_bits(d, xd_g_reg_bw, reg_bw_pos,
782*4882a593Smuzhiyun reg_bw_len, temp);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
af9005_fe_power(struct dvb_frontend * fe,int on)785*4882a593Smuzhiyun static int af9005_fe_power(struct dvb_frontend *fe, int on)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
788*4882a593Smuzhiyun u8 temp = on;
789*4882a593Smuzhiyun int ret;
790*4882a593Smuzhiyun deb_info("power %s tuner\n", on ? "on" : "off");
791*4882a593Smuzhiyun ret = af9005_send_command(state->d, 0x03, &temp, 1, NULL, 0);
792*4882a593Smuzhiyun return ret;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun static struct mt2060_config af9005_mt2060_config = {
796*4882a593Smuzhiyun 0xC0
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun static struct qt1010_config af9005_qt1010_config = {
800*4882a593Smuzhiyun 0xC4
801*4882a593Smuzhiyun };
802*4882a593Smuzhiyun
af9005_fe_init(struct dvb_frontend * fe)803*4882a593Smuzhiyun static int af9005_fe_init(struct dvb_frontend *fe)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
806*4882a593Smuzhiyun struct dvb_usb_adapter *adap = fe->dvb->priv;
807*4882a593Smuzhiyun int ret, i, scriptlen;
808*4882a593Smuzhiyun u8 temp, temp0 = 0, temp1 = 0, temp2 = 0;
809*4882a593Smuzhiyun u8 buf[2];
810*4882a593Smuzhiyun u16 if1;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun deb_info("in af9005_fe_init\n");
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /* reset */
815*4882a593Smuzhiyun deb_info("reset\n");
816*4882a593Smuzhiyun if ((ret =
817*4882a593Smuzhiyun af9005_write_register_bits(state->d, xd_I2C_reg_ofdm_rst_en,
818*4882a593Smuzhiyun 4, 1, 0x01)))
819*4882a593Smuzhiyun return ret;
820*4882a593Smuzhiyun if ((ret = af9005_write_ofdm_register(state->d, APO_REG_RESET, 0)))
821*4882a593Smuzhiyun return ret;
822*4882a593Smuzhiyun /* clear ofdm reset */
823*4882a593Smuzhiyun deb_info("clear ofdm reset\n");
824*4882a593Smuzhiyun for (i = 0; i < 150; i++) {
825*4882a593Smuzhiyun if ((ret =
826*4882a593Smuzhiyun af9005_read_ofdm_register(state->d,
827*4882a593Smuzhiyun xd_I2C_reg_ofdm_rst, &temp)))
828*4882a593Smuzhiyun return ret;
829*4882a593Smuzhiyun if (temp & (regmask[reg_ofdm_rst_len - 1] << reg_ofdm_rst_pos))
830*4882a593Smuzhiyun break;
831*4882a593Smuzhiyun msleep(10);
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun if (i == 150)
834*4882a593Smuzhiyun return -ETIMEDOUT;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun /*FIXME in the dump
837*4882a593Smuzhiyun write B200 A9
838*4882a593Smuzhiyun write xd_g_reg_ofsm_clk 7
839*4882a593Smuzhiyun read eepr c6 (2)
840*4882a593Smuzhiyun read eepr c7 (2)
841*4882a593Smuzhiyun misc ctrl 3 -> 1
842*4882a593Smuzhiyun read eepr ca (6)
843*4882a593Smuzhiyun write xd_g_reg_ofsm_clk 0
844*4882a593Smuzhiyun write B200 a1
845*4882a593Smuzhiyun */
846*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, 0xb200, 0xa9);
847*4882a593Smuzhiyun if (ret)
848*4882a593Smuzhiyun return ret;
849*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, xd_g_reg_ofsm_clk, 0x07);
850*4882a593Smuzhiyun if (ret)
851*4882a593Smuzhiyun return ret;
852*4882a593Smuzhiyun temp = 0x01;
853*4882a593Smuzhiyun ret = af9005_send_command(state->d, 0x03, &temp, 1, NULL, 0);
854*4882a593Smuzhiyun if (ret)
855*4882a593Smuzhiyun return ret;
856*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, xd_g_reg_ofsm_clk, 0x00);
857*4882a593Smuzhiyun if (ret)
858*4882a593Smuzhiyun return ret;
859*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, 0xb200, 0xa1);
860*4882a593Smuzhiyun if (ret)
861*4882a593Smuzhiyun return ret;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun temp = regmask[reg_ofdm_rst_len - 1] << reg_ofdm_rst_pos;
864*4882a593Smuzhiyun if ((ret =
865*4882a593Smuzhiyun af9005_write_register_bits(state->d, xd_I2C_reg_ofdm_rst,
866*4882a593Smuzhiyun reg_ofdm_rst_pos, reg_ofdm_rst_len, 1)))
867*4882a593Smuzhiyun return ret;
868*4882a593Smuzhiyun ret = af9005_write_register_bits(state->d, xd_I2C_reg_ofdm_rst,
869*4882a593Smuzhiyun reg_ofdm_rst_pos, reg_ofdm_rst_len, 0);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun if (ret)
872*4882a593Smuzhiyun return ret;
873*4882a593Smuzhiyun /* don't know what register aefc is, but this is what the windows driver does */
874*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, 0xaefc, 0);
875*4882a593Smuzhiyun if (ret)
876*4882a593Smuzhiyun return ret;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun /* set stand alone chip */
879*4882a593Smuzhiyun deb_info("set stand alone chip\n");
880*4882a593Smuzhiyun if ((ret =
881*4882a593Smuzhiyun af9005_write_register_bits(state->d, xd_p_reg_dca_stand_alone,
882*4882a593Smuzhiyun reg_dca_stand_alone_pos,
883*4882a593Smuzhiyun reg_dca_stand_alone_len, 1)))
884*4882a593Smuzhiyun return ret;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /* set dca upper & lower chip */
887*4882a593Smuzhiyun deb_info("set dca upper & lower chip\n");
888*4882a593Smuzhiyun if ((ret =
889*4882a593Smuzhiyun af9005_write_register_bits(state->d, xd_p_reg_dca_upper_chip,
890*4882a593Smuzhiyun reg_dca_upper_chip_pos,
891*4882a593Smuzhiyun reg_dca_upper_chip_len, 0)))
892*4882a593Smuzhiyun return ret;
893*4882a593Smuzhiyun if ((ret =
894*4882a593Smuzhiyun af9005_write_register_bits(state->d, xd_p_reg_dca_lower_chip,
895*4882a593Smuzhiyun reg_dca_lower_chip_pos,
896*4882a593Smuzhiyun reg_dca_lower_chip_len, 0)))
897*4882a593Smuzhiyun return ret;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /* set 2wire master clock to 0x14 (for 60KHz) */
900*4882a593Smuzhiyun deb_info("set 2wire master clock to 0x14 (for 60KHz)\n");
901*4882a593Smuzhiyun if ((ret =
902*4882a593Smuzhiyun af9005_write_ofdm_register(state->d, xd_I2C_i2c_m_period, 0x14)))
903*4882a593Smuzhiyun return ret;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun /* clear dca enable chip */
906*4882a593Smuzhiyun deb_info("clear dca enable chip\n");
907*4882a593Smuzhiyun if ((ret =
908*4882a593Smuzhiyun af9005_write_register_bits(state->d, xd_p_reg_dca_en,
909*4882a593Smuzhiyun reg_dca_en_pos, reg_dca_en_len, 0)))
910*4882a593Smuzhiyun return ret;
911*4882a593Smuzhiyun /* FIXME these are register bits, but I don't know which ones */
912*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, 0xa16c, 1);
913*4882a593Smuzhiyun if (ret)
914*4882a593Smuzhiyun return ret;
915*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, 0xa3c1, 0);
916*4882a593Smuzhiyun if (ret)
917*4882a593Smuzhiyun return ret;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /* init other parameters: program cfoe and select bandwidth */
920*4882a593Smuzhiyun deb_info("program cfoe\n");
921*4882a593Smuzhiyun ret = af9005_fe_program_cfoe(state->d, 6000000);
922*4882a593Smuzhiyun if (ret)
923*4882a593Smuzhiyun return ret;
924*4882a593Smuzhiyun /* set read-update bit for modulation */
925*4882a593Smuzhiyun deb_info("set read-update bit for modulation\n");
926*4882a593Smuzhiyun if ((ret =
927*4882a593Smuzhiyun af9005_write_register_bits(state->d, xd_p_reg_feq_read_update,
928*4882a593Smuzhiyun reg_feq_read_update_pos,
929*4882a593Smuzhiyun reg_feq_read_update_len, 1)))
930*4882a593Smuzhiyun return ret;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /* sample code has a set MPEG TS code here
933*4882a593Smuzhiyun but sniffing reveals that it doesn't do it */
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* set read-update bit to 1 for DCA modulation */
936*4882a593Smuzhiyun deb_info("set read-update bit 1 for DCA modulation\n");
937*4882a593Smuzhiyun if ((ret =
938*4882a593Smuzhiyun af9005_write_register_bits(state->d, xd_p_reg_dca_read_update,
939*4882a593Smuzhiyun reg_dca_read_update_pos,
940*4882a593Smuzhiyun reg_dca_read_update_len, 1)))
941*4882a593Smuzhiyun return ret;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* enable fec monitor */
944*4882a593Smuzhiyun deb_info("enable fec monitor\n");
945*4882a593Smuzhiyun if ((ret =
946*4882a593Smuzhiyun af9005_write_register_bits(state->d, xd_p_fec_vtb_rsd_mon_en,
947*4882a593Smuzhiyun fec_vtb_rsd_mon_en_pos,
948*4882a593Smuzhiyun fec_vtb_rsd_mon_en_len, 1)))
949*4882a593Smuzhiyun return ret;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* FIXME should be register bits, I don't know which ones */
952*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, 0xa601, 0);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* set api_retrain_never_freeze */
955*4882a593Smuzhiyun deb_info("set api_retrain_never_freeze\n");
956*4882a593Smuzhiyun if ((ret = af9005_write_ofdm_register(state->d, 0xaefb, 0x01)))
957*4882a593Smuzhiyun return ret;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* load init script */
960*4882a593Smuzhiyun deb_info("load init script\n");
961*4882a593Smuzhiyun scriptlen = sizeof(script) / sizeof(RegDesc);
962*4882a593Smuzhiyun for (i = 0; i < scriptlen; i++) {
963*4882a593Smuzhiyun if ((ret =
964*4882a593Smuzhiyun af9005_write_register_bits(state->d, script[i].reg,
965*4882a593Smuzhiyun script[i].pos,
966*4882a593Smuzhiyun script[i].len, script[i].val)))
967*4882a593Smuzhiyun return ret;
968*4882a593Smuzhiyun /* save 3 bytes of original fcw */
969*4882a593Smuzhiyun if (script[i].reg == 0xae18)
970*4882a593Smuzhiyun temp2 = script[i].val;
971*4882a593Smuzhiyun if (script[i].reg == 0xae19)
972*4882a593Smuzhiyun temp1 = script[i].val;
973*4882a593Smuzhiyun if (script[i].reg == 0xae1a)
974*4882a593Smuzhiyun temp0 = script[i].val;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* save original unplug threshold */
977*4882a593Smuzhiyun if (script[i].reg == xd_p_reg_unplug_th)
978*4882a593Smuzhiyun state->original_if_unplug_th = script[i].val;
979*4882a593Smuzhiyun if (script[i].reg == xd_p_reg_unplug_rf_gain_th)
980*4882a593Smuzhiyun state->original_rf_unplug_th = script[i].val;
981*4882a593Smuzhiyun if (script[i].reg == xd_p_reg_unplug_dtop_if_gain_th)
982*4882a593Smuzhiyun state->original_dtop_if_unplug_th = script[i].val;
983*4882a593Smuzhiyun if (script[i].reg == xd_p_reg_unplug_dtop_rf_gain_th)
984*4882a593Smuzhiyun state->original_dtop_rf_unplug_th = script[i].val;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun state->original_fcw =
988*4882a593Smuzhiyun ((u32) temp2 << 16) + ((u32) temp1 << 8) + (u32) temp0;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun /* save original TOPs */
992*4882a593Smuzhiyun deb_info("save original TOPs\n");
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun /* RF TOP */
995*4882a593Smuzhiyun ret =
996*4882a593Smuzhiyun af9005_read_word_agc(state->d,
997*4882a593Smuzhiyun xd_p_reg_aagc_rf_top_numerator_9_8,
998*4882a593Smuzhiyun xd_p_reg_aagc_rf_top_numerator_7_0, 0, 2,
999*4882a593Smuzhiyun &state->original_rf_top);
1000*4882a593Smuzhiyun if (ret)
1001*4882a593Smuzhiyun return ret;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun /* IF TOP */
1004*4882a593Smuzhiyun ret =
1005*4882a593Smuzhiyun af9005_read_word_agc(state->d,
1006*4882a593Smuzhiyun xd_p_reg_aagc_if_top_numerator_9_8,
1007*4882a593Smuzhiyun xd_p_reg_aagc_if_top_numerator_7_0, 0, 2,
1008*4882a593Smuzhiyun &state->original_if_top);
1009*4882a593Smuzhiyun if (ret)
1010*4882a593Smuzhiyun return ret;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /* ACI 0 IF TOP */
1013*4882a593Smuzhiyun ret =
1014*4882a593Smuzhiyun af9005_read_word_agc(state->d, 0xA60E, 0xA60A, 4, 2,
1015*4882a593Smuzhiyun &state->original_aci0_if_top);
1016*4882a593Smuzhiyun if (ret)
1017*4882a593Smuzhiyun return ret;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun /* ACI 1 IF TOP */
1020*4882a593Smuzhiyun ret =
1021*4882a593Smuzhiyun af9005_read_word_agc(state->d, 0xA60E, 0xA60B, 6, 2,
1022*4882a593Smuzhiyun &state->original_aci1_if_top);
1023*4882a593Smuzhiyun if (ret)
1024*4882a593Smuzhiyun return ret;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* attach tuner and init */
1027*4882a593Smuzhiyun if (fe->ops.tuner_ops.release == NULL) {
1028*4882a593Smuzhiyun /* read tuner and board id from eeprom */
1029*4882a593Smuzhiyun ret = af9005_read_eeprom(adap->dev, 0xc6, buf, 2);
1030*4882a593Smuzhiyun if (ret) {
1031*4882a593Smuzhiyun err("Impossible to read EEPROM\n");
1032*4882a593Smuzhiyun return ret;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun deb_info("Tuner id %d, board id %d\n", buf[0], buf[1]);
1035*4882a593Smuzhiyun switch (buf[0]) {
1036*4882a593Smuzhiyun case 2: /* MT2060 */
1037*4882a593Smuzhiyun /* read if1 from eeprom */
1038*4882a593Smuzhiyun ret = af9005_read_eeprom(adap->dev, 0xc8, buf, 2);
1039*4882a593Smuzhiyun if (ret) {
1040*4882a593Smuzhiyun err("Impossible to read EEPROM\n");
1041*4882a593Smuzhiyun return ret;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun if1 = (u16) (buf[0] << 8) + buf[1];
1044*4882a593Smuzhiyun if (dvb_attach(mt2060_attach, fe, &adap->dev->i2c_adap,
1045*4882a593Smuzhiyun &af9005_mt2060_config, if1) == NULL) {
1046*4882a593Smuzhiyun deb_info("MT2060 attach failed\n");
1047*4882a593Smuzhiyun return -ENODEV;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun break;
1050*4882a593Smuzhiyun case 3: /* QT1010 */
1051*4882a593Smuzhiyun case 9: /* QT1010B */
1052*4882a593Smuzhiyun if (dvb_attach(qt1010_attach, fe, &adap->dev->i2c_adap,
1053*4882a593Smuzhiyun &af9005_qt1010_config) ==NULL) {
1054*4882a593Smuzhiyun deb_info("QT1010 attach failed\n");
1055*4882a593Smuzhiyun return -ENODEV;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun break;
1058*4882a593Smuzhiyun default:
1059*4882a593Smuzhiyun err("Unsupported tuner type %d", buf[0]);
1060*4882a593Smuzhiyun return -ENODEV;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun ret = fe->ops.tuner_ops.init(fe);
1063*4882a593Smuzhiyun if (ret)
1064*4882a593Smuzhiyun return ret;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun deb_info("profit!\n");
1068*4882a593Smuzhiyun return 0;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
af9005_fe_sleep(struct dvb_frontend * fe)1071*4882a593Smuzhiyun static int af9005_fe_sleep(struct dvb_frontend *fe)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun return af9005_fe_power(fe, 0);
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
af9005_ts_bus_ctrl(struct dvb_frontend * fe,int acquire)1076*4882a593Smuzhiyun static int af9005_ts_bus_ctrl(struct dvb_frontend *fe, int acquire)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun if (acquire) {
1081*4882a593Smuzhiyun state->opened++;
1082*4882a593Smuzhiyun } else {
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun state->opened--;
1085*4882a593Smuzhiyun if (!state->opened)
1086*4882a593Smuzhiyun af9005_led_control(state->d, 0);
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun return 0;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
af9005_fe_set_frontend(struct dvb_frontend * fe)1091*4882a593Smuzhiyun static int af9005_fe_set_frontend(struct dvb_frontend *fe)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun struct dtv_frontend_properties *fep = &fe->dtv_property_cache;
1094*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
1095*4882a593Smuzhiyun int ret;
1096*4882a593Smuzhiyun u8 temp, temp0, temp1, temp2;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun deb_info("af9005_fe_set_frontend freq %d bw %d\n", fep->frequency,
1099*4882a593Smuzhiyun fep->bandwidth_hz);
1100*4882a593Smuzhiyun if (fe->ops.tuner_ops.release == NULL) {
1101*4882a593Smuzhiyun err("Tuner not attached");
1102*4882a593Smuzhiyun return -ENODEV;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun deb_info("turn off led\n");
1106*4882a593Smuzhiyun /* not in the log */
1107*4882a593Smuzhiyun ret = af9005_led_control(state->d, 0);
1108*4882a593Smuzhiyun if (ret)
1109*4882a593Smuzhiyun return ret;
1110*4882a593Smuzhiyun /* not sure about the bits */
1111*4882a593Smuzhiyun ret = af9005_write_register_bits(state->d, XD_MP2IF_MISC, 2, 1, 0);
1112*4882a593Smuzhiyun if (ret)
1113*4882a593Smuzhiyun return ret;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun /* set FCW to default value */
1116*4882a593Smuzhiyun deb_info("set FCW to default value\n");
1117*4882a593Smuzhiyun temp0 = (u8) (state->original_fcw & 0x000000ff);
1118*4882a593Smuzhiyun temp1 = (u8) ((state->original_fcw & 0x0000ff00) >> 8);
1119*4882a593Smuzhiyun temp2 = (u8) ((state->original_fcw & 0x00ff0000) >> 16);
1120*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, 0xae1a, temp0);
1121*4882a593Smuzhiyun if (ret)
1122*4882a593Smuzhiyun return ret;
1123*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, 0xae19, temp1);
1124*4882a593Smuzhiyun if (ret)
1125*4882a593Smuzhiyun return ret;
1126*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, 0xae18, temp2);
1127*4882a593Smuzhiyun if (ret)
1128*4882a593Smuzhiyun return ret;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /* restore original TOPs */
1131*4882a593Smuzhiyun deb_info("restore original TOPs\n");
1132*4882a593Smuzhiyun ret =
1133*4882a593Smuzhiyun af9005_write_word_agc(state->d,
1134*4882a593Smuzhiyun xd_p_reg_aagc_rf_top_numerator_9_8,
1135*4882a593Smuzhiyun xd_p_reg_aagc_rf_top_numerator_7_0, 0, 2,
1136*4882a593Smuzhiyun state->original_rf_top);
1137*4882a593Smuzhiyun if (ret)
1138*4882a593Smuzhiyun return ret;
1139*4882a593Smuzhiyun ret =
1140*4882a593Smuzhiyun af9005_write_word_agc(state->d,
1141*4882a593Smuzhiyun xd_p_reg_aagc_if_top_numerator_9_8,
1142*4882a593Smuzhiyun xd_p_reg_aagc_if_top_numerator_7_0, 0, 2,
1143*4882a593Smuzhiyun state->original_if_top);
1144*4882a593Smuzhiyun if (ret)
1145*4882a593Smuzhiyun return ret;
1146*4882a593Smuzhiyun ret =
1147*4882a593Smuzhiyun af9005_write_word_agc(state->d, 0xA60E, 0xA60A, 4, 2,
1148*4882a593Smuzhiyun state->original_aci0_if_top);
1149*4882a593Smuzhiyun if (ret)
1150*4882a593Smuzhiyun return ret;
1151*4882a593Smuzhiyun ret =
1152*4882a593Smuzhiyun af9005_write_word_agc(state->d, 0xA60E, 0xA60B, 6, 2,
1153*4882a593Smuzhiyun state->original_aci1_if_top);
1154*4882a593Smuzhiyun if (ret)
1155*4882a593Smuzhiyun return ret;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* select bandwidth */
1158*4882a593Smuzhiyun deb_info("select bandwidth");
1159*4882a593Smuzhiyun ret = af9005_fe_select_bw(state->d, fep->bandwidth_hz);
1160*4882a593Smuzhiyun if (ret)
1161*4882a593Smuzhiyun return ret;
1162*4882a593Smuzhiyun ret = af9005_fe_program_cfoe(state->d, fep->bandwidth_hz);
1163*4882a593Smuzhiyun if (ret)
1164*4882a593Smuzhiyun return ret;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /* clear easy mode flag */
1167*4882a593Smuzhiyun deb_info("clear easy mode flag\n");
1168*4882a593Smuzhiyun ret = af9005_write_ofdm_register(state->d, 0xaefd, 0);
1169*4882a593Smuzhiyun if (ret)
1170*4882a593Smuzhiyun return ret;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /* set unplug threshold to original value */
1173*4882a593Smuzhiyun deb_info("set unplug threshold to original value\n");
1174*4882a593Smuzhiyun ret =
1175*4882a593Smuzhiyun af9005_write_ofdm_register(state->d, xd_p_reg_unplug_th,
1176*4882a593Smuzhiyun state->original_if_unplug_th);
1177*4882a593Smuzhiyun if (ret)
1178*4882a593Smuzhiyun return ret;
1179*4882a593Smuzhiyun /* set tuner */
1180*4882a593Smuzhiyun deb_info("set tuner\n");
1181*4882a593Smuzhiyun ret = fe->ops.tuner_ops.set_params(fe);
1182*4882a593Smuzhiyun if (ret)
1183*4882a593Smuzhiyun return ret;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* trigger ofsm */
1186*4882a593Smuzhiyun deb_info("trigger ofsm\n");
1187*4882a593Smuzhiyun temp = 0;
1188*4882a593Smuzhiyun ret = af9005_write_tuner_registers(state->d, 0xffff, &temp, 1);
1189*4882a593Smuzhiyun if (ret)
1190*4882a593Smuzhiyun return ret;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun /* clear retrain and freeze flag */
1193*4882a593Smuzhiyun deb_info("clear retrain and freeze flag\n");
1194*4882a593Smuzhiyun ret =
1195*4882a593Smuzhiyun af9005_write_register_bits(state->d,
1196*4882a593Smuzhiyun xd_p_reg_api_retrain_request,
1197*4882a593Smuzhiyun reg_api_retrain_request_pos, 2, 0);
1198*4882a593Smuzhiyun if (ret)
1199*4882a593Smuzhiyun return ret;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /* reset pre viterbi and post viterbi registers and statistics */
1202*4882a593Smuzhiyun af9005_reset_pre_viterbi(fe);
1203*4882a593Smuzhiyun af9005_reset_post_viterbi(fe);
1204*4882a593Smuzhiyun state->pre_vit_error_count = 0;
1205*4882a593Smuzhiyun state->pre_vit_bit_count = 0;
1206*4882a593Smuzhiyun state->ber = 0;
1207*4882a593Smuzhiyun state->post_vit_error_count = 0;
1208*4882a593Smuzhiyun /* state->unc = 0; commented out since it should be ever increasing */
1209*4882a593Smuzhiyun state->abort_count = 0;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun state->next_status_check = jiffies;
1212*4882a593Smuzhiyun state->strong = -1;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun return 0;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
af9005_fe_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * fep)1217*4882a593Smuzhiyun static int af9005_fe_get_frontend(struct dvb_frontend *fe,
1218*4882a593Smuzhiyun struct dtv_frontend_properties *fep)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun struct af9005_fe_state *state = fe->demodulator_priv;
1221*4882a593Smuzhiyun int ret;
1222*4882a593Smuzhiyun u8 temp;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun /* mode */
1225*4882a593Smuzhiyun ret =
1226*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_g_reg_tpsd_const,
1227*4882a593Smuzhiyun reg_tpsd_const_pos, reg_tpsd_const_len,
1228*4882a593Smuzhiyun &temp);
1229*4882a593Smuzhiyun if (ret)
1230*4882a593Smuzhiyun return ret;
1231*4882a593Smuzhiyun deb_info("===== fe_get_frontend_legacy = =============\n");
1232*4882a593Smuzhiyun deb_info("CONSTELLATION ");
1233*4882a593Smuzhiyun switch (temp) {
1234*4882a593Smuzhiyun case 0:
1235*4882a593Smuzhiyun fep->modulation = QPSK;
1236*4882a593Smuzhiyun deb_info("QPSK\n");
1237*4882a593Smuzhiyun break;
1238*4882a593Smuzhiyun case 1:
1239*4882a593Smuzhiyun fep->modulation = QAM_16;
1240*4882a593Smuzhiyun deb_info("QAM_16\n");
1241*4882a593Smuzhiyun break;
1242*4882a593Smuzhiyun case 2:
1243*4882a593Smuzhiyun fep->modulation = QAM_64;
1244*4882a593Smuzhiyun deb_info("QAM_64\n");
1245*4882a593Smuzhiyun break;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun /* tps hierarchy and alpha value */
1249*4882a593Smuzhiyun ret =
1250*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_g_reg_tpsd_hier,
1251*4882a593Smuzhiyun reg_tpsd_hier_pos, reg_tpsd_hier_len,
1252*4882a593Smuzhiyun &temp);
1253*4882a593Smuzhiyun if (ret)
1254*4882a593Smuzhiyun return ret;
1255*4882a593Smuzhiyun deb_info("HIERARCHY ");
1256*4882a593Smuzhiyun switch (temp) {
1257*4882a593Smuzhiyun case 0:
1258*4882a593Smuzhiyun fep->hierarchy = HIERARCHY_NONE;
1259*4882a593Smuzhiyun deb_info("NONE\n");
1260*4882a593Smuzhiyun break;
1261*4882a593Smuzhiyun case 1:
1262*4882a593Smuzhiyun fep->hierarchy = HIERARCHY_1;
1263*4882a593Smuzhiyun deb_info("1\n");
1264*4882a593Smuzhiyun break;
1265*4882a593Smuzhiyun case 2:
1266*4882a593Smuzhiyun fep->hierarchy = HIERARCHY_2;
1267*4882a593Smuzhiyun deb_info("2\n");
1268*4882a593Smuzhiyun break;
1269*4882a593Smuzhiyun case 3:
1270*4882a593Smuzhiyun fep->hierarchy = HIERARCHY_4;
1271*4882a593Smuzhiyun deb_info("4\n");
1272*4882a593Smuzhiyun break;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun /* high/low priority */
1276*4882a593Smuzhiyun ret =
1277*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_g_reg_dec_pri,
1278*4882a593Smuzhiyun reg_dec_pri_pos, reg_dec_pri_len, &temp);
1279*4882a593Smuzhiyun if (ret)
1280*4882a593Smuzhiyun return ret;
1281*4882a593Smuzhiyun /* if temp is set = high priority */
1282*4882a593Smuzhiyun deb_info("PRIORITY %s\n", temp ? "high" : "low");
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun /* high coderate */
1285*4882a593Smuzhiyun ret =
1286*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_g_reg_tpsd_hpcr,
1287*4882a593Smuzhiyun reg_tpsd_hpcr_pos, reg_tpsd_hpcr_len,
1288*4882a593Smuzhiyun &temp);
1289*4882a593Smuzhiyun if (ret)
1290*4882a593Smuzhiyun return ret;
1291*4882a593Smuzhiyun deb_info("CODERATE HP ");
1292*4882a593Smuzhiyun switch (temp) {
1293*4882a593Smuzhiyun case 0:
1294*4882a593Smuzhiyun fep->code_rate_HP = FEC_1_2;
1295*4882a593Smuzhiyun deb_info("FEC_1_2\n");
1296*4882a593Smuzhiyun break;
1297*4882a593Smuzhiyun case 1:
1298*4882a593Smuzhiyun fep->code_rate_HP = FEC_2_3;
1299*4882a593Smuzhiyun deb_info("FEC_2_3\n");
1300*4882a593Smuzhiyun break;
1301*4882a593Smuzhiyun case 2:
1302*4882a593Smuzhiyun fep->code_rate_HP = FEC_3_4;
1303*4882a593Smuzhiyun deb_info("FEC_3_4\n");
1304*4882a593Smuzhiyun break;
1305*4882a593Smuzhiyun case 3:
1306*4882a593Smuzhiyun fep->code_rate_HP = FEC_5_6;
1307*4882a593Smuzhiyun deb_info("FEC_5_6\n");
1308*4882a593Smuzhiyun break;
1309*4882a593Smuzhiyun case 4:
1310*4882a593Smuzhiyun fep->code_rate_HP = FEC_7_8;
1311*4882a593Smuzhiyun deb_info("FEC_7_8\n");
1312*4882a593Smuzhiyun break;
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun /* low coderate */
1316*4882a593Smuzhiyun ret =
1317*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_g_reg_tpsd_lpcr,
1318*4882a593Smuzhiyun reg_tpsd_lpcr_pos, reg_tpsd_lpcr_len,
1319*4882a593Smuzhiyun &temp);
1320*4882a593Smuzhiyun if (ret)
1321*4882a593Smuzhiyun return ret;
1322*4882a593Smuzhiyun deb_info("CODERATE LP ");
1323*4882a593Smuzhiyun switch (temp) {
1324*4882a593Smuzhiyun case 0:
1325*4882a593Smuzhiyun fep->code_rate_LP = FEC_1_2;
1326*4882a593Smuzhiyun deb_info("FEC_1_2\n");
1327*4882a593Smuzhiyun break;
1328*4882a593Smuzhiyun case 1:
1329*4882a593Smuzhiyun fep->code_rate_LP = FEC_2_3;
1330*4882a593Smuzhiyun deb_info("FEC_2_3\n");
1331*4882a593Smuzhiyun break;
1332*4882a593Smuzhiyun case 2:
1333*4882a593Smuzhiyun fep->code_rate_LP = FEC_3_4;
1334*4882a593Smuzhiyun deb_info("FEC_3_4\n");
1335*4882a593Smuzhiyun break;
1336*4882a593Smuzhiyun case 3:
1337*4882a593Smuzhiyun fep->code_rate_LP = FEC_5_6;
1338*4882a593Smuzhiyun deb_info("FEC_5_6\n");
1339*4882a593Smuzhiyun break;
1340*4882a593Smuzhiyun case 4:
1341*4882a593Smuzhiyun fep->code_rate_LP = FEC_7_8;
1342*4882a593Smuzhiyun deb_info("FEC_7_8\n");
1343*4882a593Smuzhiyun break;
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun /* guard interval */
1347*4882a593Smuzhiyun ret =
1348*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_g_reg_tpsd_gi,
1349*4882a593Smuzhiyun reg_tpsd_gi_pos, reg_tpsd_gi_len, &temp);
1350*4882a593Smuzhiyun if (ret)
1351*4882a593Smuzhiyun return ret;
1352*4882a593Smuzhiyun deb_info("GUARD INTERVAL ");
1353*4882a593Smuzhiyun switch (temp) {
1354*4882a593Smuzhiyun case 0:
1355*4882a593Smuzhiyun fep->guard_interval = GUARD_INTERVAL_1_32;
1356*4882a593Smuzhiyun deb_info("1_32\n");
1357*4882a593Smuzhiyun break;
1358*4882a593Smuzhiyun case 1:
1359*4882a593Smuzhiyun fep->guard_interval = GUARD_INTERVAL_1_16;
1360*4882a593Smuzhiyun deb_info("1_16\n");
1361*4882a593Smuzhiyun break;
1362*4882a593Smuzhiyun case 2:
1363*4882a593Smuzhiyun fep->guard_interval = GUARD_INTERVAL_1_8;
1364*4882a593Smuzhiyun deb_info("1_8\n");
1365*4882a593Smuzhiyun break;
1366*4882a593Smuzhiyun case 3:
1367*4882a593Smuzhiyun fep->guard_interval = GUARD_INTERVAL_1_4;
1368*4882a593Smuzhiyun deb_info("1_4\n");
1369*4882a593Smuzhiyun break;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun /* fft */
1373*4882a593Smuzhiyun ret =
1374*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_g_reg_tpsd_txmod,
1375*4882a593Smuzhiyun reg_tpsd_txmod_pos, reg_tpsd_txmod_len,
1376*4882a593Smuzhiyun &temp);
1377*4882a593Smuzhiyun if (ret)
1378*4882a593Smuzhiyun return ret;
1379*4882a593Smuzhiyun deb_info("TRANSMISSION MODE ");
1380*4882a593Smuzhiyun switch (temp) {
1381*4882a593Smuzhiyun case 0:
1382*4882a593Smuzhiyun fep->transmission_mode = TRANSMISSION_MODE_2K;
1383*4882a593Smuzhiyun deb_info("2K\n");
1384*4882a593Smuzhiyun break;
1385*4882a593Smuzhiyun case 1:
1386*4882a593Smuzhiyun fep->transmission_mode = TRANSMISSION_MODE_8K;
1387*4882a593Smuzhiyun deb_info("8K\n");
1388*4882a593Smuzhiyun break;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun /* bandwidth */
1392*4882a593Smuzhiyun ret =
1393*4882a593Smuzhiyun af9005_read_register_bits(state->d, xd_g_reg_bw, reg_bw_pos,
1394*4882a593Smuzhiyun reg_bw_len, &temp);
1395*4882a593Smuzhiyun deb_info("BANDWIDTH ");
1396*4882a593Smuzhiyun switch (temp) {
1397*4882a593Smuzhiyun case 0:
1398*4882a593Smuzhiyun fep->bandwidth_hz = 6000000;
1399*4882a593Smuzhiyun deb_info("6\n");
1400*4882a593Smuzhiyun break;
1401*4882a593Smuzhiyun case 1:
1402*4882a593Smuzhiyun fep->bandwidth_hz = 7000000;
1403*4882a593Smuzhiyun deb_info("7\n");
1404*4882a593Smuzhiyun break;
1405*4882a593Smuzhiyun case 2:
1406*4882a593Smuzhiyun fep->bandwidth_hz = 8000000;
1407*4882a593Smuzhiyun deb_info("8\n");
1408*4882a593Smuzhiyun break;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun return 0;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun
af9005_fe_release(struct dvb_frontend * fe)1413*4882a593Smuzhiyun static void af9005_fe_release(struct dvb_frontend *fe)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun struct af9005_fe_state *state =
1416*4882a593Smuzhiyun (struct af9005_fe_state *)fe->demodulator_priv;
1417*4882a593Smuzhiyun kfree(state);
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun static const struct dvb_frontend_ops af9005_fe_ops;
1421*4882a593Smuzhiyun
af9005_fe_attach(struct dvb_usb_device * d)1422*4882a593Smuzhiyun struct dvb_frontend *af9005_fe_attach(struct dvb_usb_device *d)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun struct af9005_fe_state *state = NULL;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun /* allocate memory for the internal state */
1427*4882a593Smuzhiyun state = kzalloc(sizeof(struct af9005_fe_state), GFP_KERNEL);
1428*4882a593Smuzhiyun if (state == NULL)
1429*4882a593Smuzhiyun goto error;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun deb_info("attaching frontend af9005\n");
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun state->d = d;
1434*4882a593Smuzhiyun state->opened = 0;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun memcpy(&state->frontend.ops, &af9005_fe_ops,
1437*4882a593Smuzhiyun sizeof(struct dvb_frontend_ops));
1438*4882a593Smuzhiyun state->frontend.demodulator_priv = state;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun return &state->frontend;
1441*4882a593Smuzhiyun error:
1442*4882a593Smuzhiyun return NULL;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun static const struct dvb_frontend_ops af9005_fe_ops = {
1446*4882a593Smuzhiyun .delsys = { SYS_DVBT },
1447*4882a593Smuzhiyun .info = {
1448*4882a593Smuzhiyun .name = "AF9005 USB DVB-T",
1449*4882a593Smuzhiyun .frequency_min_hz = 44250 * kHz,
1450*4882a593Smuzhiyun .frequency_max_hz = 867250 * kHz,
1451*4882a593Smuzhiyun .frequency_stepsize_hz = 250 * kHz,
1452*4882a593Smuzhiyun .caps = FE_CAN_INVERSION_AUTO |
1453*4882a593Smuzhiyun FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
1454*4882a593Smuzhiyun FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
1455*4882a593Smuzhiyun FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 |
1456*4882a593Smuzhiyun FE_CAN_QAM_AUTO | FE_CAN_TRANSMISSION_MODE_AUTO |
1457*4882a593Smuzhiyun FE_CAN_GUARD_INTERVAL_AUTO | FE_CAN_RECOVER |
1458*4882a593Smuzhiyun FE_CAN_HIERARCHY_AUTO,
1459*4882a593Smuzhiyun },
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun .release = af9005_fe_release,
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun .init = af9005_fe_init,
1464*4882a593Smuzhiyun .sleep = af9005_fe_sleep,
1465*4882a593Smuzhiyun .ts_bus_ctrl = af9005_ts_bus_ctrl,
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun .set_frontend = af9005_fe_set_frontend,
1468*4882a593Smuzhiyun .get_frontend = af9005_fe_get_frontend,
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun .read_status = af9005_fe_read_status,
1471*4882a593Smuzhiyun .read_ber = af9005_fe_read_ber,
1472*4882a593Smuzhiyun .read_signal_strength = af9005_fe_read_signal_strength,
1473*4882a593Smuzhiyun .read_snr = af9005_fe_read_snr,
1474*4882a593Smuzhiyun .read_ucblocks = af9005_fe_read_unc_blocks,
1475*4882a593Smuzhiyun };
1476