xref: /OK3568_Linux_fs/kernel/drivers/media/usb/dvb-usb-v2/rtl28xxu.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Realtek RTL28xxU DVB USB driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2009 Antti Palosaari <crope@iki.fi>
6*4882a593Smuzhiyun  * Copyright (C) 2011 Antti Palosaari <crope@iki.fi>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef RTL28XXU_H
10*4882a593Smuzhiyun #define RTL28XXU_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "dvb_usb.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "rtl2830.h"
17*4882a593Smuzhiyun #include "rtl2832.h"
18*4882a593Smuzhiyun #include "rtl2832_sdr.h"
19*4882a593Smuzhiyun #include "mn88472.h"
20*4882a593Smuzhiyun #include "mn88473.h"
21*4882a593Smuzhiyun #include "cxd2841er.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "qt1010.h"
24*4882a593Smuzhiyun #include "mt2060.h"
25*4882a593Smuzhiyun #include "mxl5005s.h"
26*4882a593Smuzhiyun #include "fc0012.h"
27*4882a593Smuzhiyun #include "fc0013.h"
28*4882a593Smuzhiyun #include "e4000.h"
29*4882a593Smuzhiyun #include "fc2580.h"
30*4882a593Smuzhiyun #include "tua9001.h"
31*4882a593Smuzhiyun #include "r820t.h"
32*4882a593Smuzhiyun #include "si2168.h"
33*4882a593Smuzhiyun #include "si2157.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * USB commands
37*4882a593Smuzhiyun  * (usb_control_msg() index parameter)
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define DEMOD            0x0000
41*4882a593Smuzhiyun #define USB              0x0100
42*4882a593Smuzhiyun #define SYS              0x0200
43*4882a593Smuzhiyun #define I2C              0x0300
44*4882a593Smuzhiyun #define I2C_DA           0x0600
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define CMD_WR_FLAG      0x0010
47*4882a593Smuzhiyun #define CMD_DEMOD_RD     0x0000
48*4882a593Smuzhiyun #define CMD_DEMOD_WR     0x0010
49*4882a593Smuzhiyun #define CMD_USB_RD       0x0100
50*4882a593Smuzhiyun #define CMD_USB_WR       0x0110
51*4882a593Smuzhiyun #define CMD_SYS_RD       0x0200
52*4882a593Smuzhiyun #define CMD_IR_RD        0x0201
53*4882a593Smuzhiyun #define CMD_IR_WR        0x0211
54*4882a593Smuzhiyun #define CMD_SYS_WR       0x0210
55*4882a593Smuzhiyun #define CMD_I2C_RD       0x0300
56*4882a593Smuzhiyun #define CMD_I2C_WR       0x0310
57*4882a593Smuzhiyun #define CMD_I2C_DA_RD    0x0600
58*4882a593Smuzhiyun #define CMD_I2C_DA_WR    0x0610
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct rtl28xxu_dev {
62*4882a593Smuzhiyun 	u8 buf[128];
63*4882a593Smuzhiyun 	u8 chip_id;
64*4882a593Smuzhiyun 	u8 tuner;
65*4882a593Smuzhiyun 	char *tuner_name;
66*4882a593Smuzhiyun 	u8 page; /* integrated demod active register page */
67*4882a593Smuzhiyun 	struct i2c_adapter *demod_i2c_adapter;
68*4882a593Smuzhiyun 	bool rc_active;
69*4882a593Smuzhiyun 	bool new_i2c_write;
70*4882a593Smuzhiyun 	struct i2c_client *i2c_client_demod;
71*4882a593Smuzhiyun 	struct i2c_client *i2c_client_tuner;
72*4882a593Smuzhiyun 	struct i2c_client *i2c_client_slave_demod;
73*4882a593Smuzhiyun 	struct platform_device *platform_device_sdr;
74*4882a593Smuzhiyun 	#define SLAVE_DEMOD_NONE           0
75*4882a593Smuzhiyun 	#define SLAVE_DEMOD_MN88472        1
76*4882a593Smuzhiyun 	#define SLAVE_DEMOD_MN88473        2
77*4882a593Smuzhiyun 	#define SLAVE_DEMOD_SI2168         3
78*4882a593Smuzhiyun 	#define SLAVE_DEMOD_CXD2837ER      4
79*4882a593Smuzhiyun 	unsigned int slave_demod:3;
80*4882a593Smuzhiyun 	union {
81*4882a593Smuzhiyun 		struct rtl2830_platform_data rtl2830_platform_data;
82*4882a593Smuzhiyun 		struct rtl2832_platform_data rtl2832_platform_data;
83*4882a593Smuzhiyun 	};
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun enum rtl28xxu_chip_id {
87*4882a593Smuzhiyun 	CHIP_ID_NONE,
88*4882a593Smuzhiyun 	CHIP_ID_RTL2831U,
89*4882a593Smuzhiyun 	CHIP_ID_RTL2832U,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* XXX: Hack. This must be keep sync with rtl2832 demod driver. */
93*4882a593Smuzhiyun enum rtl28xxu_tuner {
94*4882a593Smuzhiyun 	TUNER_NONE,
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	TUNER_RTL2830_QT1010          = 0x10,
97*4882a593Smuzhiyun 	TUNER_RTL2830_MT2060,
98*4882a593Smuzhiyun 	TUNER_RTL2830_MXL5005S,
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	TUNER_RTL2832_MT2266          = 0x20,
101*4882a593Smuzhiyun 	TUNER_RTL2832_FC2580,
102*4882a593Smuzhiyun 	TUNER_RTL2832_MT2063,
103*4882a593Smuzhiyun 	TUNER_RTL2832_MAX3543,
104*4882a593Smuzhiyun 	TUNER_RTL2832_TUA9001,
105*4882a593Smuzhiyun 	TUNER_RTL2832_MXL5007T,
106*4882a593Smuzhiyun 	TUNER_RTL2832_FC0012,
107*4882a593Smuzhiyun 	TUNER_RTL2832_E4000,
108*4882a593Smuzhiyun 	TUNER_RTL2832_TDA18272,
109*4882a593Smuzhiyun 	TUNER_RTL2832_FC0013,
110*4882a593Smuzhiyun 	TUNER_RTL2832_R820T,
111*4882a593Smuzhiyun 	TUNER_RTL2832_R828D,
112*4882a593Smuzhiyun 	TUNER_RTL2832_SI2157,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun struct rtl28xxu_req {
116*4882a593Smuzhiyun 	u16 value;
117*4882a593Smuzhiyun 	u16 index;
118*4882a593Smuzhiyun 	u16 size;
119*4882a593Smuzhiyun 	u8 *data;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun struct rtl28xxu_reg_val {
123*4882a593Smuzhiyun 	u16 reg;
124*4882a593Smuzhiyun 	u8 val;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun struct rtl28xxu_reg_val_mask {
128*4882a593Smuzhiyun 	u16 reg;
129*4882a593Smuzhiyun 	u8 val;
130*4882a593Smuzhiyun 	u8 mask;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun  * memory map
135*4882a593Smuzhiyun  *
136*4882a593Smuzhiyun  * 0x0000 DEMOD : demodulator
137*4882a593Smuzhiyun  * 0x2000 USB   : SIE, USB endpoint, debug, DMA
138*4882a593Smuzhiyun  * 0x3000 SYS   : system
139*4882a593Smuzhiyun  * 0xfc00 RC    : remote controller (not RTL2831U)
140*4882a593Smuzhiyun  */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun  * USB registers
144*4882a593Smuzhiyun  */
145*4882a593Smuzhiyun /* SIE Control Registers */
146*4882a593Smuzhiyun #define USB_SYSCTL         0x2000 /* USB system control */
147*4882a593Smuzhiyun #define USB_SYSCTL_0       0x2000 /* USB system control */
148*4882a593Smuzhiyun #define USB_SYSCTL_1       0x2001 /* USB system control */
149*4882a593Smuzhiyun #define USB_SYSCTL_2       0x2002 /* USB system control */
150*4882a593Smuzhiyun #define USB_SYSCTL_3       0x2003 /* USB system control */
151*4882a593Smuzhiyun #define USB_IRQSTAT        0x2008 /* SIE interrupt status */
152*4882a593Smuzhiyun #define USB_IRQEN          0x200C /* SIE interrupt enable */
153*4882a593Smuzhiyun #define USB_CTRL           0x2010 /* USB control */
154*4882a593Smuzhiyun #define USB_STAT           0x2014 /* USB status */
155*4882a593Smuzhiyun #define USB_DEVADDR        0x2018 /* USB device address */
156*4882a593Smuzhiyun #define USB_TEST           0x201C /* USB test mode */
157*4882a593Smuzhiyun #define USB_FRAME_NUMBER   0x2020 /* frame number */
158*4882a593Smuzhiyun #define USB_FIFO_ADDR      0x2028 /* address of SIE FIFO RAM */
159*4882a593Smuzhiyun #define USB_FIFO_CMD       0x202A /* SIE FIFO RAM access command */
160*4882a593Smuzhiyun #define USB_FIFO_DATA      0x2030 /* SIE FIFO RAM data */
161*4882a593Smuzhiyun /* Endpoint Registers */
162*4882a593Smuzhiyun #define EP0_SETUPA         0x20F8 /* EP 0 setup packet lower byte */
163*4882a593Smuzhiyun #define EP0_SETUPB         0x20FC /* EP 0 setup packet higher byte */
164*4882a593Smuzhiyun #define USB_EP0_CFG        0x2104 /* EP 0 configure */
165*4882a593Smuzhiyun #define USB_EP0_CTL        0x2108 /* EP 0 control */
166*4882a593Smuzhiyun #define USB_EP0_STAT       0x210C /* EP 0 status */
167*4882a593Smuzhiyun #define USB_EP0_IRQSTAT    0x2110 /* EP 0 interrupt status */
168*4882a593Smuzhiyun #define USB_EP0_IRQEN      0x2114 /* EP 0 interrupt enable */
169*4882a593Smuzhiyun #define USB_EP0_MAXPKT     0x2118 /* EP 0 max packet size */
170*4882a593Smuzhiyun #define USB_EP0_BC         0x2120 /* EP 0 FIFO byte counter */
171*4882a593Smuzhiyun #define USB_EPA_CFG        0x2144 /* EP A configure */
172*4882a593Smuzhiyun #define USB_EPA_CFG_0      0x2144 /* EP A configure */
173*4882a593Smuzhiyun #define USB_EPA_CFG_1      0x2145 /* EP A configure */
174*4882a593Smuzhiyun #define USB_EPA_CFG_2      0x2146 /* EP A configure */
175*4882a593Smuzhiyun #define USB_EPA_CFG_3      0x2147 /* EP A configure */
176*4882a593Smuzhiyun #define USB_EPA_CTL        0x2148 /* EP A control */
177*4882a593Smuzhiyun #define USB_EPA_CTL_0      0x2148 /* EP A control */
178*4882a593Smuzhiyun #define USB_EPA_CTL_1      0x2149 /* EP A control */
179*4882a593Smuzhiyun #define USB_EPA_CTL_2      0x214A /* EP A control */
180*4882a593Smuzhiyun #define USB_EPA_CTL_3      0x214B /* EP A control */
181*4882a593Smuzhiyun #define USB_EPA_STAT       0x214C /* EP A status */
182*4882a593Smuzhiyun #define USB_EPA_IRQSTAT    0x2150 /* EP A interrupt status */
183*4882a593Smuzhiyun #define USB_EPA_IRQEN      0x2154 /* EP A interrupt enable */
184*4882a593Smuzhiyun #define USB_EPA_MAXPKT     0x2158 /* EP A max packet size */
185*4882a593Smuzhiyun #define USB_EPA_MAXPKT_0   0x2158 /* EP A max packet size */
186*4882a593Smuzhiyun #define USB_EPA_MAXPKT_1   0x2159 /* EP A max packet size */
187*4882a593Smuzhiyun #define USB_EPA_MAXPKT_2   0x215A /* EP A max packet size */
188*4882a593Smuzhiyun #define USB_EPA_MAXPKT_3   0x215B /* EP A max packet size */
189*4882a593Smuzhiyun #define USB_EPA_FIFO_CFG   0x2160 /* EP A FIFO configure */
190*4882a593Smuzhiyun #define USB_EPA_FIFO_CFG_0 0x2160 /* EP A FIFO configure */
191*4882a593Smuzhiyun #define USB_EPA_FIFO_CFG_1 0x2161 /* EP A FIFO configure */
192*4882a593Smuzhiyun #define USB_EPA_FIFO_CFG_2 0x2162 /* EP A FIFO configure */
193*4882a593Smuzhiyun #define USB_EPA_FIFO_CFG_3 0x2163 /* EP A FIFO configure */
194*4882a593Smuzhiyun /* Debug Registers */
195*4882a593Smuzhiyun #define USB_PHYTSTDIS      0x2F04 /* PHY test disable */
196*4882a593Smuzhiyun #define USB_TOUT_VAL       0x2F08 /* USB time-out time */
197*4882a593Smuzhiyun #define USB_VDRCTRL        0x2F10 /* UTMI vendor signal control */
198*4882a593Smuzhiyun #define USB_VSTAIN         0x2F14 /* UTMI vendor signal status in */
199*4882a593Smuzhiyun #define USB_VLOADM         0x2F18 /* UTMI load vendor signal status in */
200*4882a593Smuzhiyun #define USB_VSTAOUT        0x2F1C /* UTMI vendor signal status out */
201*4882a593Smuzhiyun #define USB_UTMI_TST       0x2F80 /* UTMI test */
202*4882a593Smuzhiyun #define USB_UTMI_STATUS    0x2F84 /* UTMI status */
203*4882a593Smuzhiyun #define USB_TSTCTL         0x2F88 /* test control */
204*4882a593Smuzhiyun #define USB_TSTCTL2        0x2F8C /* test control 2 */
205*4882a593Smuzhiyun #define USB_PID_FORCE      0x2F90 /* force PID */
206*4882a593Smuzhiyun #define USB_PKTERR_CNT     0x2F94 /* packet error counter */
207*4882a593Smuzhiyun #define USB_RXERR_CNT      0x2F98 /* RX error counter */
208*4882a593Smuzhiyun #define USB_MEM_BIST       0x2F9C /* MEM BIST test */
209*4882a593Smuzhiyun #define USB_SLBBIST        0x2FA0 /* self-loop-back BIST */
210*4882a593Smuzhiyun #define USB_CNTTEST        0x2FA4 /* counter test */
211*4882a593Smuzhiyun #define USB_PHYTST         0x2FC0 /* USB PHY test */
212*4882a593Smuzhiyun #define USB_DBGIDX         0x2FF0 /* select individual block debug signal */
213*4882a593Smuzhiyun #define USB_DBGMUX         0x2FF4 /* debug signal module mux */
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /*
216*4882a593Smuzhiyun  * SYS registers
217*4882a593Smuzhiyun  */
218*4882a593Smuzhiyun /* demod control registers */
219*4882a593Smuzhiyun #define SYS_SYS0           0x3000 /* include DEMOD_CTL, GPO, GPI, GPOE */
220*4882a593Smuzhiyun #define SYS_DEMOD_CTL      0x3000 /* control register for DVB-T demodulator */
221*4882a593Smuzhiyun /* GPIO registers */
222*4882a593Smuzhiyun #define SYS_GPIO_OUT_VAL   0x3001 /* output value of GPIO */
223*4882a593Smuzhiyun #define SYS_GPIO_IN_VAL    0x3002 /* input value of GPIO */
224*4882a593Smuzhiyun #define SYS_GPIO_OUT_EN    0x3003 /* output enable of GPIO */
225*4882a593Smuzhiyun #define SYS_SYS1           0x3004 /* include GPD, SYSINTE, SYSINTS, GP_CFG0 */
226*4882a593Smuzhiyun #define SYS_GPIO_DIR       0x3004 /* direction control for GPIO */
227*4882a593Smuzhiyun #define SYS_SYSINTE        0x3005 /* system interrupt enable */
228*4882a593Smuzhiyun #define SYS_SYSINTS        0x3006 /* system interrupt status */
229*4882a593Smuzhiyun #define SYS_GPIO_CFG0      0x3007 /* PAD configuration for GPIO0-GPIO3 */
230*4882a593Smuzhiyun #define SYS_SYS2           0x3008 /* include GP_CFG1 and 3 reserved bytes */
231*4882a593Smuzhiyun #define SYS_GPIO_CFG1      0x3008 /* PAD configuration for GPIO4 */
232*4882a593Smuzhiyun #define SYS_DEMOD_CTL1     0x300B
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* IrDA registers */
235*4882a593Smuzhiyun #define SYS_IRRC_PSR       0x3020 /* IR protocol selection */
236*4882a593Smuzhiyun #define SYS_IRRC_PER       0x3024 /* IR protocol extension */
237*4882a593Smuzhiyun #define SYS_IRRC_SF        0x3028 /* IR sampling frequency */
238*4882a593Smuzhiyun #define SYS_IRRC_DPIR      0x302C /* IR data package interval */
239*4882a593Smuzhiyun #define SYS_IRRC_CR        0x3030 /* IR control */
240*4882a593Smuzhiyun #define SYS_IRRC_RP        0x3034 /* IR read port */
241*4882a593Smuzhiyun #define SYS_IRRC_SR        0x3038 /* IR status */
242*4882a593Smuzhiyun /* I2C master registers */
243*4882a593Smuzhiyun #define SYS_I2CCR          0x3040 /* I2C clock */
244*4882a593Smuzhiyun #define SYS_I2CMCR         0x3044 /* I2C master control */
245*4882a593Smuzhiyun #define SYS_I2CMSTR        0x3048 /* I2C master SCL timing */
246*4882a593Smuzhiyun #define SYS_I2CMSR         0x304C /* I2C master status */
247*4882a593Smuzhiyun #define SYS_I2CMFR         0x3050 /* I2C master FIFO */
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /*
250*4882a593Smuzhiyun  * IR registers
251*4882a593Smuzhiyun  */
252*4882a593Smuzhiyun #define IR_RX_BUF          0xFC00
253*4882a593Smuzhiyun #define IR_RX_IE           0xFD00
254*4882a593Smuzhiyun #define IR_RX_IF           0xFD01
255*4882a593Smuzhiyun #define IR_RX_CTRL         0xFD02
256*4882a593Smuzhiyun #define IR_RX_CFG          0xFD03
257*4882a593Smuzhiyun #define IR_MAX_DURATION0   0xFD04
258*4882a593Smuzhiyun #define IR_MAX_DURATION1   0xFD05
259*4882a593Smuzhiyun #define IR_IDLE_LEN0       0xFD06
260*4882a593Smuzhiyun #define IR_IDLE_LEN1       0xFD07
261*4882a593Smuzhiyun #define IR_GLITCH_LEN      0xFD08
262*4882a593Smuzhiyun #define IR_RX_BUF_CTRL     0xFD09
263*4882a593Smuzhiyun #define IR_RX_BUF_DATA     0xFD0A
264*4882a593Smuzhiyun #define IR_RX_BC           0xFD0B
265*4882a593Smuzhiyun #define IR_RX_CLK          0xFD0C
266*4882a593Smuzhiyun #define IR_RX_C_COUNT_L    0xFD0D
267*4882a593Smuzhiyun #define IR_RX_C_COUNT_H    0xFD0E
268*4882a593Smuzhiyun #define IR_SUSPEND_CTRL    0xFD10
269*4882a593Smuzhiyun #define IR_ERR_TOL_CTRL    0xFD11
270*4882a593Smuzhiyun #define IR_UNIT_LEN        0xFD12
271*4882a593Smuzhiyun #define IR_ERR_TOL_LEN     0xFD13
272*4882a593Smuzhiyun #define IR_MAX_H_TOL_LEN   0xFD14
273*4882a593Smuzhiyun #define IR_MAX_L_TOL_LEN   0xFD15
274*4882a593Smuzhiyun #define IR_MASK_CTRL       0xFD16
275*4882a593Smuzhiyun #define IR_MASK_DATA       0xFD17
276*4882a593Smuzhiyun #define IR_RES_MASK_ADDR   0xFD18
277*4882a593Smuzhiyun #define IR_RES_MASK_T_LEN  0xFD19
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #endif
280