xref: /OK3568_Linux_fs/kernel/drivers/media/usb/dvb-usb-v2/mxl111sf-gpio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  mxl111sf-gpio.c - driver for the MaxLinear MXL111SF
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2010-2014 Michael Krufky <mkrufky@linuxtv.org>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "mxl111sf-gpio.h"
9*4882a593Smuzhiyun #include "mxl111sf-i2c.h"
10*4882a593Smuzhiyun #include "mxl111sf.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define MXL_GPIO_MUX_REG_0 0x84
15*4882a593Smuzhiyun #define MXL_GPIO_MUX_REG_1 0x89
16*4882a593Smuzhiyun #define MXL_GPIO_MUX_REG_2 0x82
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define MXL_GPIO_DIR_INPUT  0
19*4882a593Smuzhiyun #define MXL_GPIO_DIR_OUTPUT 1
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun 
mxl111sf_set_gpo_state(struct mxl111sf_state * state,u8 pin,u8 val)22*4882a593Smuzhiyun static int mxl111sf_set_gpo_state(struct mxl111sf_state *state, u8 pin, u8 val)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	int ret;
25*4882a593Smuzhiyun 	u8 tmp;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	mxl_debug_adv("(%d, %d)", pin, val);
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	if ((pin > 0) && (pin < 8)) {
30*4882a593Smuzhiyun 		ret = mxl111sf_read_reg(state, 0x19, &tmp);
31*4882a593Smuzhiyun 		if (mxl_fail(ret))
32*4882a593Smuzhiyun 			goto fail;
33*4882a593Smuzhiyun 		tmp &= ~(1 << (pin - 1));
34*4882a593Smuzhiyun 		tmp |= (val << (pin - 1));
35*4882a593Smuzhiyun 		ret = mxl111sf_write_reg(state, 0x19, tmp);
36*4882a593Smuzhiyun 		if (mxl_fail(ret))
37*4882a593Smuzhiyun 			goto fail;
38*4882a593Smuzhiyun 	} else if (pin <= 10) {
39*4882a593Smuzhiyun 		if (pin == 0)
40*4882a593Smuzhiyun 			pin += 7;
41*4882a593Smuzhiyun 		ret = mxl111sf_read_reg(state, 0x30, &tmp);
42*4882a593Smuzhiyun 		if (mxl_fail(ret))
43*4882a593Smuzhiyun 			goto fail;
44*4882a593Smuzhiyun 		tmp &= ~(1 << (pin - 3));
45*4882a593Smuzhiyun 		tmp |= (val << (pin - 3));
46*4882a593Smuzhiyun 		ret = mxl111sf_write_reg(state, 0x30, tmp);
47*4882a593Smuzhiyun 		if (mxl_fail(ret))
48*4882a593Smuzhiyun 			goto fail;
49*4882a593Smuzhiyun 	} else
50*4882a593Smuzhiyun 		ret = -EINVAL;
51*4882a593Smuzhiyun fail:
52*4882a593Smuzhiyun 	return ret;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
mxl111sf_get_gpi_state(struct mxl111sf_state * state,u8 pin,u8 * val)55*4882a593Smuzhiyun static int mxl111sf_get_gpi_state(struct mxl111sf_state *state, u8 pin, u8 *val)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	int ret;
58*4882a593Smuzhiyun 	u8 tmp;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	mxl_debug("(0x%02x)", pin);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	*val = 0;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	switch (pin) {
65*4882a593Smuzhiyun 	case 0:
66*4882a593Smuzhiyun 	case 1:
67*4882a593Smuzhiyun 	case 2:
68*4882a593Smuzhiyun 	case 3:
69*4882a593Smuzhiyun 		ret = mxl111sf_read_reg(state, 0x23, &tmp);
70*4882a593Smuzhiyun 		if (mxl_fail(ret))
71*4882a593Smuzhiyun 			goto fail;
72*4882a593Smuzhiyun 		*val = (tmp >> (pin + 4)) & 0x01;
73*4882a593Smuzhiyun 		break;
74*4882a593Smuzhiyun 	case 4:
75*4882a593Smuzhiyun 	case 5:
76*4882a593Smuzhiyun 	case 6:
77*4882a593Smuzhiyun 	case 7:
78*4882a593Smuzhiyun 		ret = mxl111sf_read_reg(state, 0x2f, &tmp);
79*4882a593Smuzhiyun 		if (mxl_fail(ret))
80*4882a593Smuzhiyun 			goto fail;
81*4882a593Smuzhiyun 		*val = (tmp >> pin) & 0x01;
82*4882a593Smuzhiyun 		break;
83*4882a593Smuzhiyun 	case 8:
84*4882a593Smuzhiyun 	case 9:
85*4882a593Smuzhiyun 	case 10:
86*4882a593Smuzhiyun 		ret = mxl111sf_read_reg(state, 0x22, &tmp);
87*4882a593Smuzhiyun 		if (mxl_fail(ret))
88*4882a593Smuzhiyun 			goto fail;
89*4882a593Smuzhiyun 		*val = (tmp >> (pin - 3)) & 0x01;
90*4882a593Smuzhiyun 		break;
91*4882a593Smuzhiyun 	default:
92*4882a593Smuzhiyun 		return -EINVAL; /* invalid pin */
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun fail:
95*4882a593Smuzhiyun 	return ret;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun struct mxl_gpio_cfg {
99*4882a593Smuzhiyun 	u8 pin;
100*4882a593Smuzhiyun 	u8 dir;
101*4882a593Smuzhiyun 	u8 val;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
mxl111sf_config_gpio_pins(struct mxl111sf_state * state,struct mxl_gpio_cfg * gpio_cfg)104*4882a593Smuzhiyun static int mxl111sf_config_gpio_pins(struct mxl111sf_state *state,
105*4882a593Smuzhiyun 				     struct mxl_gpio_cfg *gpio_cfg)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	int ret;
108*4882a593Smuzhiyun 	u8 tmp;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	mxl_debug_adv("(%d, %d)", gpio_cfg->pin, gpio_cfg->dir);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	switch (gpio_cfg->pin) {
113*4882a593Smuzhiyun 	case 0:
114*4882a593Smuzhiyun 	case 1:
115*4882a593Smuzhiyun 	case 2:
116*4882a593Smuzhiyun 	case 3:
117*4882a593Smuzhiyun 		ret = mxl111sf_read_reg(state, MXL_GPIO_MUX_REG_0, &tmp);
118*4882a593Smuzhiyun 		if (mxl_fail(ret))
119*4882a593Smuzhiyun 			goto fail;
120*4882a593Smuzhiyun 		tmp &= ~(1 << (gpio_cfg->pin + 4));
121*4882a593Smuzhiyun 		tmp |= (gpio_cfg->dir << (gpio_cfg->pin + 4));
122*4882a593Smuzhiyun 		ret = mxl111sf_write_reg(state, MXL_GPIO_MUX_REG_0, tmp);
123*4882a593Smuzhiyun 		if (mxl_fail(ret))
124*4882a593Smuzhiyun 			goto fail;
125*4882a593Smuzhiyun 		break;
126*4882a593Smuzhiyun 	case 4:
127*4882a593Smuzhiyun 	case 5:
128*4882a593Smuzhiyun 	case 6:
129*4882a593Smuzhiyun 	case 7:
130*4882a593Smuzhiyun 		ret = mxl111sf_read_reg(state, MXL_GPIO_MUX_REG_1, &tmp);
131*4882a593Smuzhiyun 		if (mxl_fail(ret))
132*4882a593Smuzhiyun 			goto fail;
133*4882a593Smuzhiyun 		tmp &= ~(1 << gpio_cfg->pin);
134*4882a593Smuzhiyun 		tmp |= (gpio_cfg->dir << gpio_cfg->pin);
135*4882a593Smuzhiyun 		ret = mxl111sf_write_reg(state, MXL_GPIO_MUX_REG_1, tmp);
136*4882a593Smuzhiyun 		if (mxl_fail(ret))
137*4882a593Smuzhiyun 			goto fail;
138*4882a593Smuzhiyun 		break;
139*4882a593Smuzhiyun 	case 8:
140*4882a593Smuzhiyun 	case 9:
141*4882a593Smuzhiyun 	case 10:
142*4882a593Smuzhiyun 		ret = mxl111sf_read_reg(state, MXL_GPIO_MUX_REG_2, &tmp);
143*4882a593Smuzhiyun 		if (mxl_fail(ret))
144*4882a593Smuzhiyun 			goto fail;
145*4882a593Smuzhiyun 		tmp &= ~(1 << (gpio_cfg->pin - 3));
146*4882a593Smuzhiyun 		tmp |= (gpio_cfg->dir << (gpio_cfg->pin - 3));
147*4882a593Smuzhiyun 		ret = mxl111sf_write_reg(state, MXL_GPIO_MUX_REG_2, tmp);
148*4882a593Smuzhiyun 		if (mxl_fail(ret))
149*4882a593Smuzhiyun 			goto fail;
150*4882a593Smuzhiyun 		break;
151*4882a593Smuzhiyun 	default:
152*4882a593Smuzhiyun 		return -EINVAL; /* invalid pin */
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	ret = (MXL_GPIO_DIR_OUTPUT == gpio_cfg->dir) ?
156*4882a593Smuzhiyun 		mxl111sf_set_gpo_state(state,
157*4882a593Smuzhiyun 				       gpio_cfg->pin, gpio_cfg->val) :
158*4882a593Smuzhiyun 		mxl111sf_get_gpi_state(state,
159*4882a593Smuzhiyun 				       gpio_cfg->pin, &gpio_cfg->val);
160*4882a593Smuzhiyun 	mxl_fail(ret);
161*4882a593Smuzhiyun fail:
162*4882a593Smuzhiyun 	return ret;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
mxl111sf_hw_do_set_gpio(struct mxl111sf_state * state,int gpio,int direction,int val)165*4882a593Smuzhiyun static int mxl111sf_hw_do_set_gpio(struct mxl111sf_state *state,
166*4882a593Smuzhiyun 				   int gpio, int direction, int val)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct mxl_gpio_cfg gpio_config = {
169*4882a593Smuzhiyun 		.pin = gpio,
170*4882a593Smuzhiyun 		.dir = direction,
171*4882a593Smuzhiyun 		.val = val,
172*4882a593Smuzhiyun 	};
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	mxl_debug("(%d, %d, %d)", gpio, direction, val);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	return mxl111sf_config_gpio_pins(state, &gpio_config);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define PIN_MUX_MPEG_MODE_MASK          0x40   /* 0x17 <6> */
182*4882a593Smuzhiyun #define PIN_MUX_MPEG_PAR_EN_MASK        0x01   /* 0x18 <0> */
183*4882a593Smuzhiyun #define PIN_MUX_MPEG_SER_EN_MASK        0x02   /* 0x18 <1> */
184*4882a593Smuzhiyun #define PIN_MUX_MPG_IN_MUX_MASK         0x80   /* 0x3D <7> */
185*4882a593Smuzhiyun #define PIN_MUX_BT656_ENABLE_MASK       0x04   /* 0x12 <2> */
186*4882a593Smuzhiyun #define PIN_MUX_I2S_ENABLE_MASK         0x40   /* 0x15 <6> */
187*4882a593Smuzhiyun #define PIN_MUX_SPI_MODE_MASK           0x10   /* 0x3D <4> */
188*4882a593Smuzhiyun #define PIN_MUX_MCLK_EN_CTRL_MASK       0x10   /* 0x82 <4> */
189*4882a593Smuzhiyun #define PIN_MUX_MPSYN_EN_CTRL_MASK      0x20   /* 0x82 <5> */
190*4882a593Smuzhiyun #define PIN_MUX_MDVAL_EN_CTRL_MASK      0x40   /* 0x82 <6> */
191*4882a593Smuzhiyun #define PIN_MUX_MPERR_EN_CTRL_MASK      0x80   /* 0x82 <7> */
192*4882a593Smuzhiyun #define PIN_MUX_MDAT_EN_0_MASK          0x10   /* 0x84 <4> */
193*4882a593Smuzhiyun #define PIN_MUX_MDAT_EN_1_MASK          0x20   /* 0x84 <5> */
194*4882a593Smuzhiyun #define PIN_MUX_MDAT_EN_2_MASK          0x40   /* 0x84 <6> */
195*4882a593Smuzhiyun #define PIN_MUX_MDAT_EN_3_MASK          0x80   /* 0x84 <7> */
196*4882a593Smuzhiyun #define PIN_MUX_MDAT_EN_4_MASK          0x10   /* 0x89 <4> */
197*4882a593Smuzhiyun #define PIN_MUX_MDAT_EN_5_MASK          0x20   /* 0x89 <5> */
198*4882a593Smuzhiyun #define PIN_MUX_MDAT_EN_6_MASK          0x40   /* 0x89 <6> */
199*4882a593Smuzhiyun #define PIN_MUX_MDAT_EN_7_MASK          0x80   /* 0x89 <7> */
200*4882a593Smuzhiyun 
mxl111sf_config_pin_mux_modes(struct mxl111sf_state * state,enum mxl111sf_mux_config pin_mux_config)201*4882a593Smuzhiyun int mxl111sf_config_pin_mux_modes(struct mxl111sf_state *state,
202*4882a593Smuzhiyun 				  enum mxl111sf_mux_config pin_mux_config)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	u8 r12, r15, r17, r18, r3D, r82, r84, r89;
205*4882a593Smuzhiyun 	int ret;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	mxl_debug("(%d)", pin_mux_config);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	ret = mxl111sf_read_reg(state, 0x17, &r17);
210*4882a593Smuzhiyun 	if (mxl_fail(ret))
211*4882a593Smuzhiyun 		goto fail;
212*4882a593Smuzhiyun 	ret = mxl111sf_read_reg(state, 0x18, &r18);
213*4882a593Smuzhiyun 	if (mxl_fail(ret))
214*4882a593Smuzhiyun 		goto fail;
215*4882a593Smuzhiyun 	ret = mxl111sf_read_reg(state, 0x12, &r12);
216*4882a593Smuzhiyun 	if (mxl_fail(ret))
217*4882a593Smuzhiyun 		goto fail;
218*4882a593Smuzhiyun 	ret = mxl111sf_read_reg(state, 0x15, &r15);
219*4882a593Smuzhiyun 	if (mxl_fail(ret))
220*4882a593Smuzhiyun 		goto fail;
221*4882a593Smuzhiyun 	ret = mxl111sf_read_reg(state, 0x82, &r82);
222*4882a593Smuzhiyun 	if (mxl_fail(ret))
223*4882a593Smuzhiyun 		goto fail;
224*4882a593Smuzhiyun 	ret = mxl111sf_read_reg(state, 0x84, &r84);
225*4882a593Smuzhiyun 	if (mxl_fail(ret))
226*4882a593Smuzhiyun 		goto fail;
227*4882a593Smuzhiyun 	ret = mxl111sf_read_reg(state, 0x89, &r89);
228*4882a593Smuzhiyun 	if (mxl_fail(ret))
229*4882a593Smuzhiyun 		goto fail;
230*4882a593Smuzhiyun 	ret = mxl111sf_read_reg(state, 0x3D, &r3D);
231*4882a593Smuzhiyun 	if (mxl_fail(ret))
232*4882a593Smuzhiyun 		goto fail;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	switch (pin_mux_config) {
235*4882a593Smuzhiyun 	case PIN_MUX_TS_OUT_PARALLEL:
236*4882a593Smuzhiyun 		/* mpeg_mode = 1 */
237*4882a593Smuzhiyun 		r17 |= PIN_MUX_MPEG_MODE_MASK;
238*4882a593Smuzhiyun 		/* mpeg_par_en = 1 */
239*4882a593Smuzhiyun 		r18 |= PIN_MUX_MPEG_PAR_EN_MASK;
240*4882a593Smuzhiyun 		/* mpeg_ser_en = 0 */
241*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
242*4882a593Smuzhiyun 		/* mpg_in_mux = 0 */
243*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
244*4882a593Smuzhiyun 		/* bt656_enable = 0 */
245*4882a593Smuzhiyun 		r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
246*4882a593Smuzhiyun 		/* i2s_enable = 0 */
247*4882a593Smuzhiyun 		r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
248*4882a593Smuzhiyun 		/* spi_mode = 0 */
249*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_SPI_MODE_MASK;
250*4882a593Smuzhiyun 		/* mclk_en_ctrl = 1 */
251*4882a593Smuzhiyun 		r82 |= PIN_MUX_MCLK_EN_CTRL_MASK;
252*4882a593Smuzhiyun 		/* mperr_en_ctrl = 1 */
253*4882a593Smuzhiyun 		r82 |= PIN_MUX_MPERR_EN_CTRL_MASK;
254*4882a593Smuzhiyun 		/* mdval_en_ctrl = 1 */
255*4882a593Smuzhiyun 		r82 |= PIN_MUX_MDVAL_EN_CTRL_MASK;
256*4882a593Smuzhiyun 		/* mpsyn_en_ctrl = 1 */
257*4882a593Smuzhiyun 		r82 |= PIN_MUX_MPSYN_EN_CTRL_MASK;
258*4882a593Smuzhiyun 		/* mdat_en_ctrl[3:0] = 0xF */
259*4882a593Smuzhiyun 		r84 |= 0xF0;
260*4882a593Smuzhiyun 		/* mdat_en_ctrl[7:4] = 0xF */
261*4882a593Smuzhiyun 		r89 |= 0xF0;
262*4882a593Smuzhiyun 		break;
263*4882a593Smuzhiyun 	case PIN_MUX_TS_OUT_SERIAL:
264*4882a593Smuzhiyun 		/* mpeg_mode = 1 */
265*4882a593Smuzhiyun 		r17 |= PIN_MUX_MPEG_MODE_MASK;
266*4882a593Smuzhiyun 		/* mpeg_par_en = 0 */
267*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
268*4882a593Smuzhiyun 		/* mpeg_ser_en = 1 */
269*4882a593Smuzhiyun 		r18 |= PIN_MUX_MPEG_SER_EN_MASK;
270*4882a593Smuzhiyun 		/* mpg_in_mux = 0 */
271*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
272*4882a593Smuzhiyun 		/* bt656_enable = 0 */
273*4882a593Smuzhiyun 		r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
274*4882a593Smuzhiyun 		/* i2s_enable = 0 */
275*4882a593Smuzhiyun 		r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
276*4882a593Smuzhiyun 		/* spi_mode = 0 */
277*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_SPI_MODE_MASK;
278*4882a593Smuzhiyun 		/* mclk_en_ctrl = 1 */
279*4882a593Smuzhiyun 		r82 |= PIN_MUX_MCLK_EN_CTRL_MASK;
280*4882a593Smuzhiyun 		/* mperr_en_ctrl = 1 */
281*4882a593Smuzhiyun 		r82 |= PIN_MUX_MPERR_EN_CTRL_MASK;
282*4882a593Smuzhiyun 		/* mdval_en_ctrl = 1 */
283*4882a593Smuzhiyun 		r82 |= PIN_MUX_MDVAL_EN_CTRL_MASK;
284*4882a593Smuzhiyun 		/* mpsyn_en_ctrl = 1 */
285*4882a593Smuzhiyun 		r82 |= PIN_MUX_MPSYN_EN_CTRL_MASK;
286*4882a593Smuzhiyun 		/* mdat_en_ctrl[3:0] = 0xF */
287*4882a593Smuzhiyun 		r84 |= 0xF0;
288*4882a593Smuzhiyun 		/* mdat_en_ctrl[7:4] = 0xF */
289*4882a593Smuzhiyun 		r89 |= 0xF0;
290*4882a593Smuzhiyun 		break;
291*4882a593Smuzhiyun 	case PIN_MUX_GPIO_MODE:
292*4882a593Smuzhiyun 		/* mpeg_mode = 0 */
293*4882a593Smuzhiyun 		r17 &= ~PIN_MUX_MPEG_MODE_MASK;
294*4882a593Smuzhiyun 		/* mpeg_par_en = 0 */
295*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
296*4882a593Smuzhiyun 		/* mpeg_ser_en = 0 */
297*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
298*4882a593Smuzhiyun 		/* mpg_in_mux = 0 */
299*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
300*4882a593Smuzhiyun 		/* bt656_enable = 0 */
301*4882a593Smuzhiyun 		r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
302*4882a593Smuzhiyun 		/* i2s_enable = 0 */
303*4882a593Smuzhiyun 		r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
304*4882a593Smuzhiyun 		/* spi_mode = 0 */
305*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_SPI_MODE_MASK;
306*4882a593Smuzhiyun 		/* mclk_en_ctrl = 0 */
307*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
308*4882a593Smuzhiyun 		/* mperr_en_ctrl = 0 */
309*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
310*4882a593Smuzhiyun 		/* mdval_en_ctrl = 0 */
311*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
312*4882a593Smuzhiyun 		/* mpsyn_en_ctrl = 0 */
313*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
314*4882a593Smuzhiyun 		/* mdat_en_ctrl[3:0] = 0x0 */
315*4882a593Smuzhiyun 		r84 &= 0x0F;
316*4882a593Smuzhiyun 		/* mdat_en_ctrl[7:4] = 0x0 */
317*4882a593Smuzhiyun 		r89 &= 0x0F;
318*4882a593Smuzhiyun 		break;
319*4882a593Smuzhiyun 	case PIN_MUX_TS_SERIAL_IN_MODE_0:
320*4882a593Smuzhiyun 		/* mpeg_mode = 0 */
321*4882a593Smuzhiyun 		r17 &= ~PIN_MUX_MPEG_MODE_MASK;
322*4882a593Smuzhiyun 		/* mpeg_par_en = 0 */
323*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
324*4882a593Smuzhiyun 		/* mpeg_ser_en = 1 */
325*4882a593Smuzhiyun 		r18 |= PIN_MUX_MPEG_SER_EN_MASK;
326*4882a593Smuzhiyun 		/* mpg_in_mux = 0 */
327*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
328*4882a593Smuzhiyun 		/* bt656_enable = 0 */
329*4882a593Smuzhiyun 		r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
330*4882a593Smuzhiyun 		/* i2s_enable = 0 */
331*4882a593Smuzhiyun 		r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
332*4882a593Smuzhiyun 		/* spi_mode = 0 */
333*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_SPI_MODE_MASK;
334*4882a593Smuzhiyun 		/* mclk_en_ctrl = 0 */
335*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
336*4882a593Smuzhiyun 		/* mperr_en_ctrl = 0 */
337*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
338*4882a593Smuzhiyun 		/* mdval_en_ctrl = 0 */
339*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
340*4882a593Smuzhiyun 		/* mpsyn_en_ctrl = 0 */
341*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
342*4882a593Smuzhiyun 		/* mdat_en_ctrl[3:0] = 0x0 */
343*4882a593Smuzhiyun 		r84 &= 0x0F;
344*4882a593Smuzhiyun 		/* mdat_en_ctrl[7:4] = 0x0 */
345*4882a593Smuzhiyun 		r89 &= 0x0F;
346*4882a593Smuzhiyun 		break;
347*4882a593Smuzhiyun 	case PIN_MUX_TS_SERIAL_IN_MODE_1:
348*4882a593Smuzhiyun 		/* mpeg_mode = 0 */
349*4882a593Smuzhiyun 		r17 &= ~PIN_MUX_MPEG_MODE_MASK;
350*4882a593Smuzhiyun 		/* mpeg_par_en = 0 */
351*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
352*4882a593Smuzhiyun 		/* mpeg_ser_en = 1 */
353*4882a593Smuzhiyun 		r18 |= PIN_MUX_MPEG_SER_EN_MASK;
354*4882a593Smuzhiyun 		/* mpg_in_mux = 1 */
355*4882a593Smuzhiyun 		r3D |= PIN_MUX_MPG_IN_MUX_MASK;
356*4882a593Smuzhiyun 		/* bt656_enable = 0 */
357*4882a593Smuzhiyun 		r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
358*4882a593Smuzhiyun 		/* i2s_enable = 0 */
359*4882a593Smuzhiyun 		r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
360*4882a593Smuzhiyun 		/* spi_mode = 0 */
361*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_SPI_MODE_MASK;
362*4882a593Smuzhiyun 		/* mclk_en_ctrl = 0 */
363*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
364*4882a593Smuzhiyun 		/* mperr_en_ctrl = 0 */
365*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
366*4882a593Smuzhiyun 		/* mdval_en_ctrl = 0 */
367*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
368*4882a593Smuzhiyun 		/* mpsyn_en_ctrl = 0 */
369*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
370*4882a593Smuzhiyun 		/* mdat_en_ctrl[3:0] = 0x0 */
371*4882a593Smuzhiyun 		r84 &= 0x0F;
372*4882a593Smuzhiyun 		/* mdat_en_ctrl[7:4] = 0x0 */
373*4882a593Smuzhiyun 		r89 &= 0x0F;
374*4882a593Smuzhiyun 		break;
375*4882a593Smuzhiyun 	case PIN_MUX_TS_SPI_IN_MODE_1:
376*4882a593Smuzhiyun 		/* mpeg_mode = 0 */
377*4882a593Smuzhiyun 		r17 &= ~PIN_MUX_MPEG_MODE_MASK;
378*4882a593Smuzhiyun 		/* mpeg_par_en = 0 */
379*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
380*4882a593Smuzhiyun 		/* mpeg_ser_en = 1 */
381*4882a593Smuzhiyun 		r18 |= PIN_MUX_MPEG_SER_EN_MASK;
382*4882a593Smuzhiyun 		/* mpg_in_mux = 1 */
383*4882a593Smuzhiyun 		r3D |= PIN_MUX_MPG_IN_MUX_MASK;
384*4882a593Smuzhiyun 		/* bt656_enable = 0 */
385*4882a593Smuzhiyun 		r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
386*4882a593Smuzhiyun 		/* i2s_enable = 1 */
387*4882a593Smuzhiyun 		r15 |= PIN_MUX_I2S_ENABLE_MASK;
388*4882a593Smuzhiyun 		/* spi_mode = 1 */
389*4882a593Smuzhiyun 		r3D |= PIN_MUX_SPI_MODE_MASK;
390*4882a593Smuzhiyun 		/* mclk_en_ctrl = 0 */
391*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
392*4882a593Smuzhiyun 		/* mperr_en_ctrl = 0 */
393*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
394*4882a593Smuzhiyun 		/* mdval_en_ctrl = 0 */
395*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
396*4882a593Smuzhiyun 		/* mpsyn_en_ctrl = 0 */
397*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
398*4882a593Smuzhiyun 		/* mdat_en_ctrl[3:0] = 0x0 */
399*4882a593Smuzhiyun 		r84 &= 0x0F;
400*4882a593Smuzhiyun 		/* mdat_en_ctrl[7:4] = 0x0 */
401*4882a593Smuzhiyun 		r89 &= 0x0F;
402*4882a593Smuzhiyun 		break;
403*4882a593Smuzhiyun 	case PIN_MUX_TS_SPI_IN_MODE_0:
404*4882a593Smuzhiyun 		/* mpeg_mode = 0 */
405*4882a593Smuzhiyun 		r17 &= ~PIN_MUX_MPEG_MODE_MASK;
406*4882a593Smuzhiyun 		/* mpeg_par_en = 0 */
407*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
408*4882a593Smuzhiyun 		/* mpeg_ser_en = 1 */
409*4882a593Smuzhiyun 		r18 |= PIN_MUX_MPEG_SER_EN_MASK;
410*4882a593Smuzhiyun 		/* mpg_in_mux = 0 */
411*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
412*4882a593Smuzhiyun 		/* bt656_enable = 0 */
413*4882a593Smuzhiyun 		r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
414*4882a593Smuzhiyun 		/* i2s_enable = 1 */
415*4882a593Smuzhiyun 		r15 |= PIN_MUX_I2S_ENABLE_MASK;
416*4882a593Smuzhiyun 		/* spi_mode = 1 */
417*4882a593Smuzhiyun 		r3D |= PIN_MUX_SPI_MODE_MASK;
418*4882a593Smuzhiyun 		/* mclk_en_ctrl = 0 */
419*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
420*4882a593Smuzhiyun 		/* mperr_en_ctrl = 0 */
421*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
422*4882a593Smuzhiyun 		/* mdval_en_ctrl = 0 */
423*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
424*4882a593Smuzhiyun 		/* mpsyn_en_ctrl = 0 */
425*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
426*4882a593Smuzhiyun 		/* mdat_en_ctrl[3:0] = 0x0 */
427*4882a593Smuzhiyun 		r84 &= 0x0F;
428*4882a593Smuzhiyun 		/* mdat_en_ctrl[7:4] = 0x0 */
429*4882a593Smuzhiyun 		r89 &= 0x0F;
430*4882a593Smuzhiyun 		break;
431*4882a593Smuzhiyun 	case PIN_MUX_TS_PARALLEL_IN:
432*4882a593Smuzhiyun 		/* mpeg_mode = 0 */
433*4882a593Smuzhiyun 		r17 &= ~PIN_MUX_MPEG_MODE_MASK;
434*4882a593Smuzhiyun 		/* mpeg_par_en = 1 */
435*4882a593Smuzhiyun 		r18 |= PIN_MUX_MPEG_PAR_EN_MASK;
436*4882a593Smuzhiyun 		/* mpeg_ser_en = 0 */
437*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
438*4882a593Smuzhiyun 		/* mpg_in_mux = 0 */
439*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
440*4882a593Smuzhiyun 		/* bt656_enable = 0 */
441*4882a593Smuzhiyun 		r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
442*4882a593Smuzhiyun 		/* i2s_enable = 0 */
443*4882a593Smuzhiyun 		r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
444*4882a593Smuzhiyun 		/* spi_mode = 0 */
445*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_SPI_MODE_MASK;
446*4882a593Smuzhiyun 		/* mclk_en_ctrl = 0 */
447*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
448*4882a593Smuzhiyun 		/* mperr_en_ctrl = 0 */
449*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
450*4882a593Smuzhiyun 		/* mdval_en_ctrl = 0 */
451*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
452*4882a593Smuzhiyun 		/* mpsyn_en_ctrl = 0 */
453*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
454*4882a593Smuzhiyun 		/* mdat_en_ctrl[3:0] = 0x0 */
455*4882a593Smuzhiyun 		r84 &= 0x0F;
456*4882a593Smuzhiyun 		/* mdat_en_ctrl[7:4] = 0x0 */
457*4882a593Smuzhiyun 		r89 &= 0x0F;
458*4882a593Smuzhiyun 		break;
459*4882a593Smuzhiyun 	case PIN_MUX_BT656_I2S_MODE:
460*4882a593Smuzhiyun 		/* mpeg_mode = 0 */
461*4882a593Smuzhiyun 		r17 &= ~PIN_MUX_MPEG_MODE_MASK;
462*4882a593Smuzhiyun 		/* mpeg_par_en = 0 */
463*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
464*4882a593Smuzhiyun 		/* mpeg_ser_en = 0 */
465*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
466*4882a593Smuzhiyun 		/* mpg_in_mux = 0 */
467*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
468*4882a593Smuzhiyun 		/* bt656_enable = 1 */
469*4882a593Smuzhiyun 		r12 |= PIN_MUX_BT656_ENABLE_MASK;
470*4882a593Smuzhiyun 		/* i2s_enable = 1 */
471*4882a593Smuzhiyun 		r15 |= PIN_MUX_I2S_ENABLE_MASK;
472*4882a593Smuzhiyun 		/* spi_mode = 0 */
473*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_SPI_MODE_MASK;
474*4882a593Smuzhiyun 		/* mclk_en_ctrl = 0 */
475*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
476*4882a593Smuzhiyun 		/* mperr_en_ctrl = 0 */
477*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
478*4882a593Smuzhiyun 		/* mdval_en_ctrl = 0 */
479*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
480*4882a593Smuzhiyun 		/* mpsyn_en_ctrl = 0 */
481*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
482*4882a593Smuzhiyun 		/* mdat_en_ctrl[3:0] = 0x0 */
483*4882a593Smuzhiyun 		r84 &= 0x0F;
484*4882a593Smuzhiyun 		/* mdat_en_ctrl[7:4] = 0x0 */
485*4882a593Smuzhiyun 		r89 &= 0x0F;
486*4882a593Smuzhiyun 		break;
487*4882a593Smuzhiyun 	case PIN_MUX_DEFAULT:
488*4882a593Smuzhiyun 	default:
489*4882a593Smuzhiyun 		/* mpeg_mode = 1 */
490*4882a593Smuzhiyun 		r17 |= PIN_MUX_MPEG_MODE_MASK;
491*4882a593Smuzhiyun 		/* mpeg_par_en = 0 */
492*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
493*4882a593Smuzhiyun 		/* mpeg_ser_en = 0 */
494*4882a593Smuzhiyun 		r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
495*4882a593Smuzhiyun 		/* mpg_in_mux = 0 */
496*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
497*4882a593Smuzhiyun 		/* bt656_enable = 0 */
498*4882a593Smuzhiyun 		r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
499*4882a593Smuzhiyun 		/* i2s_enable = 0 */
500*4882a593Smuzhiyun 		r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
501*4882a593Smuzhiyun 		/* spi_mode = 0 */
502*4882a593Smuzhiyun 		r3D &= ~PIN_MUX_SPI_MODE_MASK;
503*4882a593Smuzhiyun 		/* mclk_en_ctrl = 0 */
504*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
505*4882a593Smuzhiyun 		/* mperr_en_ctrl = 0 */
506*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
507*4882a593Smuzhiyun 		/* mdval_en_ctrl = 0 */
508*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
509*4882a593Smuzhiyun 		/* mpsyn_en_ctrl = 0 */
510*4882a593Smuzhiyun 		r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
511*4882a593Smuzhiyun 		/* mdat_en_ctrl[3:0] = 0x0 */
512*4882a593Smuzhiyun 		r84 &= 0x0F;
513*4882a593Smuzhiyun 		/* mdat_en_ctrl[7:4] = 0x0 */
514*4882a593Smuzhiyun 		r89 &= 0x0F;
515*4882a593Smuzhiyun 		break;
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	ret = mxl111sf_write_reg(state, 0x17, r17);
519*4882a593Smuzhiyun 	if (mxl_fail(ret))
520*4882a593Smuzhiyun 		goto fail;
521*4882a593Smuzhiyun 	ret = mxl111sf_write_reg(state, 0x18, r18);
522*4882a593Smuzhiyun 	if (mxl_fail(ret))
523*4882a593Smuzhiyun 		goto fail;
524*4882a593Smuzhiyun 	ret = mxl111sf_write_reg(state, 0x12, r12);
525*4882a593Smuzhiyun 	if (mxl_fail(ret))
526*4882a593Smuzhiyun 		goto fail;
527*4882a593Smuzhiyun 	ret = mxl111sf_write_reg(state, 0x15, r15);
528*4882a593Smuzhiyun 	if (mxl_fail(ret))
529*4882a593Smuzhiyun 		goto fail;
530*4882a593Smuzhiyun 	ret = mxl111sf_write_reg(state, 0x82, r82);
531*4882a593Smuzhiyun 	if (mxl_fail(ret))
532*4882a593Smuzhiyun 		goto fail;
533*4882a593Smuzhiyun 	ret = mxl111sf_write_reg(state, 0x84, r84);
534*4882a593Smuzhiyun 	if (mxl_fail(ret))
535*4882a593Smuzhiyun 		goto fail;
536*4882a593Smuzhiyun 	ret = mxl111sf_write_reg(state, 0x89, r89);
537*4882a593Smuzhiyun 	if (mxl_fail(ret))
538*4882a593Smuzhiyun 		goto fail;
539*4882a593Smuzhiyun 	ret = mxl111sf_write_reg(state, 0x3D, r3D);
540*4882a593Smuzhiyun 	if (mxl_fail(ret))
541*4882a593Smuzhiyun 		goto fail;
542*4882a593Smuzhiyun fail:
543*4882a593Smuzhiyun 	return ret;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
547*4882a593Smuzhiyun 
mxl111sf_hw_set_gpio(struct mxl111sf_state * state,int gpio,int val)548*4882a593Smuzhiyun static int mxl111sf_hw_set_gpio(struct mxl111sf_state *state, int gpio, int val)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	return mxl111sf_hw_do_set_gpio(state, gpio, MXL_GPIO_DIR_OUTPUT, val);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
mxl111sf_hw_gpio_initialize(struct mxl111sf_state * state)553*4882a593Smuzhiyun static int mxl111sf_hw_gpio_initialize(struct mxl111sf_state *state)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	u8 gpioval = 0x07; /* write protect enabled, signal LEDs off */
556*4882a593Smuzhiyun 	int i, ret;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	mxl_debug("()");
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	for (i = 3; i < 8; i++) {
561*4882a593Smuzhiyun 		ret = mxl111sf_hw_set_gpio(state, i, (gpioval >> i) & 0x01);
562*4882a593Smuzhiyun 		if (mxl_fail(ret))
563*4882a593Smuzhiyun 			break;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	return ret;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun #define PCA9534_I2C_ADDR (0x40 >> 1)
pca9534_set_gpio(struct mxl111sf_state * state,int gpio,int val)570*4882a593Smuzhiyun static int pca9534_set_gpio(struct mxl111sf_state *state, int gpio, int val)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	u8 w[2] = { 1, 0 };
573*4882a593Smuzhiyun 	u8 r = 0;
574*4882a593Smuzhiyun 	struct i2c_msg msg[] = {
575*4882a593Smuzhiyun 		{ .addr = PCA9534_I2C_ADDR,
576*4882a593Smuzhiyun 		  .flags = 0, .buf = w, .len = 1 },
577*4882a593Smuzhiyun 		{ .addr = PCA9534_I2C_ADDR,
578*4882a593Smuzhiyun 		  .flags = I2C_M_RD, .buf = &r, .len = 1 },
579*4882a593Smuzhiyun 	};
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	mxl_debug("(%d, %d)", gpio, val);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	/* read current GPIO levels from flip-flop */
584*4882a593Smuzhiyun 	i2c_transfer(&state->d->i2c_adap, msg, 2);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* prepare write buffer with current GPIO levels */
587*4882a593Smuzhiyun 	msg[0].len = 2;
588*4882a593Smuzhiyun #if 0
589*4882a593Smuzhiyun 	w[0] = 1;
590*4882a593Smuzhiyun #endif
591*4882a593Smuzhiyun 	w[1] = r;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* clear the desired GPIO */
594*4882a593Smuzhiyun 	w[1] &= ~(1 << gpio);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* set the desired GPIO value */
597*4882a593Smuzhiyun 	w[1] |= ((val ? 1 : 0) << gpio);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	/* write new GPIO levels to flip-flop */
600*4882a593Smuzhiyun 	i2c_transfer(&state->d->i2c_adap, &msg[0], 1);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	return 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
pca9534_init_port_expander(struct mxl111sf_state * state)605*4882a593Smuzhiyun static int pca9534_init_port_expander(struct mxl111sf_state *state)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	u8 w[2] = { 1, 0x07 }; /* write protect enabled, signal LEDs off */
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	struct i2c_msg msg = {
610*4882a593Smuzhiyun 		.addr = PCA9534_I2C_ADDR,
611*4882a593Smuzhiyun 		.flags = 0, .buf = w, .len = 2
612*4882a593Smuzhiyun 	};
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	mxl_debug("()");
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	i2c_transfer(&state->d->i2c_adap, &msg, 1);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	/* configure all pins as outputs */
619*4882a593Smuzhiyun 	w[0] = 3;
620*4882a593Smuzhiyun 	w[1] = 0;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	i2c_transfer(&state->d->i2c_adap, &msg, 1);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	return 0;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
mxl111sf_set_gpio(struct mxl111sf_state * state,int gpio,int val)627*4882a593Smuzhiyun int mxl111sf_set_gpio(struct mxl111sf_state *state, int gpio, int val)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	mxl_debug("(%d, %d)", gpio, val);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	switch (state->gpio_port_expander) {
632*4882a593Smuzhiyun 	default:
633*4882a593Smuzhiyun 		mxl_printk(KERN_ERR,
634*4882a593Smuzhiyun 			   "gpio_port_expander undefined, assuming PCA9534");
635*4882a593Smuzhiyun 		fallthrough;
636*4882a593Smuzhiyun 	case mxl111sf_PCA9534:
637*4882a593Smuzhiyun 		return pca9534_set_gpio(state, gpio, val);
638*4882a593Smuzhiyun 	case mxl111sf_gpio_hw:
639*4882a593Smuzhiyun 		return mxl111sf_hw_set_gpio(state, gpio, val);
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
mxl111sf_probe_port_expander(struct mxl111sf_state * state)643*4882a593Smuzhiyun static int mxl111sf_probe_port_expander(struct mxl111sf_state *state)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun 	int ret;
646*4882a593Smuzhiyun 	u8 w = 1;
647*4882a593Smuzhiyun 	u8 r = 0;
648*4882a593Smuzhiyun 	struct i2c_msg msg[] = {
649*4882a593Smuzhiyun 		{ .flags = 0,        .buf = &w, .len = 1 },
650*4882a593Smuzhiyun 		{ .flags = I2C_M_RD, .buf = &r, .len = 1 },
651*4882a593Smuzhiyun 	};
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	mxl_debug("()");
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	msg[0].addr = 0x70 >> 1;
656*4882a593Smuzhiyun 	msg[1].addr = 0x70 >> 1;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* read current GPIO levels from flip-flop */
659*4882a593Smuzhiyun 	ret = i2c_transfer(&state->d->i2c_adap, msg, 2);
660*4882a593Smuzhiyun 	if (ret == 2) {
661*4882a593Smuzhiyun 		state->port_expander_addr = msg[0].addr;
662*4882a593Smuzhiyun 		state->gpio_port_expander = mxl111sf_PCA9534;
663*4882a593Smuzhiyun 		mxl_debug("found port expander at 0x%02x",
664*4882a593Smuzhiyun 			  state->port_expander_addr);
665*4882a593Smuzhiyun 		return 0;
666*4882a593Smuzhiyun 	}
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	msg[0].addr = 0x40 >> 1;
669*4882a593Smuzhiyun 	msg[1].addr = 0x40 >> 1;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	ret = i2c_transfer(&state->d->i2c_adap, msg, 2);
672*4882a593Smuzhiyun 	if (ret == 2) {
673*4882a593Smuzhiyun 		state->port_expander_addr = msg[0].addr;
674*4882a593Smuzhiyun 		state->gpio_port_expander = mxl111sf_PCA9534;
675*4882a593Smuzhiyun 		mxl_debug("found port expander at 0x%02x",
676*4882a593Smuzhiyun 			  state->port_expander_addr);
677*4882a593Smuzhiyun 		return 0;
678*4882a593Smuzhiyun 	}
679*4882a593Smuzhiyun 	state->port_expander_addr = 0xff;
680*4882a593Smuzhiyun 	state->gpio_port_expander = mxl111sf_gpio_hw;
681*4882a593Smuzhiyun 	mxl_debug("using hardware gpio");
682*4882a593Smuzhiyun 	return 0;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
mxl111sf_init_port_expander(struct mxl111sf_state * state)685*4882a593Smuzhiyun int mxl111sf_init_port_expander(struct mxl111sf_state *state)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	mxl_debug("()");
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	if (0x00 == state->port_expander_addr)
690*4882a593Smuzhiyun 		mxl111sf_probe_port_expander(state);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	switch (state->gpio_port_expander) {
693*4882a593Smuzhiyun 	default:
694*4882a593Smuzhiyun 		mxl_printk(KERN_ERR,
695*4882a593Smuzhiyun 			   "gpio_port_expander undefined, assuming PCA9534");
696*4882a593Smuzhiyun 		fallthrough;
697*4882a593Smuzhiyun 	case mxl111sf_PCA9534:
698*4882a593Smuzhiyun 		return pca9534_init_port_expander(state);
699*4882a593Smuzhiyun 	case mxl111sf_gpio_hw:
700*4882a593Smuzhiyun 		return mxl111sf_hw_gpio_initialize(state);
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
705*4882a593Smuzhiyun 
mxl111sf_gpio_mode_switch(struct mxl111sf_state * state,unsigned int mode)706*4882a593Smuzhiyun int mxl111sf_gpio_mode_switch(struct mxl111sf_state *state, unsigned int mode)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun /*	GPO:
709*4882a593Smuzhiyun  *	3 - ATSC/MH#   | 1 = ATSC transport, 0 = MH transport      | default 0
710*4882a593Smuzhiyun  *	4 - ATSC_RST## | 1 = ATSC enable, 0 = ATSC Reset           | default 0
711*4882a593Smuzhiyun  *	5 - ATSC_EN    | 1 = ATSC power enable, 0 = ATSC power off | default 0
712*4882a593Smuzhiyun  *	6 - MH_RESET#  | 1 = MH enable, 0 = MH Reset               | default 0
713*4882a593Smuzhiyun  *	7 - MH_EN      | 1 = MH power enable, 0 = MH power off     | default 0
714*4882a593Smuzhiyun  */
715*4882a593Smuzhiyun 	mxl_debug("(%d)", mode);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	switch (mode) {
718*4882a593Smuzhiyun 	case MXL111SF_GPIO_MOD_MH:
719*4882a593Smuzhiyun 		mxl111sf_set_gpio(state, 4, 0);
720*4882a593Smuzhiyun 		mxl111sf_set_gpio(state, 5, 0);
721*4882a593Smuzhiyun 		msleep(50);
722*4882a593Smuzhiyun 		mxl111sf_set_gpio(state, 7, 1);
723*4882a593Smuzhiyun 		msleep(50);
724*4882a593Smuzhiyun 		mxl111sf_set_gpio(state, 6, 1);
725*4882a593Smuzhiyun 		msleep(50);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 		mxl111sf_set_gpio(state, 3, 0);
728*4882a593Smuzhiyun 		break;
729*4882a593Smuzhiyun 	case MXL111SF_GPIO_MOD_ATSC:
730*4882a593Smuzhiyun 		mxl111sf_set_gpio(state, 6, 0);
731*4882a593Smuzhiyun 		mxl111sf_set_gpio(state, 7, 0);
732*4882a593Smuzhiyun 		msleep(50);
733*4882a593Smuzhiyun 		mxl111sf_set_gpio(state, 5, 1);
734*4882a593Smuzhiyun 		msleep(50);
735*4882a593Smuzhiyun 		mxl111sf_set_gpio(state, 4, 1);
736*4882a593Smuzhiyun 		msleep(50);
737*4882a593Smuzhiyun 		mxl111sf_set_gpio(state, 3, 1);
738*4882a593Smuzhiyun 		break;
739*4882a593Smuzhiyun 	default: /* DVBT / STANDBY */
740*4882a593Smuzhiyun 		mxl111sf_init_port_expander(state);
741*4882a593Smuzhiyun 		break;
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 	return 0;
744*4882a593Smuzhiyun }
745