xref: /OK3568_Linux_fs/kernel/drivers/media/tuners/tda18250_priv.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * NXP TDA18250BHN silicon tuner driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 Olli Salonen <olli.salonen@iki.fi>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef TDA18250_PRIV_H
9*4882a593Smuzhiyun #define TDA18250_PRIV_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "tda18250.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define R00_ID1		0x00	/* ID byte 1 */
14*4882a593Smuzhiyun #define R01_ID2		0x01	/* ID byte 2 */
15*4882a593Smuzhiyun #define R02_ID3		0x02	/* ID byte 3 */
16*4882a593Smuzhiyun #define R03_THERMO1	0x03	/* Thermo byte 1 */
17*4882a593Smuzhiyun #define R04_THERMO2	0x04	/* Thermo byte 2 */
18*4882a593Smuzhiyun #define R05_POWER1	0x05	/* Power byte 1 */
19*4882a593Smuzhiyun #define R06_POWER2	0x06	/* Power byte 2 */
20*4882a593Smuzhiyun #define R07_GPIO	0x07	/* GPIO */
21*4882a593Smuzhiyun #define R08_IRQ1	0x08	/* IRQ */
22*4882a593Smuzhiyun #define R09_IRQ2	0x09	/* IRQ */
23*4882a593Smuzhiyun #define R0A_IRQ3	0x0a	/* IRQ */
24*4882a593Smuzhiyun #define R0B_IRQ4	0x0b	/* IRQ */
25*4882a593Smuzhiyun #define R0C_AGC11	0x0c	/* AGC1 byte 1 */
26*4882a593Smuzhiyun #define R0D_AGC12	0x0d	/* AGC1 byte 2 */
27*4882a593Smuzhiyun #define R0E_AGC13	0x0e	/* AGC1 byte 3 */
28*4882a593Smuzhiyun #define R0F_AGC14	0x0f	/* AGC1 byte 4 */
29*4882a593Smuzhiyun #define R10_LT1		0x10	/* LT byte 1 */
30*4882a593Smuzhiyun #define R11_LT2		0x11	/* LT byte 2 */
31*4882a593Smuzhiyun #define R12_AGC21	0x12	/* AGC2 byte 1 */
32*4882a593Smuzhiyun #define R13_AGC22	0x13	/* AGC2 byte 2 */
33*4882a593Smuzhiyun #define R14_AGC23	0x14	/* AGC2 byte 3 */
34*4882a593Smuzhiyun #define R15_AGC24	0x15	/* AGC2 byte 4 */
35*4882a593Smuzhiyun #define R16_AGC25	0x16	/* AGC2 byte 5 */
36*4882a593Smuzhiyun #define R17_AGC31	0x17	/* AGC3 byte 1 */
37*4882a593Smuzhiyun #define R18_AGC32	0x18	/* AGC3 byte 2 */
38*4882a593Smuzhiyun #define R19_AGC33	0x19	/* AGC3 byte 3 */
39*4882a593Smuzhiyun #define R1A_AGCK	0x1a
40*4882a593Smuzhiyun #define R1B_GAIN1	0x1b
41*4882a593Smuzhiyun #define R1C_GAIN2	0x1c
42*4882a593Smuzhiyun #define R1D_GAIN3	0x1d
43*4882a593Smuzhiyun #define R1E_WI_FI	0x1e	/* Wireless Filter */
44*4882a593Smuzhiyun #define R1F_RF_BPF	0x1f	/* RF Band Pass Filter */
45*4882a593Smuzhiyun #define R20_IR_MIX	0x20	/* IR Mixer */
46*4882a593Smuzhiyun #define R21_IF_AGC	0x21
47*4882a593Smuzhiyun #define R22_IF1		0x22	/* IF byte 1 */
48*4882a593Smuzhiyun #define R23_IF2		0x23	/* IF byte 2 */
49*4882a593Smuzhiyun #define R24_IF3		0x24	/* IF byte 3 */
50*4882a593Smuzhiyun #define R25_REF		0x25	/* reference byte */
51*4882a593Smuzhiyun #define R26_IF		0x26	/* IF frequency */
52*4882a593Smuzhiyun #define R27_RF1		0x27	/* RF frequency byte 1 */
53*4882a593Smuzhiyun #define R28_RF2		0x28	/* RF frequency byte 2 */
54*4882a593Smuzhiyun #define R29_RF3		0x29	/* RF frequency byte 3 */
55*4882a593Smuzhiyun #define R2A_MSM1	0x2a
56*4882a593Smuzhiyun #define R2B_MSM2	0x2b
57*4882a593Smuzhiyun #define R2C_PS1		0x2c	/* power saving mode byte 1 */
58*4882a593Smuzhiyun #define R2D_PS2		0x2d	/* power saving mode byte 2 */
59*4882a593Smuzhiyun #define R2E_PS3		0x2e	/* power saving mode byte 3 */
60*4882a593Smuzhiyun #define R2F_RSSI1	0x2f
61*4882a593Smuzhiyun #define R30_RSSI2	0x30
62*4882a593Smuzhiyun #define R31_IRQ_CTRL	0x31
63*4882a593Smuzhiyun #define R32_DUMMY	0x32
64*4882a593Smuzhiyun #define R33_TEST	0x33
65*4882a593Smuzhiyun #define R34_MD1		0x34
66*4882a593Smuzhiyun #define R35_SD1		0x35
67*4882a593Smuzhiyun #define R36_SD2		0x36
68*4882a593Smuzhiyun #define R37_SD3		0x37
69*4882a593Smuzhiyun #define R38_SD4		0x38
70*4882a593Smuzhiyun #define R39_SD5		0x39
71*4882a593Smuzhiyun #define R3A_SD_TEST	0x3a
72*4882a593Smuzhiyun #define R3B_REGU	0x3b
73*4882a593Smuzhiyun #define R3C_RCCAL1	0x3c
74*4882a593Smuzhiyun #define R3D_RCCAL2	0x3d
75*4882a593Smuzhiyun #define R3E_IRCAL1	0x3e
76*4882a593Smuzhiyun #define R3F_IRCAL2	0x3f
77*4882a593Smuzhiyun #define R40_IRCAL3	0x40
78*4882a593Smuzhiyun #define R41_IRCAL4	0x41
79*4882a593Smuzhiyun #define R42_IRCAL5	0x42
80*4882a593Smuzhiyun #define R43_PD1		0x43	/* power down byte 1 */
81*4882a593Smuzhiyun #define R44_PD2		0x44	/* power down byte 2 */
82*4882a593Smuzhiyun #define R45_PD		0x45	/* power down */
83*4882a593Smuzhiyun #define R46_CPUMP	0x46	/* charge pump */
84*4882a593Smuzhiyun #define R47_LNAPOL	0x47	/* LNA polar casc */
85*4882a593Smuzhiyun #define R48_SMOOTH1	0x48	/* smooth test byte 1 */
86*4882a593Smuzhiyun #define R49_SMOOTH2	0x49	/* smooth test byte 2 */
87*4882a593Smuzhiyun #define R4A_SMOOTH3	0x4a	/* smooth test byte 3 */
88*4882a593Smuzhiyun #define R4B_XTALOSC1	0x4b
89*4882a593Smuzhiyun #define R4C_XTALOSC2	0x4c
90*4882a593Smuzhiyun #define R4D_XTALFLX1	0x4d
91*4882a593Smuzhiyun #define R4E_XTALFLX2	0x4e
92*4882a593Smuzhiyun #define R4F_XTALFLX3	0x4f
93*4882a593Smuzhiyun #define R50_XTALFLX4	0x50
94*4882a593Smuzhiyun #define R51_XTALFLX5	0x51
95*4882a593Smuzhiyun #define R52_IRLOOP0	0x52
96*4882a593Smuzhiyun #define R53_IRLOOP1	0x53
97*4882a593Smuzhiyun #define R54_IRLOOP2	0x54
98*4882a593Smuzhiyun #define R55_IRLOOP3	0x55
99*4882a593Smuzhiyun #define R56_IRLOOP4	0x56
100*4882a593Smuzhiyun #define R57_PLL_LOG	0x57
101*4882a593Smuzhiyun #define R58_AGC2_UP1	0x58
102*4882a593Smuzhiyun #define R59_AGC2_UP2	0x59
103*4882a593Smuzhiyun #define R5A_H3H5	0x5a
104*4882a593Smuzhiyun #define R5B_AGC_AUTO	0x5b
105*4882a593Smuzhiyun #define R5C_AGC_DEBUG	0x5c
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define TDA18250_NUM_REGS 93
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define TDA18250_POWER_STANDBY 0
110*4882a593Smuzhiyun #define TDA18250_POWER_NORMAL 1
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define TDA18250_IRQ_CAL     0x81
113*4882a593Smuzhiyun #define TDA18250_IRQ_HW_INIT 0x82
114*4882a593Smuzhiyun #define TDA18250_IRQ_TUNE    0x88
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun struct tda18250_dev {
117*4882a593Smuzhiyun 	struct mutex i2c_mutex;
118*4882a593Smuzhiyun 	struct dvb_frontend *fe;
119*4882a593Smuzhiyun 	struct i2c_adapter *i2c;
120*4882a593Smuzhiyun 	struct regmap *regmap;
121*4882a593Smuzhiyun 	u8 xtal_freq;
122*4882a593Smuzhiyun 	/* IF in kHz */
123*4882a593Smuzhiyun 	u16 if_dvbt_6;
124*4882a593Smuzhiyun 	u16 if_dvbt_7;
125*4882a593Smuzhiyun 	u16 if_dvbt_8;
126*4882a593Smuzhiyun 	u16 if_dvbc_6;
127*4882a593Smuzhiyun 	u16 if_dvbc_8;
128*4882a593Smuzhiyun 	u16 if_atsc;
129*4882a593Smuzhiyun 	u16 if_frequency;
130*4882a593Smuzhiyun 	bool slave;
131*4882a593Smuzhiyun 	bool loopthrough;
132*4882a593Smuzhiyun 	bool warm;
133*4882a593Smuzhiyun 	u8 regs[TDA18250_NUM_REGS];
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #endif
137