1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Maxim MAX2165 silicon tuner
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2009 David T. L. Wong <davidtlwong@gmail.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/moduleparam.h>
10*4882a593Smuzhiyun #include <linux/videodev2.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/dvb/frontend.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <media/dvb_frontend.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "max2165.h"
19*4882a593Smuzhiyun #include "max2165_priv.h"
20*4882a593Smuzhiyun #include "tuner-i2c.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define dprintk(args...) \
23*4882a593Smuzhiyun do { \
24*4882a593Smuzhiyun if (debug) \
25*4882a593Smuzhiyun printk(KERN_DEBUG "max2165: " args); \
26*4882a593Smuzhiyun } while (0)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static int debug;
29*4882a593Smuzhiyun module_param(debug, int, 0644);
30*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Turn on/off debugging (default:off).");
31*4882a593Smuzhiyun
max2165_write_reg(struct max2165_priv * priv,u8 reg,u8 data)32*4882a593Smuzhiyun static int max2165_write_reg(struct max2165_priv *priv, u8 reg, u8 data)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun int ret;
35*4882a593Smuzhiyun u8 buf[] = { reg, data };
36*4882a593Smuzhiyun struct i2c_msg msg = { .flags = 0, .buf = buf, .len = 2 };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun msg.addr = priv->config->i2c_address;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun if (debug >= 2)
41*4882a593Smuzhiyun dprintk("%s: reg=0x%02X, data=0x%02X\n", __func__, reg, data);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun ret = i2c_transfer(priv->i2c, &msg, 1);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (ret != 1)
46*4882a593Smuzhiyun dprintk("%s: error reg=0x%x, data=0x%x, ret=%i\n",
47*4882a593Smuzhiyun __func__, reg, data, ret);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun return (ret != 1) ? -EIO : 0;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
max2165_read_reg(struct max2165_priv * priv,u8 reg,u8 * p_data)52*4882a593Smuzhiyun static int max2165_read_reg(struct max2165_priv *priv, u8 reg, u8 *p_data)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun int ret;
55*4882a593Smuzhiyun u8 dev_addr = priv->config->i2c_address;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun u8 b0[] = { reg };
58*4882a593Smuzhiyun u8 b1[] = { 0 };
59*4882a593Smuzhiyun struct i2c_msg msg[] = {
60*4882a593Smuzhiyun { .addr = dev_addr, .flags = 0, .buf = b0, .len = 1 },
61*4882a593Smuzhiyun { .addr = dev_addr, .flags = I2C_M_RD, .buf = b1, .len = 1 },
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun ret = i2c_transfer(priv->i2c, msg, 2);
65*4882a593Smuzhiyun if (ret != 2) {
66*4882a593Smuzhiyun dprintk("%s: error reg=0x%x, ret=%i\n", __func__, reg, ret);
67*4882a593Smuzhiyun return -EIO;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun *p_data = b1[0];
71*4882a593Smuzhiyun if (debug >= 2)
72*4882a593Smuzhiyun dprintk("%s: reg=0x%02X, data=0x%02X\n",
73*4882a593Smuzhiyun __func__, reg, b1[0]);
74*4882a593Smuzhiyun return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
max2165_mask_write_reg(struct max2165_priv * priv,u8 reg,u8 mask,u8 data)77*4882a593Smuzhiyun static int max2165_mask_write_reg(struct max2165_priv *priv, u8 reg,
78*4882a593Smuzhiyun u8 mask, u8 data)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun int ret;
81*4882a593Smuzhiyun u8 v;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun data &= mask;
84*4882a593Smuzhiyun ret = max2165_read_reg(priv, reg, &v);
85*4882a593Smuzhiyun if (ret != 0)
86*4882a593Smuzhiyun return ret;
87*4882a593Smuzhiyun v &= ~mask;
88*4882a593Smuzhiyun v |= data;
89*4882a593Smuzhiyun ret = max2165_write_reg(priv, reg, v);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun return ret;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
max2165_read_rom_table(struct max2165_priv * priv)94*4882a593Smuzhiyun static int max2165_read_rom_table(struct max2165_priv *priv)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun u8 dat[3];
97*4882a593Smuzhiyun int i;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
100*4882a593Smuzhiyun max2165_write_reg(priv, REG_ROM_TABLE_ADDR, i + 1);
101*4882a593Smuzhiyun max2165_read_reg(priv, REG_ROM_TABLE_DATA, &dat[i]);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun priv->tf_ntch_low_cfg = dat[0] >> 4;
105*4882a593Smuzhiyun priv->tf_ntch_hi_cfg = dat[0] & 0x0F;
106*4882a593Smuzhiyun priv->tf_balun_low_ref = dat[1] & 0x0F;
107*4882a593Smuzhiyun priv->tf_balun_hi_ref = dat[1] >> 4;
108*4882a593Smuzhiyun priv->bb_filter_7mhz_cfg = dat[2] & 0x0F;
109*4882a593Smuzhiyun priv->bb_filter_8mhz_cfg = dat[2] >> 4;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun dprintk("tf_ntch_low_cfg = 0x%X\n", priv->tf_ntch_low_cfg);
112*4882a593Smuzhiyun dprintk("tf_ntch_hi_cfg = 0x%X\n", priv->tf_ntch_hi_cfg);
113*4882a593Smuzhiyun dprintk("tf_balun_low_ref = 0x%X\n", priv->tf_balun_low_ref);
114*4882a593Smuzhiyun dprintk("tf_balun_hi_ref = 0x%X\n", priv->tf_balun_hi_ref);
115*4882a593Smuzhiyun dprintk("bb_filter_7mhz_cfg = 0x%X\n", priv->bb_filter_7mhz_cfg);
116*4882a593Smuzhiyun dprintk("bb_filter_8mhz_cfg = 0x%X\n", priv->bb_filter_8mhz_cfg);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
max2165_set_osc(struct max2165_priv * priv,u8 osc)121*4882a593Smuzhiyun static int max2165_set_osc(struct max2165_priv *priv, u8 osc /*MHz*/)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun u8 v;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun v = (osc / 2);
126*4882a593Smuzhiyun if (v == 2)
127*4882a593Smuzhiyun v = 0x7;
128*4882a593Smuzhiyun else
129*4882a593Smuzhiyun v -= 8;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun max2165_mask_write_reg(priv, REG_PLL_CFG, 0x07, v);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
max2165_set_bandwidth(struct max2165_priv * priv,u32 bw)136*4882a593Smuzhiyun static int max2165_set_bandwidth(struct max2165_priv *priv, u32 bw)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun u8 val;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (bw == 8000000)
141*4882a593Smuzhiyun val = priv->bb_filter_8mhz_cfg;
142*4882a593Smuzhiyun else
143*4882a593Smuzhiyun val = priv->bb_filter_7mhz_cfg;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun max2165_mask_write_reg(priv, REG_BASEBAND_CTRL, 0xF0, val << 4);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
fixpt_div32(u32 dividend,u32 divisor,u32 * quotient,u32 * fraction)150*4882a593Smuzhiyun static int fixpt_div32(u32 dividend, u32 divisor, u32 *quotient, u32 *fraction)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun u32 remainder;
153*4882a593Smuzhiyun u32 q, f = 0;
154*4882a593Smuzhiyun int i;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (0 == divisor)
157*4882a593Smuzhiyun return -EINVAL;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun q = dividend / divisor;
160*4882a593Smuzhiyun remainder = dividend - q * divisor;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun for (i = 0; i < 31; i++) {
163*4882a593Smuzhiyun remainder <<= 1;
164*4882a593Smuzhiyun if (remainder >= divisor) {
165*4882a593Smuzhiyun f += 1;
166*4882a593Smuzhiyun remainder -= divisor;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun f <<= 1;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun *quotient = q;
172*4882a593Smuzhiyun *fraction = f;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
max2165_set_rf(struct max2165_priv * priv,u32 freq)177*4882a593Smuzhiyun static int max2165_set_rf(struct max2165_priv *priv, u32 freq)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun u8 tf;
180*4882a593Smuzhiyun u8 tf_ntch;
181*4882a593Smuzhiyun u32 t;
182*4882a593Smuzhiyun u32 quotient, fraction;
183*4882a593Smuzhiyun int ret;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Set PLL divider according to RF frequency */
186*4882a593Smuzhiyun ret = fixpt_div32(freq / 1000, priv->config->osc_clk * 1000,
187*4882a593Smuzhiyun "ient, &fraction);
188*4882a593Smuzhiyun if (ret != 0)
189*4882a593Smuzhiyun return ret;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* 20-bit fraction */
192*4882a593Smuzhiyun fraction >>= 12;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun max2165_write_reg(priv, REG_NDIV_INT, quotient);
195*4882a593Smuzhiyun max2165_mask_write_reg(priv, REG_NDIV_FRAC2, 0x0F, fraction >> 16);
196*4882a593Smuzhiyun max2165_write_reg(priv, REG_NDIV_FRAC1, fraction >> 8);
197*4882a593Smuzhiyun max2165_write_reg(priv, REG_NDIV_FRAC0, fraction);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Norch Filter */
200*4882a593Smuzhiyun tf_ntch = (freq < 725000000) ?
201*4882a593Smuzhiyun priv->tf_ntch_low_cfg : priv->tf_ntch_hi_cfg;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* Tracking filter balun */
204*4882a593Smuzhiyun t = priv->tf_balun_low_ref;
205*4882a593Smuzhiyun t += (priv->tf_balun_hi_ref - priv->tf_balun_low_ref)
206*4882a593Smuzhiyun * (freq / 1000 - 470000) / (780000 - 470000);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun tf = t;
209*4882a593Smuzhiyun dprintk("tf = %X\n", tf);
210*4882a593Smuzhiyun tf |= tf_ntch << 4;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun max2165_write_reg(priv, REG_TRACK_FILTER, tf);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
max2165_debug_status(struct max2165_priv * priv)217*4882a593Smuzhiyun static void max2165_debug_status(struct max2165_priv *priv)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun u8 status, autotune;
220*4882a593Smuzhiyun u8 auto_vco_success, auto_vco_active;
221*4882a593Smuzhiyun u8 pll_locked;
222*4882a593Smuzhiyun u8 dc_offset_low, dc_offset_hi;
223*4882a593Smuzhiyun u8 signal_lv_over_threshold;
224*4882a593Smuzhiyun u8 vco, vco_sub_band, adc;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun max2165_read_reg(priv, REG_STATUS, &status);
227*4882a593Smuzhiyun max2165_read_reg(priv, REG_AUTOTUNE, &autotune);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun auto_vco_success = (status >> 6) & 0x01;
230*4882a593Smuzhiyun auto_vco_active = (status >> 5) & 0x01;
231*4882a593Smuzhiyun pll_locked = (status >> 4) & 0x01;
232*4882a593Smuzhiyun dc_offset_low = (status >> 3) & 0x01;
233*4882a593Smuzhiyun dc_offset_hi = (status >> 2) & 0x01;
234*4882a593Smuzhiyun signal_lv_over_threshold = status & 0x01;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun vco = autotune >> 6;
237*4882a593Smuzhiyun vco_sub_band = (autotune >> 3) & 0x7;
238*4882a593Smuzhiyun adc = autotune & 0x7;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun dprintk("auto VCO active: %d, auto VCO success: %d\n",
241*4882a593Smuzhiyun auto_vco_active, auto_vco_success);
242*4882a593Smuzhiyun dprintk("PLL locked: %d\n", pll_locked);
243*4882a593Smuzhiyun dprintk("DC offset low: %d, DC offset high: %d\n",
244*4882a593Smuzhiyun dc_offset_low, dc_offset_hi);
245*4882a593Smuzhiyun dprintk("Signal lvl over threshold: %d\n", signal_lv_over_threshold);
246*4882a593Smuzhiyun dprintk("VCO: %d, VCO Sub-band: %d, ADC: %d\n", vco, vco_sub_band, adc);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
max2165_set_params(struct dvb_frontend * fe)249*4882a593Smuzhiyun static int max2165_set_params(struct dvb_frontend *fe)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun struct max2165_priv *priv = fe->tuner_priv;
252*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
253*4882a593Smuzhiyun int ret;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun switch (c->bandwidth_hz) {
256*4882a593Smuzhiyun case 7000000:
257*4882a593Smuzhiyun case 8000000:
258*4882a593Smuzhiyun priv->frequency = c->frequency;
259*4882a593Smuzhiyun break;
260*4882a593Smuzhiyun default:
261*4882a593Smuzhiyun printk(KERN_INFO "MAX2165: bandwidth %d Hz not supported.\n",
262*4882a593Smuzhiyun c->bandwidth_hz);
263*4882a593Smuzhiyun return -EINVAL;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun dprintk("%s() frequency=%d\n", __func__, c->frequency);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
269*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
270*4882a593Smuzhiyun max2165_set_bandwidth(priv, c->bandwidth_hz);
271*4882a593Smuzhiyun ret = max2165_set_rf(priv, priv->frequency);
272*4882a593Smuzhiyun mdelay(50);
273*4882a593Smuzhiyun max2165_debug_status(priv);
274*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
275*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 0);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (ret != 0)
278*4882a593Smuzhiyun return -EREMOTEIO;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
max2165_get_frequency(struct dvb_frontend * fe,u32 * freq)283*4882a593Smuzhiyun static int max2165_get_frequency(struct dvb_frontend *fe, u32 *freq)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun struct max2165_priv *priv = fe->tuner_priv;
286*4882a593Smuzhiyun dprintk("%s()\n", __func__);
287*4882a593Smuzhiyun *freq = priv->frequency;
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
max2165_get_bandwidth(struct dvb_frontend * fe,u32 * bw)291*4882a593Smuzhiyun static int max2165_get_bandwidth(struct dvb_frontend *fe, u32 *bw)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct max2165_priv *priv = fe->tuner_priv;
294*4882a593Smuzhiyun dprintk("%s()\n", __func__);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun *bw = priv->bandwidth;
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
max2165_get_status(struct dvb_frontend * fe,u32 * status)300*4882a593Smuzhiyun static int max2165_get_status(struct dvb_frontend *fe, u32 *status)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct max2165_priv *priv = fe->tuner_priv;
303*4882a593Smuzhiyun u16 lock_status = 0;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun dprintk("%s()\n", __func__);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
308*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun max2165_debug_status(priv);
311*4882a593Smuzhiyun *status = lock_status;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
314*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 0);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
max2165_sleep(struct dvb_frontend * fe)319*4882a593Smuzhiyun static int max2165_sleep(struct dvb_frontend *fe)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun dprintk("%s()\n", __func__);
322*4882a593Smuzhiyun return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
max2165_init(struct dvb_frontend * fe)325*4882a593Smuzhiyun static int max2165_init(struct dvb_frontend *fe)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct max2165_priv *priv = fe->tuner_priv;
328*4882a593Smuzhiyun dprintk("%s()\n", __func__);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
331*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* Setup initial values */
334*4882a593Smuzhiyun /* Fractional Mode on */
335*4882a593Smuzhiyun max2165_write_reg(priv, REG_NDIV_FRAC2, 0x18);
336*4882a593Smuzhiyun /* LNA on */
337*4882a593Smuzhiyun max2165_write_reg(priv, REG_LNA, 0x01);
338*4882a593Smuzhiyun max2165_write_reg(priv, REG_PLL_CFG, 0x7A);
339*4882a593Smuzhiyun max2165_write_reg(priv, REG_TEST, 0x08);
340*4882a593Smuzhiyun max2165_write_reg(priv, REG_SHUTDOWN, 0x40);
341*4882a593Smuzhiyun max2165_write_reg(priv, REG_VCO_CTRL, 0x84);
342*4882a593Smuzhiyun max2165_write_reg(priv, REG_BASEBAND_CTRL, 0xC3);
343*4882a593Smuzhiyun max2165_write_reg(priv, REG_DC_OFFSET_CTRL, 0x75);
344*4882a593Smuzhiyun max2165_write_reg(priv, REG_DC_OFFSET_DAC, 0x00);
345*4882a593Smuzhiyun max2165_write_reg(priv, REG_ROM_TABLE_ADDR, 0x00);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun max2165_set_osc(priv, priv->config->osc_clk);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun max2165_read_rom_table(priv);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun max2165_set_bandwidth(priv, 8000000);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
354*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 0);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
max2165_release(struct dvb_frontend * fe)359*4882a593Smuzhiyun static void max2165_release(struct dvb_frontend *fe)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun struct max2165_priv *priv = fe->tuner_priv;
362*4882a593Smuzhiyun dprintk("%s()\n", __func__);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun kfree(priv);
365*4882a593Smuzhiyun fe->tuner_priv = NULL;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun static const struct dvb_tuner_ops max2165_tuner_ops = {
369*4882a593Smuzhiyun .info = {
370*4882a593Smuzhiyun .name = "Maxim MAX2165",
371*4882a593Smuzhiyun .frequency_min_hz = 470 * MHz,
372*4882a593Smuzhiyun .frequency_max_hz = 862 * MHz,
373*4882a593Smuzhiyun .frequency_step_hz = 50 * kHz,
374*4882a593Smuzhiyun },
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun .release = max2165_release,
377*4882a593Smuzhiyun .init = max2165_init,
378*4882a593Smuzhiyun .sleep = max2165_sleep,
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun .set_params = max2165_set_params,
381*4882a593Smuzhiyun .set_analog_params = NULL,
382*4882a593Smuzhiyun .get_frequency = max2165_get_frequency,
383*4882a593Smuzhiyun .get_bandwidth = max2165_get_bandwidth,
384*4882a593Smuzhiyun .get_status = max2165_get_status
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
max2165_attach(struct dvb_frontend * fe,struct i2c_adapter * i2c,struct max2165_config * cfg)387*4882a593Smuzhiyun struct dvb_frontend *max2165_attach(struct dvb_frontend *fe,
388*4882a593Smuzhiyun struct i2c_adapter *i2c,
389*4882a593Smuzhiyun struct max2165_config *cfg)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun struct max2165_priv *priv = NULL;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun dprintk("%s(%d-%04x)\n", __func__,
394*4882a593Smuzhiyun i2c ? i2c_adapter_id(i2c) : -1,
395*4882a593Smuzhiyun cfg ? cfg->i2c_address : -1);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun priv = kzalloc(sizeof(struct max2165_priv), GFP_KERNEL);
398*4882a593Smuzhiyun if (priv == NULL)
399*4882a593Smuzhiyun return NULL;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun memcpy(&fe->ops.tuner_ops, &max2165_tuner_ops,
402*4882a593Smuzhiyun sizeof(struct dvb_tuner_ops));
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun priv->config = cfg;
405*4882a593Smuzhiyun priv->i2c = i2c;
406*4882a593Smuzhiyun fe->tuner_priv = priv;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun max2165_init(fe);
409*4882a593Smuzhiyun max2165_debug_status(priv);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun return fe;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun EXPORT_SYMBOL(max2165_attach);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun MODULE_AUTHOR("David T. L. Wong <davidtlwong@gmail.com>");
416*4882a593Smuzhiyun MODULE_DESCRIPTION("Maxim MAX2165 silicon tuner driver");
417*4882a593Smuzhiyun MODULE_LICENSE("GPL");
418