xref: /OK3568_Linux_fs/kernel/drivers/media/tuners/fc0013.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Fitipower FC0013 tuner driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2012 Hans-Frieder Vogt <hfvogt@gmx.net>
6*4882a593Smuzhiyun  * partially based on driver code from Fitipower
7*4882a593Smuzhiyun  * Copyright (C) 2010 Fitipower Integrated Technology Inc
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "fc0013.h"
11*4882a593Smuzhiyun #include "fc0013-priv.h"
12*4882a593Smuzhiyun 
fc0013_writereg(struct fc0013_priv * priv,u8 reg,u8 val)13*4882a593Smuzhiyun static int fc0013_writereg(struct fc0013_priv *priv, u8 reg, u8 val)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun 	u8 buf[2] = {reg, val};
16*4882a593Smuzhiyun 	struct i2c_msg msg = {
17*4882a593Smuzhiyun 		.addr = priv->addr, .flags = 0, .buf = buf, .len = 2
18*4882a593Smuzhiyun 	};
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	if (i2c_transfer(priv->i2c, &msg, 1) != 1) {
21*4882a593Smuzhiyun 		err("I2C write reg failed, reg: %02x, val: %02x", reg, val);
22*4882a593Smuzhiyun 		return -EREMOTEIO;
23*4882a593Smuzhiyun 	}
24*4882a593Smuzhiyun 	return 0;
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun 
fc0013_readreg(struct fc0013_priv * priv,u8 reg,u8 * val)27*4882a593Smuzhiyun static int fc0013_readreg(struct fc0013_priv *priv, u8 reg, u8 *val)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	struct i2c_msg msg[2] = {
30*4882a593Smuzhiyun 		{ .addr = priv->addr, .flags = 0, .buf = &reg, .len = 1 },
31*4882a593Smuzhiyun 		{ .addr = priv->addr, .flags = I2C_M_RD, .buf = val, .len = 1 },
32*4882a593Smuzhiyun 	};
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	if (i2c_transfer(priv->i2c, msg, 2) != 2) {
35*4882a593Smuzhiyun 		err("I2C read reg failed, reg: %02x", reg);
36*4882a593Smuzhiyun 		return -EREMOTEIO;
37*4882a593Smuzhiyun 	}
38*4882a593Smuzhiyun 	return 0;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
fc0013_release(struct dvb_frontend * fe)41*4882a593Smuzhiyun static void fc0013_release(struct dvb_frontend *fe)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	kfree(fe->tuner_priv);
44*4882a593Smuzhiyun 	fe->tuner_priv = NULL;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
fc0013_init(struct dvb_frontend * fe)47*4882a593Smuzhiyun static int fc0013_init(struct dvb_frontend *fe)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct fc0013_priv *priv = fe->tuner_priv;
50*4882a593Smuzhiyun 	int i, ret = 0;
51*4882a593Smuzhiyun 	unsigned char reg[] = {
52*4882a593Smuzhiyun 		0x00,	/* reg. 0x00: dummy */
53*4882a593Smuzhiyun 		0x09,	/* reg. 0x01 */
54*4882a593Smuzhiyun 		0x16,	/* reg. 0x02 */
55*4882a593Smuzhiyun 		0x00,	/* reg. 0x03 */
56*4882a593Smuzhiyun 		0x00,	/* reg. 0x04 */
57*4882a593Smuzhiyun 		0x17,	/* reg. 0x05 */
58*4882a593Smuzhiyun 		0x02,	/* reg. 0x06 */
59*4882a593Smuzhiyun 		0x0a,	/* reg. 0x07: CHECK */
60*4882a593Smuzhiyun 		0xff,	/* reg. 0x08: AGC Clock divide by 256, AGC gain 1/256,
61*4882a593Smuzhiyun 			   Loop Bw 1/8 */
62*4882a593Smuzhiyun 		0x6f,	/* reg. 0x09: enable LoopThrough */
63*4882a593Smuzhiyun 		0xb8,	/* reg. 0x0a: Disable LO Test Buffer */
64*4882a593Smuzhiyun 		0x82,	/* reg. 0x0b: CHECK */
65*4882a593Smuzhiyun 		0xfc,	/* reg. 0x0c: depending on AGC Up-Down mode, may need 0xf8 */
66*4882a593Smuzhiyun 		0x01,	/* reg. 0x0d: AGC Not Forcing & LNA Forcing, may need 0x02 */
67*4882a593Smuzhiyun 		0x00,	/* reg. 0x0e */
68*4882a593Smuzhiyun 		0x00,	/* reg. 0x0f */
69*4882a593Smuzhiyun 		0x00,	/* reg. 0x10 */
70*4882a593Smuzhiyun 		0x00,	/* reg. 0x11 */
71*4882a593Smuzhiyun 		0x00,	/* reg. 0x12 */
72*4882a593Smuzhiyun 		0x00,	/* reg. 0x13 */
73*4882a593Smuzhiyun 		0x50,	/* reg. 0x14: DVB-t High Gain, UHF.
74*4882a593Smuzhiyun 			   Middle Gain: 0x48, Low Gain: 0x40 */
75*4882a593Smuzhiyun 		0x01,	/* reg. 0x15 */
76*4882a593Smuzhiyun 	};
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	switch (priv->xtal_freq) {
79*4882a593Smuzhiyun 	case FC_XTAL_27_MHZ:
80*4882a593Smuzhiyun 	case FC_XTAL_28_8_MHZ:
81*4882a593Smuzhiyun 		reg[0x07] |= 0x20;
82*4882a593Smuzhiyun 		break;
83*4882a593Smuzhiyun 	case FC_XTAL_36_MHZ:
84*4882a593Smuzhiyun 	default:
85*4882a593Smuzhiyun 		break;
86*4882a593Smuzhiyun 	}
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	if (priv->dual_master)
89*4882a593Smuzhiyun 		reg[0x0c] |= 0x02;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
92*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	for (i = 1; i < sizeof(reg); i++) {
95*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, i, reg[i]);
96*4882a593Smuzhiyun 		if (ret)
97*4882a593Smuzhiyun 			break;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
101*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	if (ret)
104*4882a593Smuzhiyun 		err("fc0013_writereg failed: %d", ret);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return ret;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
fc0013_sleep(struct dvb_frontend * fe)109*4882a593Smuzhiyun static int fc0013_sleep(struct dvb_frontend *fe)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	/* nothing to do here */
112*4882a593Smuzhiyun 	return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
fc0013_rc_cal_add(struct dvb_frontend * fe,int rc_val)115*4882a593Smuzhiyun int fc0013_rc_cal_add(struct dvb_frontend *fe, int rc_val)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct fc0013_priv *priv = fe->tuner_priv;
118*4882a593Smuzhiyun 	int ret;
119*4882a593Smuzhiyun 	u8 rc_cal;
120*4882a593Smuzhiyun 	int val;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
123*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* push rc_cal value, get rc_cal value */
126*4882a593Smuzhiyun 	ret = fc0013_writereg(priv, 0x10, 0x00);
127*4882a593Smuzhiyun 	if (ret)
128*4882a593Smuzhiyun 		goto error_out;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* get rc_cal value */
131*4882a593Smuzhiyun 	ret = fc0013_readreg(priv, 0x10, &rc_cal);
132*4882a593Smuzhiyun 	if (ret)
133*4882a593Smuzhiyun 		goto error_out;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	rc_cal &= 0x0f;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	val = (int)rc_cal + rc_val;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* forcing rc_cal */
140*4882a593Smuzhiyun 	ret = fc0013_writereg(priv, 0x0d, 0x11);
141*4882a593Smuzhiyun 	if (ret)
142*4882a593Smuzhiyun 		goto error_out;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* modify rc_cal value */
145*4882a593Smuzhiyun 	if (val > 15)
146*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x10, 0x0f);
147*4882a593Smuzhiyun 	else if (val < 0)
148*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x10, 0x00);
149*4882a593Smuzhiyun 	else
150*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x10, (u8)val);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun error_out:
153*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
154*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	return ret;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun EXPORT_SYMBOL(fc0013_rc_cal_add);
159*4882a593Smuzhiyun 
fc0013_rc_cal_reset(struct dvb_frontend * fe)160*4882a593Smuzhiyun int fc0013_rc_cal_reset(struct dvb_frontend *fe)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct fc0013_priv *priv = fe->tuner_priv;
163*4882a593Smuzhiyun 	int ret;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
166*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	ret = fc0013_writereg(priv, 0x0d, 0x01);
169*4882a593Smuzhiyun 	if (!ret)
170*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x10, 0x00);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
173*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return ret;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun EXPORT_SYMBOL(fc0013_rc_cal_reset);
178*4882a593Smuzhiyun 
fc0013_set_vhf_track(struct fc0013_priv * priv,u32 freq)179*4882a593Smuzhiyun static int fc0013_set_vhf_track(struct fc0013_priv *priv, u32 freq)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	int ret;
182*4882a593Smuzhiyun 	u8 tmp;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	ret = fc0013_readreg(priv, 0x1d, &tmp);
185*4882a593Smuzhiyun 	if (ret)
186*4882a593Smuzhiyun 		goto error_out;
187*4882a593Smuzhiyun 	tmp &= 0xe3;
188*4882a593Smuzhiyun 	if (freq <= 177500) {		/* VHF Track: 7 */
189*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x1d, tmp | 0x1c);
190*4882a593Smuzhiyun 	} else if (freq <= 184500) {	/* VHF Track: 6 */
191*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x1d, tmp | 0x18);
192*4882a593Smuzhiyun 	} else if (freq <= 191500) {	/* VHF Track: 5 */
193*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x1d, tmp | 0x14);
194*4882a593Smuzhiyun 	} else if (freq <= 198500) {	/* VHF Track: 4 */
195*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x1d, tmp | 0x10);
196*4882a593Smuzhiyun 	} else if (freq <= 205500) {	/* VHF Track: 3 */
197*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x1d, tmp | 0x0c);
198*4882a593Smuzhiyun 	} else if (freq <= 219500) {	/* VHF Track: 2 */
199*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x1d, tmp | 0x08);
200*4882a593Smuzhiyun 	} else if (freq < 300000) {	/* VHF Track: 1 */
201*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x1d, tmp | 0x04);
202*4882a593Smuzhiyun 	} else {			/* UHF and GPS */
203*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x1d, tmp | 0x1c);
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun error_out:
206*4882a593Smuzhiyun 	return ret;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
fc0013_set_params(struct dvb_frontend * fe)209*4882a593Smuzhiyun static int fc0013_set_params(struct dvb_frontend *fe)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	struct fc0013_priv *priv = fe->tuner_priv;
212*4882a593Smuzhiyun 	int i, ret = 0;
213*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
214*4882a593Smuzhiyun 	u32 freq = p->frequency / 1000;
215*4882a593Smuzhiyun 	u32 delsys = p->delivery_system;
216*4882a593Smuzhiyun 	unsigned char reg[7], am, pm, multi, tmp;
217*4882a593Smuzhiyun 	unsigned long f_vco;
218*4882a593Smuzhiyun 	unsigned short xtal_freq_khz_2, xin, xdiv;
219*4882a593Smuzhiyun 	bool vco_select = false;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (fe->callback) {
222*4882a593Smuzhiyun 		ret = fe->callback(priv->i2c, DVB_FRONTEND_COMPONENT_TUNER,
223*4882a593Smuzhiyun 			FC_FE_CALLBACK_VHF_ENABLE, (freq > 300000 ? 0 : 1));
224*4882a593Smuzhiyun 		if (ret)
225*4882a593Smuzhiyun 			goto exit;
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	switch (priv->xtal_freq) {
229*4882a593Smuzhiyun 	case FC_XTAL_27_MHZ:
230*4882a593Smuzhiyun 		xtal_freq_khz_2 = 27000 / 2;
231*4882a593Smuzhiyun 		break;
232*4882a593Smuzhiyun 	case FC_XTAL_36_MHZ:
233*4882a593Smuzhiyun 		xtal_freq_khz_2 = 36000 / 2;
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	case FC_XTAL_28_8_MHZ:
236*4882a593Smuzhiyun 	default:
237*4882a593Smuzhiyun 		xtal_freq_khz_2 = 28800 / 2;
238*4882a593Smuzhiyun 		break;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
242*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* set VHF track */
245*4882a593Smuzhiyun 	ret = fc0013_set_vhf_track(priv, freq);
246*4882a593Smuzhiyun 	if (ret)
247*4882a593Smuzhiyun 		goto exit;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (freq < 300000) {
250*4882a593Smuzhiyun 		/* enable VHF filter */
251*4882a593Smuzhiyun 		ret = fc0013_readreg(priv, 0x07, &tmp);
252*4882a593Smuzhiyun 		if (ret)
253*4882a593Smuzhiyun 			goto exit;
254*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x07, tmp | 0x10);
255*4882a593Smuzhiyun 		if (ret)
256*4882a593Smuzhiyun 			goto exit;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 		/* disable UHF & disable GPS */
259*4882a593Smuzhiyun 		ret = fc0013_readreg(priv, 0x14, &tmp);
260*4882a593Smuzhiyun 		if (ret)
261*4882a593Smuzhiyun 			goto exit;
262*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x14, tmp & 0x1f);
263*4882a593Smuzhiyun 		if (ret)
264*4882a593Smuzhiyun 			goto exit;
265*4882a593Smuzhiyun 	} else if (freq <= 862000) {
266*4882a593Smuzhiyun 		/* disable VHF filter */
267*4882a593Smuzhiyun 		ret = fc0013_readreg(priv, 0x07, &tmp);
268*4882a593Smuzhiyun 		if (ret)
269*4882a593Smuzhiyun 			goto exit;
270*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x07, tmp & 0xef);
271*4882a593Smuzhiyun 		if (ret)
272*4882a593Smuzhiyun 			goto exit;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 		/* enable UHF & disable GPS */
275*4882a593Smuzhiyun 		ret = fc0013_readreg(priv, 0x14, &tmp);
276*4882a593Smuzhiyun 		if (ret)
277*4882a593Smuzhiyun 			goto exit;
278*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x14, (tmp & 0x1f) | 0x40);
279*4882a593Smuzhiyun 		if (ret)
280*4882a593Smuzhiyun 			goto exit;
281*4882a593Smuzhiyun 	} else {
282*4882a593Smuzhiyun 		/* disable VHF filter */
283*4882a593Smuzhiyun 		ret = fc0013_readreg(priv, 0x07, &tmp);
284*4882a593Smuzhiyun 		if (ret)
285*4882a593Smuzhiyun 			goto exit;
286*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x07, tmp & 0xef);
287*4882a593Smuzhiyun 		if (ret)
288*4882a593Smuzhiyun 			goto exit;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 		/* disable UHF & enable GPS */
291*4882a593Smuzhiyun 		ret = fc0013_readreg(priv, 0x14, &tmp);
292*4882a593Smuzhiyun 		if (ret)
293*4882a593Smuzhiyun 			goto exit;
294*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x14, (tmp & 0x1f) | 0x20);
295*4882a593Smuzhiyun 		if (ret)
296*4882a593Smuzhiyun 			goto exit;
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* select frequency divider and the frequency of VCO */
300*4882a593Smuzhiyun 	if (freq < 37084) {		/* freq * 96 < 3560000 */
301*4882a593Smuzhiyun 		multi = 96;
302*4882a593Smuzhiyun 		reg[5] = 0x82;
303*4882a593Smuzhiyun 		reg[6] = 0x00;
304*4882a593Smuzhiyun 	} else if (freq < 55625) {	/* freq * 64 < 3560000 */
305*4882a593Smuzhiyun 		multi = 64;
306*4882a593Smuzhiyun 		reg[5] = 0x02;
307*4882a593Smuzhiyun 		reg[6] = 0x02;
308*4882a593Smuzhiyun 	} else if (freq < 74167) {	/* freq * 48 < 3560000 */
309*4882a593Smuzhiyun 		multi = 48;
310*4882a593Smuzhiyun 		reg[5] = 0x42;
311*4882a593Smuzhiyun 		reg[6] = 0x00;
312*4882a593Smuzhiyun 	} else if (freq < 111250) {	/* freq * 32 < 3560000 */
313*4882a593Smuzhiyun 		multi = 32;
314*4882a593Smuzhiyun 		reg[5] = 0x82;
315*4882a593Smuzhiyun 		reg[6] = 0x02;
316*4882a593Smuzhiyun 	} else if (freq < 148334) {	/* freq * 24 < 3560000 */
317*4882a593Smuzhiyun 		multi = 24;
318*4882a593Smuzhiyun 		reg[5] = 0x22;
319*4882a593Smuzhiyun 		reg[6] = 0x00;
320*4882a593Smuzhiyun 	} else if (freq < 222500) {	/* freq * 16 < 3560000 */
321*4882a593Smuzhiyun 		multi = 16;
322*4882a593Smuzhiyun 		reg[5] = 0x42;
323*4882a593Smuzhiyun 		reg[6] = 0x02;
324*4882a593Smuzhiyun 	} else if (freq < 296667) {	/* freq * 12 < 3560000 */
325*4882a593Smuzhiyun 		multi = 12;
326*4882a593Smuzhiyun 		reg[5] = 0x12;
327*4882a593Smuzhiyun 		reg[6] = 0x00;
328*4882a593Smuzhiyun 	} else if (freq < 445000) {	/* freq * 8 < 3560000 */
329*4882a593Smuzhiyun 		multi = 8;
330*4882a593Smuzhiyun 		reg[5] = 0x22;
331*4882a593Smuzhiyun 		reg[6] = 0x02;
332*4882a593Smuzhiyun 	} else if (freq < 593334) {	/* freq * 6 < 3560000 */
333*4882a593Smuzhiyun 		multi = 6;
334*4882a593Smuzhiyun 		reg[5] = 0x0a;
335*4882a593Smuzhiyun 		reg[6] = 0x00;
336*4882a593Smuzhiyun 	} else if (freq < 950000) {	/* freq * 4 < 3800000 */
337*4882a593Smuzhiyun 		multi = 4;
338*4882a593Smuzhiyun 		reg[5] = 0x12;
339*4882a593Smuzhiyun 		reg[6] = 0x02;
340*4882a593Smuzhiyun 	} else {
341*4882a593Smuzhiyun 		multi = 2;
342*4882a593Smuzhiyun 		reg[5] = 0x0a;
343*4882a593Smuzhiyun 		reg[6] = 0x02;
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	f_vco = freq * multi;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	if (f_vco >= 3060000) {
349*4882a593Smuzhiyun 		reg[6] |= 0x08;
350*4882a593Smuzhiyun 		vco_select = true;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	if (freq >= 45000) {
354*4882a593Smuzhiyun 		/* From divided value (XDIV) determined the FA and FP value */
355*4882a593Smuzhiyun 		xdiv = (unsigned short)(f_vco / xtal_freq_khz_2);
356*4882a593Smuzhiyun 		if ((f_vco - xdiv * xtal_freq_khz_2) >= (xtal_freq_khz_2 / 2))
357*4882a593Smuzhiyun 			xdiv++;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		pm = (unsigned char)(xdiv / 8);
360*4882a593Smuzhiyun 		am = (unsigned char)(xdiv - (8 * pm));
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		if (am < 2) {
363*4882a593Smuzhiyun 			reg[1] = am + 8;
364*4882a593Smuzhiyun 			reg[2] = pm - 1;
365*4882a593Smuzhiyun 		} else {
366*4882a593Smuzhiyun 			reg[1] = am;
367*4882a593Smuzhiyun 			reg[2] = pm;
368*4882a593Smuzhiyun 		}
369*4882a593Smuzhiyun 	} else {
370*4882a593Smuzhiyun 		/* fix for frequency less than 45 MHz */
371*4882a593Smuzhiyun 		reg[1] = 0x06;
372*4882a593Smuzhiyun 		reg[2] = 0x11;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* fix clock out */
376*4882a593Smuzhiyun 	reg[6] |= 0x20;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* From VCO frequency determines the XIN ( fractional part of Delta
379*4882a593Smuzhiyun 	   Sigma PLL) and divided value (XDIV) */
380*4882a593Smuzhiyun 	xin = (unsigned short)(f_vco - (f_vco / xtal_freq_khz_2) * xtal_freq_khz_2);
381*4882a593Smuzhiyun 	xin = (xin << 15) / xtal_freq_khz_2;
382*4882a593Smuzhiyun 	if (xin >= 16384)
383*4882a593Smuzhiyun 		xin += 32768;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	reg[3] = xin >> 8;
386*4882a593Smuzhiyun 	reg[4] = xin & 0xff;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (delsys == SYS_DVBT) {
389*4882a593Smuzhiyun 		reg[6] &= 0x3f; /* bits 6 and 7 describe the bandwidth */
390*4882a593Smuzhiyun 		switch (p->bandwidth_hz) {
391*4882a593Smuzhiyun 		case 6000000:
392*4882a593Smuzhiyun 			reg[6] |= 0x80;
393*4882a593Smuzhiyun 			break;
394*4882a593Smuzhiyun 		case 7000000:
395*4882a593Smuzhiyun 			reg[6] |= 0x40;
396*4882a593Smuzhiyun 			break;
397*4882a593Smuzhiyun 		case 8000000:
398*4882a593Smuzhiyun 		default:
399*4882a593Smuzhiyun 			break;
400*4882a593Smuzhiyun 		}
401*4882a593Smuzhiyun 	} else {
402*4882a593Smuzhiyun 		err("%s: modulation type not supported!", __func__);
403*4882a593Smuzhiyun 		return -EINVAL;
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/* modified for Realtek demod */
407*4882a593Smuzhiyun 	reg[5] |= 0x07;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	for (i = 1; i <= 6; i++) {
410*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, i, reg[i]);
411*4882a593Smuzhiyun 		if (ret)
412*4882a593Smuzhiyun 			goto exit;
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	ret = fc0013_readreg(priv, 0x11, &tmp);
416*4882a593Smuzhiyun 	if (ret)
417*4882a593Smuzhiyun 		goto exit;
418*4882a593Smuzhiyun 	if (multi == 64)
419*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x11, tmp | 0x04);
420*4882a593Smuzhiyun 	else
421*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x11, tmp & 0xfb);
422*4882a593Smuzhiyun 	if (ret)
423*4882a593Smuzhiyun 		goto exit;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	/* VCO Calibration */
426*4882a593Smuzhiyun 	ret = fc0013_writereg(priv, 0x0e, 0x80);
427*4882a593Smuzhiyun 	if (!ret)
428*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x0e, 0x00);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* VCO Re-Calibration if needed */
431*4882a593Smuzhiyun 	if (!ret)
432*4882a593Smuzhiyun 		ret = fc0013_writereg(priv, 0x0e, 0x00);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	if (!ret) {
435*4882a593Smuzhiyun 		msleep(10);
436*4882a593Smuzhiyun 		ret = fc0013_readreg(priv, 0x0e, &tmp);
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 	if (ret)
439*4882a593Smuzhiyun 		goto exit;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/* vco selection */
442*4882a593Smuzhiyun 	tmp &= 0x3f;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (vco_select) {
445*4882a593Smuzhiyun 		if (tmp > 0x3c) {
446*4882a593Smuzhiyun 			reg[6] &= ~0x08;
447*4882a593Smuzhiyun 			ret = fc0013_writereg(priv, 0x06, reg[6]);
448*4882a593Smuzhiyun 			if (!ret)
449*4882a593Smuzhiyun 				ret = fc0013_writereg(priv, 0x0e, 0x80);
450*4882a593Smuzhiyun 			if (!ret)
451*4882a593Smuzhiyun 				ret = fc0013_writereg(priv, 0x0e, 0x00);
452*4882a593Smuzhiyun 		}
453*4882a593Smuzhiyun 	} else {
454*4882a593Smuzhiyun 		if (tmp < 0x02) {
455*4882a593Smuzhiyun 			reg[6] |= 0x08;
456*4882a593Smuzhiyun 			ret = fc0013_writereg(priv, 0x06, reg[6]);
457*4882a593Smuzhiyun 			if (!ret)
458*4882a593Smuzhiyun 				ret = fc0013_writereg(priv, 0x0e, 0x80);
459*4882a593Smuzhiyun 			if (!ret)
460*4882a593Smuzhiyun 				ret = fc0013_writereg(priv, 0x0e, 0x00);
461*4882a593Smuzhiyun 		}
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	priv->frequency = p->frequency;
465*4882a593Smuzhiyun 	priv->bandwidth = p->bandwidth_hz;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun exit:
468*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
469*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
470*4882a593Smuzhiyun 	if (ret)
471*4882a593Smuzhiyun 		warn("%s: failed: %d", __func__, ret);
472*4882a593Smuzhiyun 	return ret;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
fc0013_get_frequency(struct dvb_frontend * fe,u32 * frequency)475*4882a593Smuzhiyun static int fc0013_get_frequency(struct dvb_frontend *fe, u32 *frequency)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	struct fc0013_priv *priv = fe->tuner_priv;
478*4882a593Smuzhiyun 	*frequency = priv->frequency;
479*4882a593Smuzhiyun 	return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
fc0013_get_if_frequency(struct dvb_frontend * fe,u32 * frequency)482*4882a593Smuzhiyun static int fc0013_get_if_frequency(struct dvb_frontend *fe, u32 *frequency)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	/* always ? */
485*4882a593Smuzhiyun 	*frequency = 0;
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
fc0013_get_bandwidth(struct dvb_frontend * fe,u32 * bandwidth)489*4882a593Smuzhiyun static int fc0013_get_bandwidth(struct dvb_frontend *fe, u32 *bandwidth)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct fc0013_priv *priv = fe->tuner_priv;
492*4882a593Smuzhiyun 	*bandwidth = priv->bandwidth;
493*4882a593Smuzhiyun 	return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun #define INPUT_ADC_LEVEL	-8
497*4882a593Smuzhiyun 
fc0013_get_rf_strength(struct dvb_frontend * fe,u16 * strength)498*4882a593Smuzhiyun static int fc0013_get_rf_strength(struct dvb_frontend *fe, u16 *strength)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	struct fc0013_priv *priv = fe->tuner_priv;
501*4882a593Smuzhiyun 	int ret;
502*4882a593Smuzhiyun 	unsigned char tmp;
503*4882a593Smuzhiyun 	int int_temp, lna_gain, int_lna, tot_agc_gain, power;
504*4882a593Smuzhiyun 	static const int fc0013_lna_gain_table[] = {
505*4882a593Smuzhiyun 		/* low gain */
506*4882a593Smuzhiyun 		-63, -58, -99, -73,
507*4882a593Smuzhiyun 		-63, -65, -54, -60,
508*4882a593Smuzhiyun 		/* middle gain */
509*4882a593Smuzhiyun 		 71,  70,  68,  67,
510*4882a593Smuzhiyun 		 65,  63,  61,  58,
511*4882a593Smuzhiyun 		/* high gain */
512*4882a593Smuzhiyun 		197, 191, 188, 186,
513*4882a593Smuzhiyun 		184, 182, 181, 179,
514*4882a593Smuzhiyun 	};
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
517*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	ret = fc0013_writereg(priv, 0x13, 0x00);
520*4882a593Smuzhiyun 	if (ret)
521*4882a593Smuzhiyun 		goto err;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	ret = fc0013_readreg(priv, 0x13, &tmp);
524*4882a593Smuzhiyun 	if (ret)
525*4882a593Smuzhiyun 		goto err;
526*4882a593Smuzhiyun 	int_temp = tmp;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	ret = fc0013_readreg(priv, 0x14, &tmp);
529*4882a593Smuzhiyun 	if (ret)
530*4882a593Smuzhiyun 		goto err;
531*4882a593Smuzhiyun 	lna_gain = tmp & 0x1f;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
534*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	if (lna_gain < ARRAY_SIZE(fc0013_lna_gain_table)) {
537*4882a593Smuzhiyun 		int_lna = fc0013_lna_gain_table[lna_gain];
538*4882a593Smuzhiyun 		tot_agc_gain = (abs((int_temp >> 5) - 7) - 2 +
539*4882a593Smuzhiyun 				(int_temp & 0x1f)) * 2;
540*4882a593Smuzhiyun 		power = INPUT_ADC_LEVEL - tot_agc_gain - int_lna / 10;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 		if (power >= 45)
543*4882a593Smuzhiyun 			*strength = 255;	/* 100% */
544*4882a593Smuzhiyun 		else if (power < -95)
545*4882a593Smuzhiyun 			*strength = 0;
546*4882a593Smuzhiyun 		else
547*4882a593Smuzhiyun 			*strength = (power + 95) * 255 / 140;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		*strength |= *strength << 8;
550*4882a593Smuzhiyun 	} else {
551*4882a593Smuzhiyun 		ret = -1;
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	goto exit;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun err:
557*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
558*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
559*4882a593Smuzhiyun exit:
560*4882a593Smuzhiyun 	if (ret)
561*4882a593Smuzhiyun 		warn("%s: failed: %d", __func__, ret);
562*4882a593Smuzhiyun 	return ret;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun static const struct dvb_tuner_ops fc0013_tuner_ops = {
566*4882a593Smuzhiyun 	.info = {
567*4882a593Smuzhiyun 		.name		  = "Fitipower FC0013",
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 		.frequency_min_hz =   37 * MHz,	/* estimate */
570*4882a593Smuzhiyun 		.frequency_max_hz = 1680 * MHz,	/* CHECK */
571*4882a593Smuzhiyun 	},
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	.release	= fc0013_release,
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	.init		= fc0013_init,
576*4882a593Smuzhiyun 	.sleep		= fc0013_sleep,
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	.set_params	= fc0013_set_params,
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	.get_frequency	= fc0013_get_frequency,
581*4882a593Smuzhiyun 	.get_if_frequency = fc0013_get_if_frequency,
582*4882a593Smuzhiyun 	.get_bandwidth	= fc0013_get_bandwidth,
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	.get_rf_strength = fc0013_get_rf_strength,
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun 
fc0013_attach(struct dvb_frontend * fe,struct i2c_adapter * i2c,u8 i2c_address,int dual_master,enum fc001x_xtal_freq xtal_freq)587*4882a593Smuzhiyun struct dvb_frontend *fc0013_attach(struct dvb_frontend *fe,
588*4882a593Smuzhiyun 	struct i2c_adapter *i2c, u8 i2c_address, int dual_master,
589*4882a593Smuzhiyun 	enum fc001x_xtal_freq xtal_freq)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	struct fc0013_priv *priv = NULL;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	priv = kzalloc(sizeof(struct fc0013_priv), GFP_KERNEL);
594*4882a593Smuzhiyun 	if (priv == NULL)
595*4882a593Smuzhiyun 		return NULL;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	priv->i2c = i2c;
598*4882a593Smuzhiyun 	priv->dual_master = dual_master;
599*4882a593Smuzhiyun 	priv->addr = i2c_address;
600*4882a593Smuzhiyun 	priv->xtal_freq = xtal_freq;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	info("Fitipower FC0013 successfully attached.");
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	fe->tuner_priv = priv;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	memcpy(&fe->ops.tuner_ops, &fc0013_tuner_ops,
607*4882a593Smuzhiyun 		sizeof(struct dvb_tuner_ops));
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	return fe;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun EXPORT_SYMBOL(fc0013_attach);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun MODULE_DESCRIPTION("Fitipower FC0013 silicon tuner driver");
614*4882a593Smuzhiyun MODULE_AUTHOR("Hans-Frieder Vogt <hfvogt@gmx.net>");
615*4882a593Smuzhiyun MODULE_LICENSE("GPL");
616*4882a593Smuzhiyun MODULE_VERSION("0.2");
617