1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Fitipower FC0011 tuner driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Michael Buesch <m@bues.ch>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Derived from FC0012 tuner driver:
8*4882a593Smuzhiyun * Copyright (C) 2012 Hans-Frieder Vogt <hfvogt@gmx.net>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "fc0011.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /* Tuner registers */
15*4882a593Smuzhiyun enum {
16*4882a593Smuzhiyun FC11_REG_0,
17*4882a593Smuzhiyun FC11_REG_FA, /* FA */
18*4882a593Smuzhiyun FC11_REG_FP, /* FP */
19*4882a593Smuzhiyun FC11_REG_XINHI, /* XIN high 8 bit */
20*4882a593Smuzhiyun FC11_REG_XINLO, /* XIN low 8 bit */
21*4882a593Smuzhiyun FC11_REG_VCO, /* VCO */
22*4882a593Smuzhiyun FC11_REG_VCOSEL, /* VCO select */
23*4882a593Smuzhiyun FC11_REG_7, /* Unknown tuner reg 7 */
24*4882a593Smuzhiyun FC11_REG_8, /* Unknown tuner reg 8 */
25*4882a593Smuzhiyun FC11_REG_9,
26*4882a593Smuzhiyun FC11_REG_10, /* Unknown tuner reg 10 */
27*4882a593Smuzhiyun FC11_REG_11, /* Unknown tuner reg 11 */
28*4882a593Smuzhiyun FC11_REG_12,
29*4882a593Smuzhiyun FC11_REG_RCCAL, /* RC calibrate */
30*4882a593Smuzhiyun FC11_REG_VCOCAL, /* VCO calibrate */
31*4882a593Smuzhiyun FC11_REG_15,
32*4882a593Smuzhiyun FC11_REG_16, /* Unknown tuner reg 16 */
33*4882a593Smuzhiyun FC11_REG_17,
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun FC11_NR_REGS, /* Number of registers */
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun enum FC11_REG_VCOSEL_bits {
39*4882a593Smuzhiyun FC11_VCOSEL_2 = 0x08, /* VCO select 2 */
40*4882a593Smuzhiyun FC11_VCOSEL_1 = 0x10, /* VCO select 1 */
41*4882a593Smuzhiyun FC11_VCOSEL_CLKOUT = 0x20, /* Fix clock out */
42*4882a593Smuzhiyun FC11_VCOSEL_BW7M = 0x40, /* 7MHz bw */
43*4882a593Smuzhiyun FC11_VCOSEL_BW6M = 0x80, /* 6MHz bw */
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun enum FC11_REG_RCCAL_bits {
47*4882a593Smuzhiyun FC11_RCCAL_FORCE = 0x10, /* force */
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun enum FC11_REG_VCOCAL_bits {
51*4882a593Smuzhiyun FC11_VCOCAL_RUN = 0, /* VCO calibration run */
52*4882a593Smuzhiyun FC11_VCOCAL_VALUEMASK = 0x3F, /* VCO calibration value mask */
53*4882a593Smuzhiyun FC11_VCOCAL_OK = 0x40, /* VCO calibration Ok */
54*4882a593Smuzhiyun FC11_VCOCAL_RESET = 0x80, /* VCO calibration reset */
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun struct fc0011_priv {
59*4882a593Smuzhiyun struct i2c_adapter *i2c;
60*4882a593Smuzhiyun u8 addr;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun u32 frequency;
63*4882a593Smuzhiyun u32 bandwidth;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun
fc0011_writereg(struct fc0011_priv * priv,u8 reg,u8 val)67*4882a593Smuzhiyun static int fc0011_writereg(struct fc0011_priv *priv, u8 reg, u8 val)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun u8 buf[2] = { reg, val };
70*4882a593Smuzhiyun struct i2c_msg msg = { .addr = priv->addr,
71*4882a593Smuzhiyun .flags = 0, .buf = buf, .len = 2 };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (i2c_transfer(priv->i2c, &msg, 1) != 1) {
74*4882a593Smuzhiyun dev_err(&priv->i2c->dev,
75*4882a593Smuzhiyun "I2C write reg failed, reg: %02x, val: %02x\n",
76*4882a593Smuzhiyun reg, val);
77*4882a593Smuzhiyun return -EIO;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
fc0011_readreg(struct fc0011_priv * priv,u8 reg,u8 * val)83*4882a593Smuzhiyun static int fc0011_readreg(struct fc0011_priv *priv, u8 reg, u8 *val)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun u8 dummy;
86*4882a593Smuzhiyun struct i2c_msg msg[2] = {
87*4882a593Smuzhiyun { .addr = priv->addr,
88*4882a593Smuzhiyun .flags = 0, .buf = ®, .len = 1 },
89*4882a593Smuzhiyun { .addr = priv->addr,
90*4882a593Smuzhiyun .flags = I2C_M_RD, .buf = val ? : &dummy, .len = 1 },
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (i2c_transfer(priv->i2c, msg, 2) != 2) {
94*4882a593Smuzhiyun dev_err(&priv->i2c->dev,
95*4882a593Smuzhiyun "I2C read failed, reg: %02x\n", reg);
96*4882a593Smuzhiyun return -EIO;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
fc0011_release(struct dvb_frontend * fe)102*4882a593Smuzhiyun static void fc0011_release(struct dvb_frontend *fe)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun kfree(fe->tuner_priv);
105*4882a593Smuzhiyun fe->tuner_priv = NULL;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
fc0011_init(struct dvb_frontend * fe)108*4882a593Smuzhiyun static int fc0011_init(struct dvb_frontend *fe)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct fc0011_priv *priv = fe->tuner_priv;
111*4882a593Smuzhiyun int err;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (WARN_ON(!fe->callback))
114*4882a593Smuzhiyun return -EINVAL;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun err = fe->callback(priv->i2c, DVB_FRONTEND_COMPONENT_TUNER,
117*4882a593Smuzhiyun FC0011_FE_CALLBACK_POWER, priv->addr);
118*4882a593Smuzhiyun if (err) {
119*4882a593Smuzhiyun dev_err(&priv->i2c->dev, "Power-on callback failed\n");
120*4882a593Smuzhiyun return err;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun err = fe->callback(priv->i2c, DVB_FRONTEND_COMPONENT_TUNER,
123*4882a593Smuzhiyun FC0011_FE_CALLBACK_RESET, priv->addr);
124*4882a593Smuzhiyun if (err) {
125*4882a593Smuzhiyun dev_err(&priv->i2c->dev, "Reset callback failed\n");
126*4882a593Smuzhiyun return err;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Initiate VCO calibration */
fc0011_vcocal_trigger(struct fc0011_priv * priv)133*4882a593Smuzhiyun static int fc0011_vcocal_trigger(struct fc0011_priv *priv)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun int err;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_VCOCAL, FC11_VCOCAL_RESET);
138*4882a593Smuzhiyun if (err)
139*4882a593Smuzhiyun return err;
140*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_VCOCAL, FC11_VCOCAL_RUN);
141*4882a593Smuzhiyun if (err)
142*4882a593Smuzhiyun return err;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* Read VCO calibration value */
fc0011_vcocal_read(struct fc0011_priv * priv,u8 * value)148*4882a593Smuzhiyun static int fc0011_vcocal_read(struct fc0011_priv *priv, u8 *value)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun int err;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_VCOCAL, FC11_VCOCAL_RUN);
153*4882a593Smuzhiyun if (err)
154*4882a593Smuzhiyun return err;
155*4882a593Smuzhiyun usleep_range(10000, 20000);
156*4882a593Smuzhiyun err = fc0011_readreg(priv, FC11_REG_VCOCAL, value);
157*4882a593Smuzhiyun if (err)
158*4882a593Smuzhiyun return err;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
fc0011_set_params(struct dvb_frontend * fe)163*4882a593Smuzhiyun static int fc0011_set_params(struct dvb_frontend *fe)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
166*4882a593Smuzhiyun struct fc0011_priv *priv = fe->tuner_priv;
167*4882a593Smuzhiyun int err;
168*4882a593Smuzhiyun unsigned int i, vco_retries;
169*4882a593Smuzhiyun u32 freq = p->frequency / 1000;
170*4882a593Smuzhiyun u32 bandwidth = p->bandwidth_hz / 1000;
171*4882a593Smuzhiyun u32 fvco, xin, frac, xdiv, xdivr;
172*4882a593Smuzhiyun u8 fa, fp, vco_sel, vco_cal;
173*4882a593Smuzhiyun u8 regs[FC11_NR_REGS] = { };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun regs[FC11_REG_7] = 0x0F;
176*4882a593Smuzhiyun regs[FC11_REG_8] = 0x3E;
177*4882a593Smuzhiyun regs[FC11_REG_10] = 0xB8;
178*4882a593Smuzhiyun regs[FC11_REG_11] = 0x80;
179*4882a593Smuzhiyun regs[FC11_REG_RCCAL] = 0x04;
180*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_7, regs[FC11_REG_7]);
181*4882a593Smuzhiyun err |= fc0011_writereg(priv, FC11_REG_8, regs[FC11_REG_8]);
182*4882a593Smuzhiyun err |= fc0011_writereg(priv, FC11_REG_10, regs[FC11_REG_10]);
183*4882a593Smuzhiyun err |= fc0011_writereg(priv, FC11_REG_11, regs[FC11_REG_11]);
184*4882a593Smuzhiyun err |= fc0011_writereg(priv, FC11_REG_RCCAL, regs[FC11_REG_RCCAL]);
185*4882a593Smuzhiyun if (err)
186*4882a593Smuzhiyun return -EIO;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Set VCO freq and VCO div */
189*4882a593Smuzhiyun if (freq < 54000) {
190*4882a593Smuzhiyun fvco = freq * 64;
191*4882a593Smuzhiyun regs[FC11_REG_VCO] = 0x82;
192*4882a593Smuzhiyun } else if (freq < 108000) {
193*4882a593Smuzhiyun fvco = freq * 32;
194*4882a593Smuzhiyun regs[FC11_REG_VCO] = 0x42;
195*4882a593Smuzhiyun } else if (freq < 216000) {
196*4882a593Smuzhiyun fvco = freq * 16;
197*4882a593Smuzhiyun regs[FC11_REG_VCO] = 0x22;
198*4882a593Smuzhiyun } else if (freq < 432000) {
199*4882a593Smuzhiyun fvco = freq * 8;
200*4882a593Smuzhiyun regs[FC11_REG_VCO] = 0x12;
201*4882a593Smuzhiyun } else {
202*4882a593Smuzhiyun fvco = freq * 4;
203*4882a593Smuzhiyun regs[FC11_REG_VCO] = 0x0A;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Calc XIN. The PLL reference frequency is 18 MHz. */
207*4882a593Smuzhiyun xdiv = fvco / 18000;
208*4882a593Smuzhiyun WARN_ON(xdiv > 0xFF);
209*4882a593Smuzhiyun frac = fvco - xdiv * 18000;
210*4882a593Smuzhiyun frac = (frac << 15) / 18000;
211*4882a593Smuzhiyun if (frac >= 16384)
212*4882a593Smuzhiyun frac += 32786;
213*4882a593Smuzhiyun if (!frac)
214*4882a593Smuzhiyun xin = 0;
215*4882a593Smuzhiyun else
216*4882a593Smuzhiyun xin = clamp_t(u32, frac, 512, 65024);
217*4882a593Smuzhiyun regs[FC11_REG_XINHI] = xin >> 8;
218*4882a593Smuzhiyun regs[FC11_REG_XINLO] = xin;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Calc FP and FA */
221*4882a593Smuzhiyun xdivr = xdiv;
222*4882a593Smuzhiyun if (fvco - xdiv * 18000 >= 9000)
223*4882a593Smuzhiyun xdivr += 1; /* round */
224*4882a593Smuzhiyun fp = xdivr / 8;
225*4882a593Smuzhiyun fa = xdivr - fp * 8;
226*4882a593Smuzhiyun if (fa < 2) {
227*4882a593Smuzhiyun fp -= 1;
228*4882a593Smuzhiyun fa += 8;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun if (fp > 0x1F) {
231*4882a593Smuzhiyun fp = 0x1F;
232*4882a593Smuzhiyun fa = 0xF;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun if (fa >= fp) {
235*4882a593Smuzhiyun dev_warn(&priv->i2c->dev,
236*4882a593Smuzhiyun "fa %02X >= fp %02X, but trying to continue\n",
237*4882a593Smuzhiyun (unsigned int)(u8)fa, (unsigned int)(u8)fp);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun regs[FC11_REG_FA] = fa;
240*4882a593Smuzhiyun regs[FC11_REG_FP] = fp;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Select bandwidth */
243*4882a593Smuzhiyun switch (bandwidth) {
244*4882a593Smuzhiyun case 8000:
245*4882a593Smuzhiyun break;
246*4882a593Smuzhiyun case 7000:
247*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] |= FC11_VCOSEL_BW7M;
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun default:
250*4882a593Smuzhiyun dev_warn(&priv->i2c->dev, "Unsupported bandwidth %u kHz. Using 6000 kHz.\n",
251*4882a593Smuzhiyun bandwidth);
252*4882a593Smuzhiyun bandwidth = 6000;
253*4882a593Smuzhiyun fallthrough;
254*4882a593Smuzhiyun case 6000:
255*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] |= FC11_VCOSEL_BW6M;
256*4882a593Smuzhiyun break;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Pre VCO select */
260*4882a593Smuzhiyun if (fvco < 2320000) {
261*4882a593Smuzhiyun vco_sel = 0;
262*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] &= ~(FC11_VCOSEL_1 | FC11_VCOSEL_2);
263*4882a593Smuzhiyun } else if (fvco < 3080000) {
264*4882a593Smuzhiyun vco_sel = 1;
265*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] &= ~(FC11_VCOSEL_1 | FC11_VCOSEL_2);
266*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] |= FC11_VCOSEL_1;
267*4882a593Smuzhiyun } else {
268*4882a593Smuzhiyun vco_sel = 2;
269*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] &= ~(FC11_VCOSEL_1 | FC11_VCOSEL_2);
270*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] |= FC11_VCOSEL_2;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Fix for low freqs */
274*4882a593Smuzhiyun if (freq < 45000) {
275*4882a593Smuzhiyun regs[FC11_REG_FA] = 0x6;
276*4882a593Smuzhiyun regs[FC11_REG_FP] = 0x11;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Clock out fix */
280*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] |= FC11_VCOSEL_CLKOUT;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* Write the cached registers */
283*4882a593Smuzhiyun for (i = FC11_REG_FA; i <= FC11_REG_VCOSEL; i++) {
284*4882a593Smuzhiyun err = fc0011_writereg(priv, i, regs[i]);
285*4882a593Smuzhiyun if (err)
286*4882a593Smuzhiyun return err;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* VCO calibration */
290*4882a593Smuzhiyun err = fc0011_vcocal_trigger(priv);
291*4882a593Smuzhiyun if (err)
292*4882a593Smuzhiyun return err;
293*4882a593Smuzhiyun err = fc0011_vcocal_read(priv, &vco_cal);
294*4882a593Smuzhiyun if (err)
295*4882a593Smuzhiyun return err;
296*4882a593Smuzhiyun vco_retries = 0;
297*4882a593Smuzhiyun while (!(vco_cal & FC11_VCOCAL_OK) && vco_retries < 3) {
298*4882a593Smuzhiyun /* Reset the tuner and try again */
299*4882a593Smuzhiyun err = fe->callback(priv->i2c, DVB_FRONTEND_COMPONENT_TUNER,
300*4882a593Smuzhiyun FC0011_FE_CALLBACK_RESET, priv->addr);
301*4882a593Smuzhiyun if (err) {
302*4882a593Smuzhiyun dev_err(&priv->i2c->dev, "Failed to reset tuner\n");
303*4882a593Smuzhiyun return err;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun /* Reinit tuner config */
306*4882a593Smuzhiyun err = 0;
307*4882a593Smuzhiyun for (i = FC11_REG_FA; i <= FC11_REG_VCOSEL; i++)
308*4882a593Smuzhiyun err |= fc0011_writereg(priv, i, regs[i]);
309*4882a593Smuzhiyun err |= fc0011_writereg(priv, FC11_REG_7, regs[FC11_REG_7]);
310*4882a593Smuzhiyun err |= fc0011_writereg(priv, FC11_REG_8, regs[FC11_REG_8]);
311*4882a593Smuzhiyun err |= fc0011_writereg(priv, FC11_REG_10, regs[FC11_REG_10]);
312*4882a593Smuzhiyun err |= fc0011_writereg(priv, FC11_REG_11, regs[FC11_REG_11]);
313*4882a593Smuzhiyun err |= fc0011_writereg(priv, FC11_REG_RCCAL, regs[FC11_REG_RCCAL]);
314*4882a593Smuzhiyun if (err)
315*4882a593Smuzhiyun return -EIO;
316*4882a593Smuzhiyun /* VCO calibration */
317*4882a593Smuzhiyun err = fc0011_vcocal_trigger(priv);
318*4882a593Smuzhiyun if (err)
319*4882a593Smuzhiyun return err;
320*4882a593Smuzhiyun err = fc0011_vcocal_read(priv, &vco_cal);
321*4882a593Smuzhiyun if (err)
322*4882a593Smuzhiyun return err;
323*4882a593Smuzhiyun vco_retries++;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun if (!(vco_cal & FC11_VCOCAL_OK)) {
326*4882a593Smuzhiyun dev_err(&priv->i2c->dev,
327*4882a593Smuzhiyun "Failed to read VCO calibration value (got %02X)\n",
328*4882a593Smuzhiyun (unsigned int)vco_cal);
329*4882a593Smuzhiyun return -EIO;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun vco_cal &= FC11_VCOCAL_VALUEMASK;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun switch (vco_sel) {
334*4882a593Smuzhiyun default:
335*4882a593Smuzhiyun WARN_ON(1);
336*4882a593Smuzhiyun return -EINVAL;
337*4882a593Smuzhiyun case 0:
338*4882a593Smuzhiyun if (vco_cal < 8) {
339*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] &= ~(FC11_VCOSEL_1 | FC11_VCOSEL_2);
340*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] |= FC11_VCOSEL_1;
341*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_VCOSEL,
342*4882a593Smuzhiyun regs[FC11_REG_VCOSEL]);
343*4882a593Smuzhiyun if (err)
344*4882a593Smuzhiyun return err;
345*4882a593Smuzhiyun err = fc0011_vcocal_trigger(priv);
346*4882a593Smuzhiyun if (err)
347*4882a593Smuzhiyun return err;
348*4882a593Smuzhiyun } else {
349*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] &= ~(FC11_VCOSEL_1 | FC11_VCOSEL_2);
350*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_VCOSEL,
351*4882a593Smuzhiyun regs[FC11_REG_VCOSEL]);
352*4882a593Smuzhiyun if (err)
353*4882a593Smuzhiyun return err;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun case 1:
357*4882a593Smuzhiyun if (vco_cal < 5) {
358*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] &= ~(FC11_VCOSEL_1 | FC11_VCOSEL_2);
359*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] |= FC11_VCOSEL_2;
360*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_VCOSEL,
361*4882a593Smuzhiyun regs[FC11_REG_VCOSEL]);
362*4882a593Smuzhiyun if (err)
363*4882a593Smuzhiyun return err;
364*4882a593Smuzhiyun err = fc0011_vcocal_trigger(priv);
365*4882a593Smuzhiyun if (err)
366*4882a593Smuzhiyun return err;
367*4882a593Smuzhiyun } else if (vco_cal <= 48) {
368*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] &= ~(FC11_VCOSEL_1 | FC11_VCOSEL_2);
369*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] |= FC11_VCOSEL_1;
370*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_VCOSEL,
371*4882a593Smuzhiyun regs[FC11_REG_VCOSEL]);
372*4882a593Smuzhiyun if (err)
373*4882a593Smuzhiyun return err;
374*4882a593Smuzhiyun } else {
375*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] &= ~(FC11_VCOSEL_1 | FC11_VCOSEL_2);
376*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_VCOSEL,
377*4882a593Smuzhiyun regs[FC11_REG_VCOSEL]);
378*4882a593Smuzhiyun if (err)
379*4882a593Smuzhiyun return err;
380*4882a593Smuzhiyun err = fc0011_vcocal_trigger(priv);
381*4882a593Smuzhiyun if (err)
382*4882a593Smuzhiyun return err;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun break;
385*4882a593Smuzhiyun case 2:
386*4882a593Smuzhiyun if (vco_cal > 53) {
387*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] &= ~(FC11_VCOSEL_1 | FC11_VCOSEL_2);
388*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] |= FC11_VCOSEL_1;
389*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_VCOSEL,
390*4882a593Smuzhiyun regs[FC11_REG_VCOSEL]);
391*4882a593Smuzhiyun if (err)
392*4882a593Smuzhiyun return err;
393*4882a593Smuzhiyun err = fc0011_vcocal_trigger(priv);
394*4882a593Smuzhiyun if (err)
395*4882a593Smuzhiyun return err;
396*4882a593Smuzhiyun } else {
397*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] &= ~(FC11_VCOSEL_1 | FC11_VCOSEL_2);
398*4882a593Smuzhiyun regs[FC11_REG_VCOSEL] |= FC11_VCOSEL_2;
399*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_VCOSEL,
400*4882a593Smuzhiyun regs[FC11_REG_VCOSEL]);
401*4882a593Smuzhiyun if (err)
402*4882a593Smuzhiyun return err;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun break;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun err = fc0011_vcocal_read(priv, NULL);
407*4882a593Smuzhiyun if (err)
408*4882a593Smuzhiyun return err;
409*4882a593Smuzhiyun usleep_range(10000, 50000);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun err = fc0011_readreg(priv, FC11_REG_RCCAL, ®s[FC11_REG_RCCAL]);
412*4882a593Smuzhiyun if (err)
413*4882a593Smuzhiyun return err;
414*4882a593Smuzhiyun regs[FC11_REG_RCCAL] |= FC11_RCCAL_FORCE;
415*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_RCCAL, regs[FC11_REG_RCCAL]);
416*4882a593Smuzhiyun if (err)
417*4882a593Smuzhiyun return err;
418*4882a593Smuzhiyun regs[FC11_REG_16] = 0xB;
419*4882a593Smuzhiyun err = fc0011_writereg(priv, FC11_REG_16, regs[FC11_REG_16]);
420*4882a593Smuzhiyun if (err)
421*4882a593Smuzhiyun return err;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun dev_dbg(&priv->i2c->dev, "Tuned to fa=%02X fp=%02X xin=%02X%02X vco=%02X vcosel=%02X vcocal=%02X(%u) bw=%u\n",
424*4882a593Smuzhiyun (unsigned int)regs[FC11_REG_FA],
425*4882a593Smuzhiyun (unsigned int)regs[FC11_REG_FP],
426*4882a593Smuzhiyun (unsigned int)regs[FC11_REG_XINHI],
427*4882a593Smuzhiyun (unsigned int)regs[FC11_REG_XINLO],
428*4882a593Smuzhiyun (unsigned int)regs[FC11_REG_VCO],
429*4882a593Smuzhiyun (unsigned int)regs[FC11_REG_VCOSEL],
430*4882a593Smuzhiyun (unsigned int)vco_cal, vco_retries,
431*4882a593Smuzhiyun (unsigned int)bandwidth);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun priv->frequency = p->frequency;
434*4882a593Smuzhiyun priv->bandwidth = p->bandwidth_hz;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
fc0011_get_frequency(struct dvb_frontend * fe,u32 * frequency)439*4882a593Smuzhiyun static int fc0011_get_frequency(struct dvb_frontend *fe, u32 *frequency)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun struct fc0011_priv *priv = fe->tuner_priv;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun *frequency = priv->frequency;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
fc0011_get_if_frequency(struct dvb_frontend * fe,u32 * frequency)448*4882a593Smuzhiyun static int fc0011_get_if_frequency(struct dvb_frontend *fe, u32 *frequency)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun *frequency = 0;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun return 0;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
fc0011_get_bandwidth(struct dvb_frontend * fe,u32 * bandwidth)455*4882a593Smuzhiyun static int fc0011_get_bandwidth(struct dvb_frontend *fe, u32 *bandwidth)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun struct fc0011_priv *priv = fe->tuner_priv;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun *bandwidth = priv->bandwidth;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun return 0;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun static const struct dvb_tuner_ops fc0011_tuner_ops = {
465*4882a593Smuzhiyun .info = {
466*4882a593Smuzhiyun .name = "Fitipower FC0011",
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun .frequency_min_hz = 45 * MHz,
469*4882a593Smuzhiyun .frequency_max_hz = 1000 * MHz,
470*4882a593Smuzhiyun },
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun .release = fc0011_release,
473*4882a593Smuzhiyun .init = fc0011_init,
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun .set_params = fc0011_set_params,
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun .get_frequency = fc0011_get_frequency,
478*4882a593Smuzhiyun .get_if_frequency = fc0011_get_if_frequency,
479*4882a593Smuzhiyun .get_bandwidth = fc0011_get_bandwidth,
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun
fc0011_attach(struct dvb_frontend * fe,struct i2c_adapter * i2c,const struct fc0011_config * config)482*4882a593Smuzhiyun struct dvb_frontend *fc0011_attach(struct dvb_frontend *fe,
483*4882a593Smuzhiyun struct i2c_adapter *i2c,
484*4882a593Smuzhiyun const struct fc0011_config *config)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct fc0011_priv *priv;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun priv = kzalloc(sizeof(struct fc0011_priv), GFP_KERNEL);
489*4882a593Smuzhiyun if (!priv)
490*4882a593Smuzhiyun return NULL;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun priv->i2c = i2c;
493*4882a593Smuzhiyun priv->addr = config->i2c_address;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun fe->tuner_priv = priv;
496*4882a593Smuzhiyun fe->ops.tuner_ops = fc0011_tuner_ops;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun dev_info(&priv->i2c->dev, "Fitipower FC0011 tuner attached\n");
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun return fe;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun EXPORT_SYMBOL(fc0011_attach);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun MODULE_DESCRIPTION("Fitipower FC0011 silicon tuner driver");
505*4882a593Smuzhiyun MODULE_AUTHOR("Michael Buesch <m@bues.ch>");
506*4882a593Smuzhiyun MODULE_LICENSE("GPL");
507