xref: /OK3568_Linux_fs/kernel/drivers/media/spi/gs1662.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * GS1662 device registration.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015-2016 Nexvision
6*4882a593Smuzhiyun  * Author: Charles-Antoine Couret <charles-antoine.couret@nexvision.fr>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/spi/spi.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/ctype.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/videodev2.h>
19*4882a593Smuzhiyun #include <media/v4l2-common.h>
20*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
21*4882a593Smuzhiyun #include <media/v4l2-device.h>
22*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
23*4882a593Smuzhiyun #include <media/v4l2-dv-timings.h>
24*4882a593Smuzhiyun #include <linux/v4l2-dv-timings.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define REG_STATUS			0x04
27*4882a593Smuzhiyun #define REG_FORCE_FMT			0x06
28*4882a593Smuzhiyun #define REG_LINES_PER_FRAME		0x12
29*4882a593Smuzhiyun #define REG_WORDS_PER_LINE		0x13
30*4882a593Smuzhiyun #define REG_WORDS_PER_ACT_LINE		0x14
31*4882a593Smuzhiyun #define REG_ACT_LINES_PER_FRAME	0x15
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define MASK_H_LOCK			0x001
34*4882a593Smuzhiyun #define MASK_V_LOCK			0x002
35*4882a593Smuzhiyun #define MASK_STD_LOCK			0x004
36*4882a593Smuzhiyun #define MASK_FORCE_STD			0x020
37*4882a593Smuzhiyun #define MASK_STD_STATUS		0x3E0
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define GS_WIDTH_MIN			720
40*4882a593Smuzhiyun #define GS_WIDTH_MAX			2048
41*4882a593Smuzhiyun #define GS_HEIGHT_MIN			487
42*4882a593Smuzhiyun #define GS_HEIGHT_MAX			1080
43*4882a593Smuzhiyun #define GS_PIXELCLOCK_MIN		10519200
44*4882a593Smuzhiyun #define GS_PIXELCLOCK_MAX		74250000
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun struct gs {
47*4882a593Smuzhiyun 	struct spi_device *pdev;
48*4882a593Smuzhiyun 	struct v4l2_subdev sd;
49*4882a593Smuzhiyun 	struct v4l2_dv_timings current_timings;
50*4882a593Smuzhiyun 	int enabled;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun struct gs_reg_fmt {
54*4882a593Smuzhiyun 	u16 reg_value;
55*4882a593Smuzhiyun 	struct v4l2_dv_timings format;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun struct gs_reg_fmt_custom {
59*4882a593Smuzhiyun 	u16 reg_value;
60*4882a593Smuzhiyun 	__u32 width;
61*4882a593Smuzhiyun 	__u32 height;
62*4882a593Smuzhiyun 	__u64 pixelclock;
63*4882a593Smuzhiyun 	__u32 interlaced;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun static const struct spi_device_id gs_id[] = {
67*4882a593Smuzhiyun 	{ "gs1662", 0 },
68*4882a593Smuzhiyun 	{ }
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, gs_id);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const struct v4l2_dv_timings fmt_cap[] = {
73*4882a593Smuzhiyun 	V4L2_DV_BT_SDI_720X487I60,
74*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_720X576P50,
75*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1280X720P24,
76*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1280X720P25,
77*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1280X720P30,
78*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1280X720P50,
79*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1280X720P60,
80*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1920X1080P24,
81*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1920X1080P25,
82*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1920X1080P30,
83*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1920X1080I50,
84*4882a593Smuzhiyun 	V4L2_DV_BT_CEA_1920X1080I60,
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static const struct gs_reg_fmt reg_fmt[] = {
88*4882a593Smuzhiyun 	{ 0x00, V4L2_DV_BT_CEA_1280X720P60 },
89*4882a593Smuzhiyun 	{ 0x01, V4L2_DV_BT_CEA_1280X720P60 },
90*4882a593Smuzhiyun 	{ 0x02, V4L2_DV_BT_CEA_1280X720P30 },
91*4882a593Smuzhiyun 	{ 0x03, V4L2_DV_BT_CEA_1280X720P30 },
92*4882a593Smuzhiyun 	{ 0x04, V4L2_DV_BT_CEA_1280X720P50 },
93*4882a593Smuzhiyun 	{ 0x05, V4L2_DV_BT_CEA_1280X720P50 },
94*4882a593Smuzhiyun 	{ 0x06, V4L2_DV_BT_CEA_1280X720P25 },
95*4882a593Smuzhiyun 	{ 0x07, V4L2_DV_BT_CEA_1280X720P25 },
96*4882a593Smuzhiyun 	{ 0x08, V4L2_DV_BT_CEA_1280X720P24 },
97*4882a593Smuzhiyun 	{ 0x09, V4L2_DV_BT_CEA_1280X720P24 },
98*4882a593Smuzhiyun 	{ 0x0A, V4L2_DV_BT_CEA_1920X1080I60 },
99*4882a593Smuzhiyun 	{ 0x0B, V4L2_DV_BT_CEA_1920X1080P30 },
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Default value: keep this field before 0xC */
102*4882a593Smuzhiyun 	{ 0x14, V4L2_DV_BT_CEA_1920X1080I50 },
103*4882a593Smuzhiyun 	{ 0x0C, V4L2_DV_BT_CEA_1920X1080I50 },
104*4882a593Smuzhiyun 	{ 0x0D, V4L2_DV_BT_CEA_1920X1080P25 },
105*4882a593Smuzhiyun 	{ 0x0E, V4L2_DV_BT_CEA_1920X1080P25 },
106*4882a593Smuzhiyun 	{ 0x10, V4L2_DV_BT_CEA_1920X1080P24 },
107*4882a593Smuzhiyun 	{ 0x12, V4L2_DV_BT_CEA_1920X1080P24 },
108*4882a593Smuzhiyun 	{ 0x16, V4L2_DV_BT_SDI_720X487I60 },
109*4882a593Smuzhiyun 	{ 0x19, V4L2_DV_BT_SDI_720X487I60 },
110*4882a593Smuzhiyun 	{ 0x18, V4L2_DV_BT_CEA_720X576P50 },
111*4882a593Smuzhiyun 	{ 0x1A, V4L2_DV_BT_CEA_720X576P50 },
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* Implement following timings before enable it.
114*4882a593Smuzhiyun 	 * Because of we don't have access to these theoretical timings yet.
115*4882a593Smuzhiyun 	 * Workaround: use functions to get and set registers for these formats.
116*4882a593Smuzhiyun 	 */
117*4882a593Smuzhiyun #if 0
118*4882a593Smuzhiyun 	{ 0x0F, V4L2_DV_BT_XXX_1920X1080I25 }, /* SMPTE 274M */
119*4882a593Smuzhiyun 	{ 0x11, V4L2_DV_BT_XXX_1920X1080I24 }, /* SMPTE 274M */
120*4882a593Smuzhiyun 	{ 0x13, V4L2_DV_BT_XXX_1920X1080I25 }, /* SMPTE 274M */
121*4882a593Smuzhiyun 	{ 0x15, V4L2_DV_BT_XXX_1920X1035I60 }, /* SMPTE 260M */
122*4882a593Smuzhiyun 	{ 0x17, V4L2_DV_BT_SDI_720X507I60 }, /* SMPTE 125M */
123*4882a593Smuzhiyun 	{ 0x1B, V4L2_DV_BT_SDI_720X507I60 }, /* SMPTE 125M */
124*4882a593Smuzhiyun 	{ 0x1C, V4L2_DV_BT_XXX_2048X1080P25 }, /* SMPTE 428.1M */
125*4882a593Smuzhiyun #endif
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const struct v4l2_dv_timings_cap gs_timings_cap = {
129*4882a593Smuzhiyun 	.type = V4L2_DV_BT_656_1120,
130*4882a593Smuzhiyun 	/* keep this initialization for compatibility with GCC < 4.4.6 */
131*4882a593Smuzhiyun 	.reserved = { 0 },
132*4882a593Smuzhiyun 	V4L2_INIT_BT_TIMINGS(GS_WIDTH_MIN, GS_WIDTH_MAX, GS_HEIGHT_MIN,
133*4882a593Smuzhiyun 			     GS_HEIGHT_MAX, GS_PIXELCLOCK_MIN,
134*4882a593Smuzhiyun 			     GS_PIXELCLOCK_MAX,
135*4882a593Smuzhiyun 			     V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_SDI,
136*4882a593Smuzhiyun 			     V4L2_DV_BT_CAP_PROGRESSIVE
137*4882a593Smuzhiyun 			     | V4L2_DV_BT_CAP_INTERLACED)
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
gs_read_register(struct spi_device * spi,u16 addr,u16 * value)140*4882a593Smuzhiyun static int gs_read_register(struct spi_device *spi, u16 addr, u16 *value)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	int ret;
143*4882a593Smuzhiyun 	u16 buf_addr = (0x8000 | (0x0FFF & addr));
144*4882a593Smuzhiyun 	u16 buf_value = 0;
145*4882a593Smuzhiyun 	struct spi_message msg;
146*4882a593Smuzhiyun 	struct spi_transfer tx[] = {
147*4882a593Smuzhiyun 		{
148*4882a593Smuzhiyun 			.tx_buf = &buf_addr,
149*4882a593Smuzhiyun 			.len = 2,
150*4882a593Smuzhiyun 			.delay = {
151*4882a593Smuzhiyun 				.value = 1,
152*4882a593Smuzhiyun 				.unit = SPI_DELAY_UNIT_USECS
153*4882a593Smuzhiyun 			},
154*4882a593Smuzhiyun 		}, {
155*4882a593Smuzhiyun 			.rx_buf = &buf_value,
156*4882a593Smuzhiyun 			.len = 2,
157*4882a593Smuzhiyun 			.delay = {
158*4882a593Smuzhiyun 				.value = 1,
159*4882a593Smuzhiyun 				.unit = SPI_DELAY_UNIT_USECS
160*4882a593Smuzhiyun 			},
161*4882a593Smuzhiyun 		},
162*4882a593Smuzhiyun 	};
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	spi_message_init(&msg);
165*4882a593Smuzhiyun 	spi_message_add_tail(&tx[0], &msg);
166*4882a593Smuzhiyun 	spi_message_add_tail(&tx[1], &msg);
167*4882a593Smuzhiyun 	ret = spi_sync(spi, &msg);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	*value = buf_value;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return ret;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
gs_write_register(struct spi_device * spi,u16 addr,u16 value)174*4882a593Smuzhiyun static int gs_write_register(struct spi_device *spi, u16 addr, u16 value)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	int ret;
177*4882a593Smuzhiyun 	u16 buf_addr = addr;
178*4882a593Smuzhiyun 	u16 buf_value = value;
179*4882a593Smuzhiyun 	struct spi_message msg;
180*4882a593Smuzhiyun 	struct spi_transfer tx[] = {
181*4882a593Smuzhiyun 		{
182*4882a593Smuzhiyun 			.tx_buf = &buf_addr,
183*4882a593Smuzhiyun 			.len = 2,
184*4882a593Smuzhiyun 			.delay = {
185*4882a593Smuzhiyun 				.value = 1,
186*4882a593Smuzhiyun 				.unit = SPI_DELAY_UNIT_USECS
187*4882a593Smuzhiyun 			},
188*4882a593Smuzhiyun 		}, {
189*4882a593Smuzhiyun 			.tx_buf = &buf_value,
190*4882a593Smuzhiyun 			.len = 2,
191*4882a593Smuzhiyun 			.delay = {
192*4882a593Smuzhiyun 				.value = 1,
193*4882a593Smuzhiyun 				.unit = SPI_DELAY_UNIT_USECS
194*4882a593Smuzhiyun 			},
195*4882a593Smuzhiyun 		},
196*4882a593Smuzhiyun 	};
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	spi_message_init(&msg);
199*4882a593Smuzhiyun 	spi_message_add_tail(&tx[0], &msg);
200*4882a593Smuzhiyun 	spi_message_add_tail(&tx[1], &msg);
201*4882a593Smuzhiyun 	ret = spi_sync(spi, &msg);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return ret;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
gs_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)207*4882a593Smuzhiyun static int gs_g_register(struct v4l2_subdev *sd,
208*4882a593Smuzhiyun 		  struct v4l2_dbg_register *reg)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct spi_device *spi = v4l2_get_subdevdata(sd);
211*4882a593Smuzhiyun 	u16 val;
212*4882a593Smuzhiyun 	int ret;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	ret = gs_read_register(spi, reg->reg & 0xFFFF, &val);
215*4882a593Smuzhiyun 	reg->val = val;
216*4882a593Smuzhiyun 	reg->size = 2;
217*4882a593Smuzhiyun 	return ret;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
gs_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)220*4882a593Smuzhiyun static int gs_s_register(struct v4l2_subdev *sd,
221*4882a593Smuzhiyun 		  const struct v4l2_dbg_register *reg)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	struct spi_device *spi = v4l2_get_subdevdata(sd);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return gs_write_register(spi, reg->reg & 0xFFFF, reg->val & 0xFFFF);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun #endif
228*4882a593Smuzhiyun 
gs_status_format(u16 status,struct v4l2_dv_timings * timings)229*4882a593Smuzhiyun static int gs_status_format(u16 status, struct v4l2_dv_timings *timings)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	int std = (status & MASK_STD_STATUS) >> 5;
232*4882a593Smuzhiyun 	int i;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(reg_fmt); i++) {
235*4882a593Smuzhiyun 		if (reg_fmt[i].reg_value == std) {
236*4882a593Smuzhiyun 			*timings = reg_fmt[i].format;
237*4882a593Smuzhiyun 			return 0;
238*4882a593Smuzhiyun 		}
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return -ERANGE;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
get_register_timings(struct v4l2_dv_timings * timings)244*4882a593Smuzhiyun static u16 get_register_timings(struct v4l2_dv_timings *timings)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	int i;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(reg_fmt); i++) {
249*4882a593Smuzhiyun 		if (v4l2_match_dv_timings(timings, &reg_fmt[i].format, 0,
250*4882a593Smuzhiyun 					  false))
251*4882a593Smuzhiyun 			return reg_fmt[i].reg_value | MASK_FORCE_STD;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return 0x0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
to_gs(struct v4l2_subdev * sd)257*4882a593Smuzhiyun static inline struct gs *to_gs(struct v4l2_subdev *sd)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	return container_of(sd, struct gs, sd);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
gs_s_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)262*4882a593Smuzhiyun static int gs_s_dv_timings(struct v4l2_subdev *sd,
263*4882a593Smuzhiyun 		    struct v4l2_dv_timings *timings)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct gs *gs = to_gs(sd);
266*4882a593Smuzhiyun 	int reg_value;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	reg_value = get_register_timings(timings);
269*4882a593Smuzhiyun 	if (reg_value == 0x0)
270*4882a593Smuzhiyun 		return -EINVAL;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	gs->current_timings = *timings;
273*4882a593Smuzhiyun 	return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
gs_g_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)276*4882a593Smuzhiyun static int gs_g_dv_timings(struct v4l2_subdev *sd,
277*4882a593Smuzhiyun 		    struct v4l2_dv_timings *timings)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	struct gs *gs = to_gs(sd);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	*timings = gs->current_timings;
282*4882a593Smuzhiyun 	return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
gs_query_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)285*4882a593Smuzhiyun static int gs_query_dv_timings(struct v4l2_subdev *sd,
286*4882a593Smuzhiyun 			struct v4l2_dv_timings *timings)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	struct gs *gs = to_gs(sd);
289*4882a593Smuzhiyun 	struct v4l2_dv_timings fmt;
290*4882a593Smuzhiyun 	u16 reg_value, i;
291*4882a593Smuzhiyun 	int ret;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (gs->enabled)
294*4882a593Smuzhiyun 		return -EBUSY;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/*
297*4882a593Smuzhiyun 	 * Check if the component detect a line, a frame or something else
298*4882a593Smuzhiyun 	 * which looks like a video signal activity.
299*4882a593Smuzhiyun 	 */
300*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
301*4882a593Smuzhiyun 		gs_read_register(gs->pdev, REG_LINES_PER_FRAME + i, &reg_value);
302*4882a593Smuzhiyun 		if (reg_value)
303*4882a593Smuzhiyun 			break;
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	/* If no register reports a video signal */
307*4882a593Smuzhiyun 	if (i >= 4)
308*4882a593Smuzhiyun 		return -ENOLINK;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	gs_read_register(gs->pdev, REG_STATUS, &reg_value);
311*4882a593Smuzhiyun 	if (!(reg_value & MASK_H_LOCK) || !(reg_value & MASK_V_LOCK))
312*4882a593Smuzhiyun 		return -ENOLCK;
313*4882a593Smuzhiyun 	if (!(reg_value & MASK_STD_LOCK))
314*4882a593Smuzhiyun 		return -ERANGE;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	ret = gs_status_format(reg_value, &fmt);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (ret < 0)
319*4882a593Smuzhiyun 		return ret;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	*timings = fmt;
322*4882a593Smuzhiyun 	return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
gs_enum_dv_timings(struct v4l2_subdev * sd,struct v4l2_enum_dv_timings * timings)325*4882a593Smuzhiyun static int gs_enum_dv_timings(struct v4l2_subdev *sd,
326*4882a593Smuzhiyun 		       struct v4l2_enum_dv_timings *timings)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	if (timings->index >= ARRAY_SIZE(fmt_cap))
329*4882a593Smuzhiyun 		return -EINVAL;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (timings->pad != 0)
332*4882a593Smuzhiyun 		return -EINVAL;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	timings->timings = fmt_cap[timings->index];
335*4882a593Smuzhiyun 	return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
gs_s_stream(struct v4l2_subdev * sd,int enable)338*4882a593Smuzhiyun static int gs_s_stream(struct v4l2_subdev *sd, int enable)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	struct gs *gs = to_gs(sd);
341*4882a593Smuzhiyun 	int reg_value;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	if (gs->enabled == enable)
344*4882a593Smuzhiyun 		return 0;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	gs->enabled = enable;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	if (enable) {
349*4882a593Smuzhiyun 		/* To force the specific format */
350*4882a593Smuzhiyun 		reg_value = get_register_timings(&gs->current_timings);
351*4882a593Smuzhiyun 		return gs_write_register(gs->pdev, REG_FORCE_FMT, reg_value);
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/* To renable auto-detection mode */
355*4882a593Smuzhiyun 	return gs_write_register(gs->pdev, REG_FORCE_FMT, 0x0);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
gs_g_input_status(struct v4l2_subdev * sd,u32 * status)358*4882a593Smuzhiyun static int gs_g_input_status(struct v4l2_subdev *sd, u32 *status)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct gs *gs = to_gs(sd);
361*4882a593Smuzhiyun 	u16 reg_value, i;
362*4882a593Smuzhiyun 	int ret;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	/*
365*4882a593Smuzhiyun 	 * Check if the component detect a line, a frame or something else
366*4882a593Smuzhiyun 	 * which looks like a video signal activity.
367*4882a593Smuzhiyun 	 */
368*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
369*4882a593Smuzhiyun 		ret = gs_read_register(gs->pdev,
370*4882a593Smuzhiyun 				       REG_LINES_PER_FRAME + i, &reg_value);
371*4882a593Smuzhiyun 		if (reg_value)
372*4882a593Smuzhiyun 			break;
373*4882a593Smuzhiyun 		if (ret) {
374*4882a593Smuzhiyun 			*status = V4L2_IN_ST_NO_POWER;
375*4882a593Smuzhiyun 			return ret;
376*4882a593Smuzhiyun 		}
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* If no register reports a video signal */
380*4882a593Smuzhiyun 	if (i >= 4)
381*4882a593Smuzhiyun 		*status |= V4L2_IN_ST_NO_SIGNAL;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	ret = gs_read_register(gs->pdev, REG_STATUS, &reg_value);
384*4882a593Smuzhiyun 	if (!(reg_value & MASK_H_LOCK))
385*4882a593Smuzhiyun 		*status |=  V4L2_IN_ST_NO_H_LOCK;
386*4882a593Smuzhiyun 	if (!(reg_value & MASK_V_LOCK))
387*4882a593Smuzhiyun 		*status |=  V4L2_IN_ST_NO_V_LOCK;
388*4882a593Smuzhiyun 	if (!(reg_value & MASK_STD_LOCK))
389*4882a593Smuzhiyun 		*status |=  V4L2_IN_ST_NO_STD_LOCK;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	return ret;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
gs_dv_timings_cap(struct v4l2_subdev * sd,struct v4l2_dv_timings_cap * cap)394*4882a593Smuzhiyun static int gs_dv_timings_cap(struct v4l2_subdev *sd,
395*4882a593Smuzhiyun 			     struct v4l2_dv_timings_cap *cap)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	if (cap->pad != 0)
398*4882a593Smuzhiyun 		return -EINVAL;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	*cap = gs_timings_cap;
401*4882a593Smuzhiyun 	return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun /* V4L2 core operation handlers */
405*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops gs_core_ops = {
406*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
407*4882a593Smuzhiyun 	.g_register = gs_g_register,
408*4882a593Smuzhiyun 	.s_register = gs_s_register,
409*4882a593Smuzhiyun #endif
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops gs_video_ops = {
413*4882a593Smuzhiyun 	.s_dv_timings = gs_s_dv_timings,
414*4882a593Smuzhiyun 	.g_dv_timings = gs_g_dv_timings,
415*4882a593Smuzhiyun 	.s_stream = gs_s_stream,
416*4882a593Smuzhiyun 	.g_input_status = gs_g_input_status,
417*4882a593Smuzhiyun 	.query_dv_timings = gs_query_dv_timings,
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops gs_pad_ops = {
421*4882a593Smuzhiyun 	.enum_dv_timings = gs_enum_dv_timings,
422*4882a593Smuzhiyun 	.dv_timings_cap = gs_dv_timings_cap,
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun /* V4L2 top level operation handlers */
426*4882a593Smuzhiyun static const struct v4l2_subdev_ops gs_ops = {
427*4882a593Smuzhiyun 	.core = &gs_core_ops,
428*4882a593Smuzhiyun 	.video = &gs_video_ops,
429*4882a593Smuzhiyun 	.pad = &gs_pad_ops,
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun 
gs_probe(struct spi_device * spi)432*4882a593Smuzhiyun static int gs_probe(struct spi_device *spi)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	int ret;
435*4882a593Smuzhiyun 	struct gs *gs;
436*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	gs = devm_kzalloc(&spi->dev, sizeof(struct gs), GFP_KERNEL);
439*4882a593Smuzhiyun 	if (!gs)
440*4882a593Smuzhiyun 		return -ENOMEM;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	gs->pdev = spi;
443*4882a593Smuzhiyun 	sd = &gs->sd;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	spi->mode = SPI_MODE_0;
446*4882a593Smuzhiyun 	spi->irq = -1;
447*4882a593Smuzhiyun 	spi->max_speed_hz = 10000000;
448*4882a593Smuzhiyun 	spi->bits_per_word = 16;
449*4882a593Smuzhiyun 	ret = spi_setup(spi);
450*4882a593Smuzhiyun 	v4l2_spi_subdev_init(sd, spi, &gs_ops);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	gs->current_timings = reg_fmt[0].format;
453*4882a593Smuzhiyun 	gs->enabled = 0;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	/* Set H_CONFIG to SMPTE timings */
456*4882a593Smuzhiyun 	gs_write_register(spi, 0x0, 0x300);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	return ret;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
gs_remove(struct spi_device * spi)461*4882a593Smuzhiyun static int gs_remove(struct spi_device *spi)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct v4l2_subdev *sd = spi_get_drvdata(spi);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	v4l2_device_unregister_subdev(sd);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun static struct spi_driver gs_driver = {
471*4882a593Smuzhiyun 	.driver = {
472*4882a593Smuzhiyun 		.name		= "gs1662",
473*4882a593Smuzhiyun 	},
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	.probe		= gs_probe,
476*4882a593Smuzhiyun 	.remove		= gs_remove,
477*4882a593Smuzhiyun 	.id_table	= gs_id,
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun module_spi_driver(gs_driver);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun MODULE_LICENSE("GPL");
483*4882a593Smuzhiyun MODULE_AUTHOR("Charles-Antoine Couret <charles-antoine.couret@nexvision.fr>");
484*4882a593Smuzhiyun MODULE_DESCRIPTION("Gennum GS1662 HD/SD-SDI Serializer driver");
485