1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * winbond-cir.c - Driver for the Consumer IR functionality of Winbond
4*4882a593Smuzhiyun * SuperI/O chips.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Currently supports the Winbond WPCD376i chip (PNP id WEC1022), but
7*4882a593Smuzhiyun * could probably support others (Winbond WEC102X, NatSemi, etc)
8*4882a593Smuzhiyun * with minor modifications.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Original Author: David Härdeman <david@hardeman.nu>
11*4882a593Smuzhiyun * Copyright (C) 2012 Sean Young <sean@mess.org>
12*4882a593Smuzhiyun * Copyright (C) 2009 - 2011 David Härdeman <david@hardeman.nu>
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Dedicated to my daughter Matilda, without whose loving attention this
15*4882a593Smuzhiyun * driver would have been finished in half the time and with a fraction
16*4882a593Smuzhiyun * of the bugs.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Written using:
19*4882a593Smuzhiyun * o Winbond WPCD376I datasheet helpfully provided by Jesse Barnes at Intel
20*4882a593Smuzhiyun * o NatSemi PC87338/PC97338 datasheet (for the serial port stuff)
21*4882a593Smuzhiyun * o DSDT dumps
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Supported features:
24*4882a593Smuzhiyun * o IR Receive
25*4882a593Smuzhiyun * o IR Transmit
26*4882a593Smuzhiyun * o Wake-On-CIR functionality
27*4882a593Smuzhiyun * o Carrier detection
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <linux/module.h>
33*4882a593Smuzhiyun #include <linux/pnp.h>
34*4882a593Smuzhiyun #include <linux/interrupt.h>
35*4882a593Smuzhiyun #include <linux/timer.h>
36*4882a593Smuzhiyun #include <linux/leds.h>
37*4882a593Smuzhiyun #include <linux/spinlock.h>
38*4882a593Smuzhiyun #include <linux/pci_ids.h>
39*4882a593Smuzhiyun #include <linux/io.h>
40*4882a593Smuzhiyun #include <linux/bitrev.h>
41*4882a593Smuzhiyun #include <linux/slab.h>
42*4882a593Smuzhiyun #include <linux/wait.h>
43*4882a593Smuzhiyun #include <linux/sched.h>
44*4882a593Smuzhiyun #include <media/rc-core.h>
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define DRVNAME "winbond-cir"
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* CEIR Wake-Up Registers, relative to data->wbase */
49*4882a593Smuzhiyun #define WBCIR_REG_WCEIR_CTL 0x03 /* CEIR Receiver Control */
50*4882a593Smuzhiyun #define WBCIR_REG_WCEIR_STS 0x04 /* CEIR Receiver Status */
51*4882a593Smuzhiyun #define WBCIR_REG_WCEIR_EV_EN 0x05 /* CEIR Receiver Event Enable */
52*4882a593Smuzhiyun #define WBCIR_REG_WCEIR_CNTL 0x06 /* CEIR Receiver Counter Low */
53*4882a593Smuzhiyun #define WBCIR_REG_WCEIR_CNTH 0x07 /* CEIR Receiver Counter High */
54*4882a593Smuzhiyun #define WBCIR_REG_WCEIR_INDEX 0x08 /* CEIR Receiver Index */
55*4882a593Smuzhiyun #define WBCIR_REG_WCEIR_DATA 0x09 /* CEIR Receiver Data */
56*4882a593Smuzhiyun #define WBCIR_REG_WCEIR_CSL 0x0A /* CEIR Re. Compare Strlen */
57*4882a593Smuzhiyun #define WBCIR_REG_WCEIR_CFG1 0x0B /* CEIR Re. Configuration 1 */
58*4882a593Smuzhiyun #define WBCIR_REG_WCEIR_CFG2 0x0C /* CEIR Re. Configuration 2 */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* CEIR Enhanced Functionality Registers, relative to data->ebase */
61*4882a593Smuzhiyun #define WBCIR_REG_ECEIR_CTS 0x00 /* Enhanced IR Control Status */
62*4882a593Smuzhiyun #define WBCIR_REG_ECEIR_CCTL 0x01 /* Infrared Counter Control */
63*4882a593Smuzhiyun #define WBCIR_REG_ECEIR_CNT_LO 0x02 /* Infrared Counter LSB */
64*4882a593Smuzhiyun #define WBCIR_REG_ECEIR_CNT_HI 0x03 /* Infrared Counter MSB */
65*4882a593Smuzhiyun #define WBCIR_REG_ECEIR_IREM 0x04 /* Infrared Emitter Status */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* SP3 Banked Registers, relative to data->sbase */
68*4882a593Smuzhiyun #define WBCIR_REG_SP3_BSR 0x03 /* Bank Select, all banks */
69*4882a593Smuzhiyun /* Bank 0 */
70*4882a593Smuzhiyun #define WBCIR_REG_SP3_RXDATA 0x00 /* FIFO RX data (r) */
71*4882a593Smuzhiyun #define WBCIR_REG_SP3_TXDATA 0x00 /* FIFO TX data (w) */
72*4882a593Smuzhiyun #define WBCIR_REG_SP3_IER 0x01 /* Interrupt Enable */
73*4882a593Smuzhiyun #define WBCIR_REG_SP3_EIR 0x02 /* Event Identification (r) */
74*4882a593Smuzhiyun #define WBCIR_REG_SP3_FCR 0x02 /* FIFO Control (w) */
75*4882a593Smuzhiyun #define WBCIR_REG_SP3_MCR 0x04 /* Mode Control */
76*4882a593Smuzhiyun #define WBCIR_REG_SP3_LSR 0x05 /* Link Status */
77*4882a593Smuzhiyun #define WBCIR_REG_SP3_MSR 0x06 /* Modem Status */
78*4882a593Smuzhiyun #define WBCIR_REG_SP3_ASCR 0x07 /* Aux Status and Control */
79*4882a593Smuzhiyun /* Bank 2 */
80*4882a593Smuzhiyun #define WBCIR_REG_SP3_BGDL 0x00 /* Baud Divisor LSB */
81*4882a593Smuzhiyun #define WBCIR_REG_SP3_BGDH 0x01 /* Baud Divisor MSB */
82*4882a593Smuzhiyun #define WBCIR_REG_SP3_EXCR1 0x02 /* Extended Control 1 */
83*4882a593Smuzhiyun #define WBCIR_REG_SP3_EXCR2 0x04 /* Extended Control 2 */
84*4882a593Smuzhiyun #define WBCIR_REG_SP3_TXFLV 0x06 /* TX FIFO Level */
85*4882a593Smuzhiyun #define WBCIR_REG_SP3_RXFLV 0x07 /* RX FIFO Level */
86*4882a593Smuzhiyun /* Bank 3 */
87*4882a593Smuzhiyun #define WBCIR_REG_SP3_MRID 0x00 /* Module Identification */
88*4882a593Smuzhiyun #define WBCIR_REG_SP3_SH_LCR 0x01 /* LCR Shadow */
89*4882a593Smuzhiyun #define WBCIR_REG_SP3_SH_FCR 0x02 /* FCR Shadow */
90*4882a593Smuzhiyun /* Bank 4 */
91*4882a593Smuzhiyun #define WBCIR_REG_SP3_IRCR1 0x02 /* Infrared Control 1 */
92*4882a593Smuzhiyun /* Bank 5 */
93*4882a593Smuzhiyun #define WBCIR_REG_SP3_IRCR2 0x04 /* Infrared Control 2 */
94*4882a593Smuzhiyun /* Bank 6 */
95*4882a593Smuzhiyun #define WBCIR_REG_SP3_IRCR3 0x00 /* Infrared Control 3 */
96*4882a593Smuzhiyun #define WBCIR_REG_SP3_SIR_PW 0x02 /* SIR Pulse Width */
97*4882a593Smuzhiyun /* Bank 7 */
98*4882a593Smuzhiyun #define WBCIR_REG_SP3_IRRXDC 0x00 /* IR RX Demod Control */
99*4882a593Smuzhiyun #define WBCIR_REG_SP3_IRTXMC 0x01 /* IR TX Mod Control */
100*4882a593Smuzhiyun #define WBCIR_REG_SP3_RCCFG 0x02 /* CEIR Config */
101*4882a593Smuzhiyun #define WBCIR_REG_SP3_IRCFG1 0x04 /* Infrared Config 1 */
102*4882a593Smuzhiyun #define WBCIR_REG_SP3_IRCFG4 0x07 /* Infrared Config 4 */
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun * Magic values follow
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* No interrupts for WBCIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
109*4882a593Smuzhiyun #define WBCIR_IRQ_NONE 0x00
110*4882a593Smuzhiyun /* RX data bit for WBCIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
111*4882a593Smuzhiyun #define WBCIR_IRQ_RX 0x01
112*4882a593Smuzhiyun /* TX data low bit for WBCIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
113*4882a593Smuzhiyun #define WBCIR_IRQ_TX_LOW 0x02
114*4882a593Smuzhiyun /* Over/Under-flow bit for WBCIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
115*4882a593Smuzhiyun #define WBCIR_IRQ_ERR 0x04
116*4882a593Smuzhiyun /* TX data empty bit for WBCEIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
117*4882a593Smuzhiyun #define WBCIR_IRQ_TX_EMPTY 0x20
118*4882a593Smuzhiyun /* Led enable/disable bit for WBCIR_REG_ECEIR_CTS */
119*4882a593Smuzhiyun #define WBCIR_LED_ENABLE 0x80
120*4882a593Smuzhiyun /* RX data available bit for WBCIR_REG_SP3_LSR */
121*4882a593Smuzhiyun #define WBCIR_RX_AVAIL 0x01
122*4882a593Smuzhiyun /* RX data overrun error bit for WBCIR_REG_SP3_LSR */
123*4882a593Smuzhiyun #define WBCIR_RX_OVERRUN 0x02
124*4882a593Smuzhiyun /* TX End-Of-Transmission bit for WBCIR_REG_SP3_ASCR */
125*4882a593Smuzhiyun #define WBCIR_TX_EOT 0x04
126*4882a593Smuzhiyun /* RX disable bit for WBCIR_REG_SP3_ASCR */
127*4882a593Smuzhiyun #define WBCIR_RX_DISABLE 0x20
128*4882a593Smuzhiyun /* TX data underrun error bit for WBCIR_REG_SP3_ASCR */
129*4882a593Smuzhiyun #define WBCIR_TX_UNDERRUN 0x40
130*4882a593Smuzhiyun /* Extended mode enable bit for WBCIR_REG_SP3_EXCR1 */
131*4882a593Smuzhiyun #define WBCIR_EXT_ENABLE 0x01
132*4882a593Smuzhiyun /* Select compare register in WBCIR_REG_WCEIR_INDEX (bits 5 & 6) */
133*4882a593Smuzhiyun #define WBCIR_REGSEL_COMPARE 0x10
134*4882a593Smuzhiyun /* Select mask register in WBCIR_REG_WCEIR_INDEX (bits 5 & 6) */
135*4882a593Smuzhiyun #define WBCIR_REGSEL_MASK 0x20
136*4882a593Smuzhiyun /* Starting address of selected register in WBCIR_REG_WCEIR_INDEX */
137*4882a593Smuzhiyun #define WBCIR_REG_ADDR0 0x00
138*4882a593Smuzhiyun /* Enable carrier counter */
139*4882a593Smuzhiyun #define WBCIR_CNTR_EN 0x01
140*4882a593Smuzhiyun /* Reset carrier counter */
141*4882a593Smuzhiyun #define WBCIR_CNTR_R 0x02
142*4882a593Smuzhiyun /* Invert TX */
143*4882a593Smuzhiyun #define WBCIR_IRTX_INV 0x04
144*4882a593Smuzhiyun /* Receiver oversampling */
145*4882a593Smuzhiyun #define WBCIR_RX_T_OV 0x40
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* Valid banks for the SP3 UART */
148*4882a593Smuzhiyun enum wbcir_bank {
149*4882a593Smuzhiyun WBCIR_BANK_0 = 0x00,
150*4882a593Smuzhiyun WBCIR_BANK_1 = 0x80,
151*4882a593Smuzhiyun WBCIR_BANK_2 = 0xE0,
152*4882a593Smuzhiyun WBCIR_BANK_3 = 0xE4,
153*4882a593Smuzhiyun WBCIR_BANK_4 = 0xE8,
154*4882a593Smuzhiyun WBCIR_BANK_5 = 0xEC,
155*4882a593Smuzhiyun WBCIR_BANK_6 = 0xF0,
156*4882a593Smuzhiyun WBCIR_BANK_7 = 0xF4,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* Supported power-on IR Protocols */
160*4882a593Smuzhiyun enum wbcir_protocol {
161*4882a593Smuzhiyun IR_PROTOCOL_RC5 = 0x0,
162*4882a593Smuzhiyun IR_PROTOCOL_NEC = 0x1,
163*4882a593Smuzhiyun IR_PROTOCOL_RC6 = 0x2,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Possible states for IR reception */
167*4882a593Smuzhiyun enum wbcir_rxstate {
168*4882a593Smuzhiyun WBCIR_RXSTATE_INACTIVE = 0,
169*4882a593Smuzhiyun WBCIR_RXSTATE_ACTIVE,
170*4882a593Smuzhiyun WBCIR_RXSTATE_ERROR
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Possible states for IR transmission */
174*4882a593Smuzhiyun enum wbcir_txstate {
175*4882a593Smuzhiyun WBCIR_TXSTATE_INACTIVE = 0,
176*4882a593Smuzhiyun WBCIR_TXSTATE_ACTIVE,
177*4882a593Smuzhiyun WBCIR_TXSTATE_ERROR
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Misc */
181*4882a593Smuzhiyun #define WBCIR_NAME "Winbond CIR"
182*4882a593Smuzhiyun #define WBCIR_ID_FAMILY 0xF1 /* Family ID for the WPCD376I */
183*4882a593Smuzhiyun #define WBCIR_ID_CHIP 0x04 /* Chip ID for the WPCD376I */
184*4882a593Smuzhiyun #define WAKEUP_IOMEM_LEN 0x10 /* Wake-Up I/O Reg Len */
185*4882a593Smuzhiyun #define EHFUNC_IOMEM_LEN 0x10 /* Enhanced Func I/O Reg Len */
186*4882a593Smuzhiyun #define SP_IOMEM_LEN 0x08 /* Serial Port 3 (IR) Reg Len */
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Per-device data */
189*4882a593Smuzhiyun struct wbcir_data {
190*4882a593Smuzhiyun spinlock_t spinlock;
191*4882a593Smuzhiyun struct rc_dev *dev;
192*4882a593Smuzhiyun struct led_classdev led;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun unsigned long wbase; /* Wake-Up Baseaddr */
195*4882a593Smuzhiyun unsigned long ebase; /* Enhanced Func. Baseaddr */
196*4882a593Smuzhiyun unsigned long sbase; /* Serial Port Baseaddr */
197*4882a593Smuzhiyun unsigned int irq; /* Serial Port IRQ */
198*4882a593Smuzhiyun u8 irqmask;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* RX state */
201*4882a593Smuzhiyun enum wbcir_rxstate rxstate;
202*4882a593Smuzhiyun int carrier_report_enabled;
203*4882a593Smuzhiyun u32 pulse_duration;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* TX state */
206*4882a593Smuzhiyun enum wbcir_txstate txstate;
207*4882a593Smuzhiyun u32 txlen;
208*4882a593Smuzhiyun u32 txoff;
209*4882a593Smuzhiyun u32 *txbuf;
210*4882a593Smuzhiyun u8 txmask;
211*4882a593Smuzhiyun u32 txcarrier;
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static bool invert; /* default = 0 */
215*4882a593Smuzhiyun module_param(invert, bool, 0444);
216*4882a593Smuzhiyun MODULE_PARM_DESC(invert, "Invert the signal from the IR receiver");
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static bool txandrx; /* default = 0 */
219*4882a593Smuzhiyun module_param(txandrx, bool, 0444);
220*4882a593Smuzhiyun MODULE_PARM_DESC(txandrx, "Allow simultaneous TX and RX");
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*****************************************************************************
224*4882a593Smuzhiyun *
225*4882a593Smuzhiyun * UTILITY FUNCTIONS
226*4882a593Smuzhiyun *
227*4882a593Smuzhiyun *****************************************************************************/
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Caller needs to hold wbcir_lock */
230*4882a593Smuzhiyun static void
wbcir_set_bits(unsigned long addr,u8 bits,u8 mask)231*4882a593Smuzhiyun wbcir_set_bits(unsigned long addr, u8 bits, u8 mask)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun u8 val;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun val = inb(addr);
236*4882a593Smuzhiyun val = ((val & ~mask) | (bits & mask));
237*4882a593Smuzhiyun outb(val, addr);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Selects the register bank for the serial port */
241*4882a593Smuzhiyun static inline void
wbcir_select_bank(struct wbcir_data * data,enum wbcir_bank bank)242*4882a593Smuzhiyun wbcir_select_bank(struct wbcir_data *data, enum wbcir_bank bank)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun outb(bank, data->sbase + WBCIR_REG_SP3_BSR);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static inline void
wbcir_set_irqmask(struct wbcir_data * data,u8 irqmask)248*4882a593Smuzhiyun wbcir_set_irqmask(struct wbcir_data *data, u8 irqmask)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun if (data->irqmask == irqmask)
251*4882a593Smuzhiyun return;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_0);
254*4882a593Smuzhiyun outb(irqmask, data->sbase + WBCIR_REG_SP3_IER);
255*4882a593Smuzhiyun data->irqmask = irqmask;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static enum led_brightness
wbcir_led_brightness_get(struct led_classdev * led_cdev)259*4882a593Smuzhiyun wbcir_led_brightness_get(struct led_classdev *led_cdev)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct wbcir_data *data = container_of(led_cdev,
262*4882a593Smuzhiyun struct wbcir_data,
263*4882a593Smuzhiyun led);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (inb(data->ebase + WBCIR_REG_ECEIR_CTS) & WBCIR_LED_ENABLE)
266*4882a593Smuzhiyun return LED_FULL;
267*4882a593Smuzhiyun else
268*4882a593Smuzhiyun return LED_OFF;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun static void
wbcir_led_brightness_set(struct led_classdev * led_cdev,enum led_brightness brightness)272*4882a593Smuzhiyun wbcir_led_brightness_set(struct led_classdev *led_cdev,
273*4882a593Smuzhiyun enum led_brightness brightness)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun struct wbcir_data *data = container_of(led_cdev,
276*4882a593Smuzhiyun struct wbcir_data,
277*4882a593Smuzhiyun led);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun wbcir_set_bits(data->ebase + WBCIR_REG_ECEIR_CTS,
280*4882a593Smuzhiyun brightness == LED_OFF ? 0x00 : WBCIR_LED_ENABLE,
281*4882a593Smuzhiyun WBCIR_LED_ENABLE);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* Manchester encodes bits to RC6 message cells (see wbcir_shutdown) */
285*4882a593Smuzhiyun static u8
wbcir_to_rc6cells(u8 val)286*4882a593Smuzhiyun wbcir_to_rc6cells(u8 val)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun u8 coded = 0x00;
289*4882a593Smuzhiyun int i;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun val &= 0x0F;
292*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
293*4882a593Smuzhiyun if (val & 0x01)
294*4882a593Smuzhiyun coded |= 0x02 << (i * 2);
295*4882a593Smuzhiyun else
296*4882a593Smuzhiyun coded |= 0x01 << (i * 2);
297*4882a593Smuzhiyun val >>= 1;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun return coded;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /*****************************************************************************
304*4882a593Smuzhiyun *
305*4882a593Smuzhiyun * INTERRUPT FUNCTIONS
306*4882a593Smuzhiyun *
307*4882a593Smuzhiyun *****************************************************************************/
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun static void
wbcir_carrier_report(struct wbcir_data * data)310*4882a593Smuzhiyun wbcir_carrier_report(struct wbcir_data *data)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun unsigned counter = inb(data->ebase + WBCIR_REG_ECEIR_CNT_LO) |
313*4882a593Smuzhiyun inb(data->ebase + WBCIR_REG_ECEIR_CNT_HI) << 8;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun if (counter > 0 && counter < 0xffff) {
316*4882a593Smuzhiyun struct ir_raw_event ev = {
317*4882a593Smuzhiyun .carrier_report = 1,
318*4882a593Smuzhiyun .carrier = DIV_ROUND_CLOSEST(counter * 1000000u,
319*4882a593Smuzhiyun data->pulse_duration)
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun ir_raw_event_store(data->dev, &ev);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* reset and restart the counter */
326*4882a593Smuzhiyun data->pulse_duration = 0;
327*4882a593Smuzhiyun wbcir_set_bits(data->ebase + WBCIR_REG_ECEIR_CCTL, WBCIR_CNTR_R,
328*4882a593Smuzhiyun WBCIR_CNTR_EN | WBCIR_CNTR_R);
329*4882a593Smuzhiyun wbcir_set_bits(data->ebase + WBCIR_REG_ECEIR_CCTL, WBCIR_CNTR_EN,
330*4882a593Smuzhiyun WBCIR_CNTR_EN | WBCIR_CNTR_R);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static void
wbcir_idle_rx(struct rc_dev * dev,bool idle)334*4882a593Smuzhiyun wbcir_idle_rx(struct rc_dev *dev, bool idle)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun struct wbcir_data *data = dev->priv;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (!idle && data->rxstate == WBCIR_RXSTATE_INACTIVE)
339*4882a593Smuzhiyun data->rxstate = WBCIR_RXSTATE_ACTIVE;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (idle && data->rxstate != WBCIR_RXSTATE_INACTIVE) {
342*4882a593Smuzhiyun data->rxstate = WBCIR_RXSTATE_INACTIVE;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (data->carrier_report_enabled)
345*4882a593Smuzhiyun wbcir_carrier_report(data);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Tell hardware to go idle by setting RXINACTIVE */
348*4882a593Smuzhiyun outb(WBCIR_RX_DISABLE, data->sbase + WBCIR_REG_SP3_ASCR);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun static void
wbcir_irq_rx(struct wbcir_data * data,struct pnp_dev * device)353*4882a593Smuzhiyun wbcir_irq_rx(struct wbcir_data *data, struct pnp_dev *device)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun u8 irdata;
356*4882a593Smuzhiyun struct ir_raw_event rawir = {};
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* Since RXHDLEV is set, at least 8 bytes are in the FIFO */
359*4882a593Smuzhiyun while (inb(data->sbase + WBCIR_REG_SP3_LSR) & WBCIR_RX_AVAIL) {
360*4882a593Smuzhiyun irdata = inb(data->sbase + WBCIR_REG_SP3_RXDATA);
361*4882a593Smuzhiyun if (data->rxstate == WBCIR_RXSTATE_ERROR)
362*4882a593Smuzhiyun continue;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun rawir.duration = ((irdata & 0x7F) + 1) *
365*4882a593Smuzhiyun (data->carrier_report_enabled ? 2 : 10);
366*4882a593Smuzhiyun rawir.pulse = irdata & 0x80 ? false : true;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (rawir.pulse)
369*4882a593Smuzhiyun data->pulse_duration += rawir.duration;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun ir_raw_event_store_with_filter(data->dev, &rawir);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun ir_raw_event_handle(data->dev);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun static void
wbcir_irq_tx(struct wbcir_data * data)378*4882a593Smuzhiyun wbcir_irq_tx(struct wbcir_data *data)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun unsigned int space;
381*4882a593Smuzhiyun unsigned int used;
382*4882a593Smuzhiyun u8 bytes[16];
383*4882a593Smuzhiyun u8 byte;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (!data->txbuf)
386*4882a593Smuzhiyun return;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun switch (data->txstate) {
389*4882a593Smuzhiyun case WBCIR_TXSTATE_INACTIVE:
390*4882a593Smuzhiyun /* TX FIFO empty */
391*4882a593Smuzhiyun space = 16;
392*4882a593Smuzhiyun break;
393*4882a593Smuzhiyun case WBCIR_TXSTATE_ACTIVE:
394*4882a593Smuzhiyun /* TX FIFO low (3 bytes or less) */
395*4882a593Smuzhiyun space = 13;
396*4882a593Smuzhiyun break;
397*4882a593Smuzhiyun case WBCIR_TXSTATE_ERROR:
398*4882a593Smuzhiyun space = 0;
399*4882a593Smuzhiyun break;
400*4882a593Smuzhiyun default:
401*4882a593Smuzhiyun return;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /*
405*4882a593Smuzhiyun * TX data is run-length coded in bytes: YXXXXXXX
406*4882a593Smuzhiyun * Y = space (1) or pulse (0)
407*4882a593Smuzhiyun * X = duration, encoded as (X + 1) * 10us (i.e 10 to 1280 us)
408*4882a593Smuzhiyun */
409*4882a593Smuzhiyun for (used = 0; used < space && data->txoff != data->txlen; used++) {
410*4882a593Smuzhiyun if (data->txbuf[data->txoff] == 0) {
411*4882a593Smuzhiyun data->txoff++;
412*4882a593Smuzhiyun continue;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun byte = min((u32)0x80, data->txbuf[data->txoff]);
415*4882a593Smuzhiyun data->txbuf[data->txoff] -= byte;
416*4882a593Smuzhiyun byte--;
417*4882a593Smuzhiyun byte |= (data->txoff % 2 ? 0x80 : 0x00); /* pulse/space */
418*4882a593Smuzhiyun bytes[used] = byte;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun while (data->txoff != data->txlen && data->txbuf[data->txoff] == 0)
422*4882a593Smuzhiyun data->txoff++;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (used == 0) {
425*4882a593Smuzhiyun /* Finished */
426*4882a593Smuzhiyun if (data->txstate == WBCIR_TXSTATE_ERROR)
427*4882a593Smuzhiyun /* Clear TX underrun bit */
428*4882a593Smuzhiyun outb(WBCIR_TX_UNDERRUN, data->sbase + WBCIR_REG_SP3_ASCR);
429*4882a593Smuzhiyun wbcir_set_irqmask(data, WBCIR_IRQ_RX | WBCIR_IRQ_ERR);
430*4882a593Smuzhiyun kfree(data->txbuf);
431*4882a593Smuzhiyun data->txbuf = NULL;
432*4882a593Smuzhiyun data->txstate = WBCIR_TXSTATE_INACTIVE;
433*4882a593Smuzhiyun } else if (data->txoff == data->txlen) {
434*4882a593Smuzhiyun /* At the end of transmission, tell the hw before last byte */
435*4882a593Smuzhiyun outsb(data->sbase + WBCIR_REG_SP3_TXDATA, bytes, used - 1);
436*4882a593Smuzhiyun outb(WBCIR_TX_EOT, data->sbase + WBCIR_REG_SP3_ASCR);
437*4882a593Smuzhiyun outb(bytes[used - 1], data->sbase + WBCIR_REG_SP3_TXDATA);
438*4882a593Smuzhiyun wbcir_set_irqmask(data, WBCIR_IRQ_RX | WBCIR_IRQ_ERR |
439*4882a593Smuzhiyun WBCIR_IRQ_TX_EMPTY);
440*4882a593Smuzhiyun } else {
441*4882a593Smuzhiyun /* More data to follow... */
442*4882a593Smuzhiyun outsb(data->sbase + WBCIR_REG_SP3_RXDATA, bytes, used);
443*4882a593Smuzhiyun if (data->txstate == WBCIR_TXSTATE_INACTIVE) {
444*4882a593Smuzhiyun wbcir_set_irqmask(data, WBCIR_IRQ_RX | WBCIR_IRQ_ERR |
445*4882a593Smuzhiyun WBCIR_IRQ_TX_LOW);
446*4882a593Smuzhiyun data->txstate = WBCIR_TXSTATE_ACTIVE;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static irqreturn_t
wbcir_irq_handler(int irqno,void * cookie)452*4882a593Smuzhiyun wbcir_irq_handler(int irqno, void *cookie)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct pnp_dev *device = cookie;
455*4882a593Smuzhiyun struct wbcir_data *data = pnp_get_drvdata(device);
456*4882a593Smuzhiyun unsigned long flags;
457*4882a593Smuzhiyun u8 status;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun spin_lock_irqsave(&data->spinlock, flags);
460*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_0);
461*4882a593Smuzhiyun status = inb(data->sbase + WBCIR_REG_SP3_EIR);
462*4882a593Smuzhiyun status &= data->irqmask;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (!status) {
465*4882a593Smuzhiyun spin_unlock_irqrestore(&data->spinlock, flags);
466*4882a593Smuzhiyun return IRQ_NONE;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (status & WBCIR_IRQ_ERR) {
470*4882a593Smuzhiyun /* RX overflow? (read clears bit) */
471*4882a593Smuzhiyun if (inb(data->sbase + WBCIR_REG_SP3_LSR) & WBCIR_RX_OVERRUN) {
472*4882a593Smuzhiyun data->rxstate = WBCIR_RXSTATE_ERROR;
473*4882a593Smuzhiyun ir_raw_event_reset(data->dev);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* TX underflow? */
477*4882a593Smuzhiyun if (inb(data->sbase + WBCIR_REG_SP3_ASCR) & WBCIR_TX_UNDERRUN)
478*4882a593Smuzhiyun data->txstate = WBCIR_TXSTATE_ERROR;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (status & WBCIR_IRQ_RX)
482*4882a593Smuzhiyun wbcir_irq_rx(data, device);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (status & (WBCIR_IRQ_TX_LOW | WBCIR_IRQ_TX_EMPTY))
485*4882a593Smuzhiyun wbcir_irq_tx(data);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun spin_unlock_irqrestore(&data->spinlock, flags);
488*4882a593Smuzhiyun return IRQ_HANDLED;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /*****************************************************************************
492*4882a593Smuzhiyun *
493*4882a593Smuzhiyun * RC-CORE INTERFACE FUNCTIONS
494*4882a593Smuzhiyun *
495*4882a593Smuzhiyun *****************************************************************************/
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun static int
wbcir_set_carrier_report(struct rc_dev * dev,int enable)498*4882a593Smuzhiyun wbcir_set_carrier_report(struct rc_dev *dev, int enable)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun struct wbcir_data *data = dev->priv;
501*4882a593Smuzhiyun unsigned long flags;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun spin_lock_irqsave(&data->spinlock, flags);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (data->carrier_report_enabled == enable) {
506*4882a593Smuzhiyun spin_unlock_irqrestore(&data->spinlock, flags);
507*4882a593Smuzhiyun return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun data->pulse_duration = 0;
511*4882a593Smuzhiyun wbcir_set_bits(data->ebase + WBCIR_REG_ECEIR_CCTL, WBCIR_CNTR_R,
512*4882a593Smuzhiyun WBCIR_CNTR_EN | WBCIR_CNTR_R);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (enable && data->dev->idle)
515*4882a593Smuzhiyun wbcir_set_bits(data->ebase + WBCIR_REG_ECEIR_CCTL,
516*4882a593Smuzhiyun WBCIR_CNTR_EN, WBCIR_CNTR_EN | WBCIR_CNTR_R);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* Set a higher sampling resolution if carrier reports are enabled */
519*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_2);
520*4882a593Smuzhiyun data->dev->rx_resolution = enable ? 2 : 10;
521*4882a593Smuzhiyun outb(enable ? 0x03 : 0x0f, data->sbase + WBCIR_REG_SP3_BGDL);
522*4882a593Smuzhiyun outb(0x00, data->sbase + WBCIR_REG_SP3_BGDH);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* Enable oversampling if carrier reports are enabled */
525*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_7);
526*4882a593Smuzhiyun wbcir_set_bits(data->sbase + WBCIR_REG_SP3_RCCFG,
527*4882a593Smuzhiyun enable ? WBCIR_RX_T_OV : 0, WBCIR_RX_T_OV);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun data->carrier_report_enabled = enable;
530*4882a593Smuzhiyun spin_unlock_irqrestore(&data->spinlock, flags);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun return 0;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun static int
wbcir_txcarrier(struct rc_dev * dev,u32 carrier)536*4882a593Smuzhiyun wbcir_txcarrier(struct rc_dev *dev, u32 carrier)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct wbcir_data *data = dev->priv;
539*4882a593Smuzhiyun unsigned long flags;
540*4882a593Smuzhiyun u8 val;
541*4882a593Smuzhiyun u32 freq;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun freq = DIV_ROUND_CLOSEST(carrier, 1000);
544*4882a593Smuzhiyun if (freq < 30 || freq > 60)
545*4882a593Smuzhiyun return -EINVAL;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun switch (freq) {
548*4882a593Smuzhiyun case 58:
549*4882a593Smuzhiyun case 59:
550*4882a593Smuzhiyun case 60:
551*4882a593Smuzhiyun val = freq - 58;
552*4882a593Smuzhiyun freq *= 1000;
553*4882a593Smuzhiyun break;
554*4882a593Smuzhiyun case 57:
555*4882a593Smuzhiyun val = freq - 27;
556*4882a593Smuzhiyun freq = 56900;
557*4882a593Smuzhiyun break;
558*4882a593Smuzhiyun default:
559*4882a593Smuzhiyun val = freq - 27;
560*4882a593Smuzhiyun freq *= 1000;
561*4882a593Smuzhiyun break;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun spin_lock_irqsave(&data->spinlock, flags);
565*4882a593Smuzhiyun if (data->txstate != WBCIR_TXSTATE_INACTIVE) {
566*4882a593Smuzhiyun spin_unlock_irqrestore(&data->spinlock, flags);
567*4882a593Smuzhiyun return -EBUSY;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if (data->txcarrier != freq) {
571*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_7);
572*4882a593Smuzhiyun wbcir_set_bits(data->sbase + WBCIR_REG_SP3_IRTXMC, val, 0x1F);
573*4882a593Smuzhiyun data->txcarrier = freq;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun spin_unlock_irqrestore(&data->spinlock, flags);
577*4882a593Smuzhiyun return 0;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun static int
wbcir_txmask(struct rc_dev * dev,u32 mask)581*4882a593Smuzhiyun wbcir_txmask(struct rc_dev *dev, u32 mask)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun struct wbcir_data *data = dev->priv;
584*4882a593Smuzhiyun unsigned long flags;
585*4882a593Smuzhiyun u8 val;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* return the number of transmitters */
588*4882a593Smuzhiyun if (mask > 15)
589*4882a593Smuzhiyun return 4;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* Four outputs, only one output can be enabled at a time */
592*4882a593Smuzhiyun switch (mask) {
593*4882a593Smuzhiyun case 0x1:
594*4882a593Smuzhiyun val = 0x0;
595*4882a593Smuzhiyun break;
596*4882a593Smuzhiyun case 0x2:
597*4882a593Smuzhiyun val = 0x1;
598*4882a593Smuzhiyun break;
599*4882a593Smuzhiyun case 0x4:
600*4882a593Smuzhiyun val = 0x2;
601*4882a593Smuzhiyun break;
602*4882a593Smuzhiyun case 0x8:
603*4882a593Smuzhiyun val = 0x3;
604*4882a593Smuzhiyun break;
605*4882a593Smuzhiyun default:
606*4882a593Smuzhiyun return -EINVAL;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun spin_lock_irqsave(&data->spinlock, flags);
610*4882a593Smuzhiyun if (data->txstate != WBCIR_TXSTATE_INACTIVE) {
611*4882a593Smuzhiyun spin_unlock_irqrestore(&data->spinlock, flags);
612*4882a593Smuzhiyun return -EBUSY;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if (data->txmask != mask) {
616*4882a593Smuzhiyun wbcir_set_bits(data->ebase + WBCIR_REG_ECEIR_CTS, val, 0x0c);
617*4882a593Smuzhiyun data->txmask = mask;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun spin_unlock_irqrestore(&data->spinlock, flags);
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun static int
wbcir_tx(struct rc_dev * dev,unsigned * b,unsigned count)625*4882a593Smuzhiyun wbcir_tx(struct rc_dev *dev, unsigned *b, unsigned count)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun struct wbcir_data *data = dev->priv;
628*4882a593Smuzhiyun unsigned *buf;
629*4882a593Smuzhiyun unsigned i;
630*4882a593Smuzhiyun unsigned long flags;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun buf = kmalloc_array(count, sizeof(*b), GFP_KERNEL);
633*4882a593Smuzhiyun if (!buf)
634*4882a593Smuzhiyun return -ENOMEM;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /* Convert values to multiples of 10us */
637*4882a593Smuzhiyun for (i = 0; i < count; i++)
638*4882a593Smuzhiyun buf[i] = DIV_ROUND_CLOSEST(b[i], 10);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* Not sure if this is possible, but better safe than sorry */
641*4882a593Smuzhiyun spin_lock_irqsave(&data->spinlock, flags);
642*4882a593Smuzhiyun if (data->txstate != WBCIR_TXSTATE_INACTIVE) {
643*4882a593Smuzhiyun spin_unlock_irqrestore(&data->spinlock, flags);
644*4882a593Smuzhiyun kfree(buf);
645*4882a593Smuzhiyun return -EBUSY;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* Fill the TX fifo once, the irq handler will do the rest */
649*4882a593Smuzhiyun data->txbuf = buf;
650*4882a593Smuzhiyun data->txlen = count;
651*4882a593Smuzhiyun data->txoff = 0;
652*4882a593Smuzhiyun wbcir_irq_tx(data);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* We're done */
655*4882a593Smuzhiyun spin_unlock_irqrestore(&data->spinlock, flags);
656*4882a593Smuzhiyun return count;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /*****************************************************************************
660*4882a593Smuzhiyun *
661*4882a593Smuzhiyun * SETUP/INIT/SUSPEND/RESUME FUNCTIONS
662*4882a593Smuzhiyun *
663*4882a593Smuzhiyun *****************************************************************************/
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun static void
wbcir_shutdown(struct pnp_dev * device)666*4882a593Smuzhiyun wbcir_shutdown(struct pnp_dev *device)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun struct device *dev = &device->dev;
669*4882a593Smuzhiyun struct wbcir_data *data = pnp_get_drvdata(device);
670*4882a593Smuzhiyun struct rc_dev *rc = data->dev;
671*4882a593Smuzhiyun bool do_wake = true;
672*4882a593Smuzhiyun u8 match[11];
673*4882a593Smuzhiyun u8 mask[11];
674*4882a593Smuzhiyun u8 rc6_csl = 0;
675*4882a593Smuzhiyun u8 proto;
676*4882a593Smuzhiyun u32 wake_sc = rc->scancode_wakeup_filter.data;
677*4882a593Smuzhiyun u32 mask_sc = rc->scancode_wakeup_filter.mask;
678*4882a593Smuzhiyun int i;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun memset(match, 0, sizeof(match));
681*4882a593Smuzhiyun memset(mask, 0, sizeof(mask));
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (!mask_sc || !device_may_wakeup(dev)) {
684*4882a593Smuzhiyun do_wake = false;
685*4882a593Smuzhiyun goto finish;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun switch (rc->wakeup_protocol) {
689*4882a593Smuzhiyun case RC_PROTO_RC5:
690*4882a593Smuzhiyun /* Mask = 13 bits, ex toggle */
691*4882a593Smuzhiyun mask[0] = (mask_sc & 0x003f);
692*4882a593Smuzhiyun mask[0] |= (mask_sc & 0x0300) >> 2;
693*4882a593Smuzhiyun mask[1] = (mask_sc & 0x1c00) >> 10;
694*4882a593Smuzhiyun if (mask_sc & 0x0040) /* 2nd start bit */
695*4882a593Smuzhiyun match[1] |= 0x10;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun match[0] = (wake_sc & 0x003F); /* 6 command bits */
698*4882a593Smuzhiyun match[0] |= (wake_sc & 0x0300) >> 2; /* 2 address bits */
699*4882a593Smuzhiyun match[1] = (wake_sc & 0x1c00) >> 10; /* 3 address bits */
700*4882a593Smuzhiyun if (!(wake_sc & 0x0040)) /* 2nd start bit */
701*4882a593Smuzhiyun match[1] |= 0x10;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun proto = IR_PROTOCOL_RC5;
704*4882a593Smuzhiyun break;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun case RC_PROTO_NEC:
707*4882a593Smuzhiyun mask[1] = bitrev8(mask_sc);
708*4882a593Smuzhiyun mask[0] = mask[1];
709*4882a593Smuzhiyun mask[3] = bitrev8(mask_sc >> 8);
710*4882a593Smuzhiyun mask[2] = mask[3];
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun match[1] = bitrev8(wake_sc);
713*4882a593Smuzhiyun match[0] = ~match[1];
714*4882a593Smuzhiyun match[3] = bitrev8(wake_sc >> 8);
715*4882a593Smuzhiyun match[2] = ~match[3];
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun proto = IR_PROTOCOL_NEC;
718*4882a593Smuzhiyun break;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun case RC_PROTO_NECX:
721*4882a593Smuzhiyun mask[1] = bitrev8(mask_sc);
722*4882a593Smuzhiyun mask[0] = mask[1];
723*4882a593Smuzhiyun mask[2] = bitrev8(mask_sc >> 8);
724*4882a593Smuzhiyun mask[3] = bitrev8(mask_sc >> 16);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun match[1] = bitrev8(wake_sc);
727*4882a593Smuzhiyun match[0] = ~match[1];
728*4882a593Smuzhiyun match[2] = bitrev8(wake_sc >> 8);
729*4882a593Smuzhiyun match[3] = bitrev8(wake_sc >> 16);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun proto = IR_PROTOCOL_NEC;
732*4882a593Smuzhiyun break;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun case RC_PROTO_NEC32:
735*4882a593Smuzhiyun mask[0] = bitrev8(mask_sc);
736*4882a593Smuzhiyun mask[1] = bitrev8(mask_sc >> 8);
737*4882a593Smuzhiyun mask[2] = bitrev8(mask_sc >> 16);
738*4882a593Smuzhiyun mask[3] = bitrev8(mask_sc >> 24);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun match[0] = bitrev8(wake_sc);
741*4882a593Smuzhiyun match[1] = bitrev8(wake_sc >> 8);
742*4882a593Smuzhiyun match[2] = bitrev8(wake_sc >> 16);
743*4882a593Smuzhiyun match[3] = bitrev8(wake_sc >> 24);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun proto = IR_PROTOCOL_NEC;
746*4882a593Smuzhiyun break;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun case RC_PROTO_RC6_0:
749*4882a593Smuzhiyun /* Command */
750*4882a593Smuzhiyun match[0] = wbcir_to_rc6cells(wake_sc >> 0);
751*4882a593Smuzhiyun mask[0] = wbcir_to_rc6cells(mask_sc >> 0);
752*4882a593Smuzhiyun match[1] = wbcir_to_rc6cells(wake_sc >> 4);
753*4882a593Smuzhiyun mask[1] = wbcir_to_rc6cells(mask_sc >> 4);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /* Address */
756*4882a593Smuzhiyun match[2] = wbcir_to_rc6cells(wake_sc >> 8);
757*4882a593Smuzhiyun mask[2] = wbcir_to_rc6cells(mask_sc >> 8);
758*4882a593Smuzhiyun match[3] = wbcir_to_rc6cells(wake_sc >> 12);
759*4882a593Smuzhiyun mask[3] = wbcir_to_rc6cells(mask_sc >> 12);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* Header */
762*4882a593Smuzhiyun match[4] = 0x50; /* mode1 = mode0 = 0, ignore toggle */
763*4882a593Smuzhiyun mask[4] = 0xF0;
764*4882a593Smuzhiyun match[5] = 0x09; /* start bit = 1, mode2 = 0 */
765*4882a593Smuzhiyun mask[5] = 0x0F;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun rc6_csl = 44;
768*4882a593Smuzhiyun proto = IR_PROTOCOL_RC6;
769*4882a593Smuzhiyun break;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun case RC_PROTO_RC6_6A_24:
772*4882a593Smuzhiyun case RC_PROTO_RC6_6A_32:
773*4882a593Smuzhiyun case RC_PROTO_RC6_MCE:
774*4882a593Smuzhiyun i = 0;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /* Command */
777*4882a593Smuzhiyun match[i] = wbcir_to_rc6cells(wake_sc >> 0);
778*4882a593Smuzhiyun mask[i++] = wbcir_to_rc6cells(mask_sc >> 0);
779*4882a593Smuzhiyun match[i] = wbcir_to_rc6cells(wake_sc >> 4);
780*4882a593Smuzhiyun mask[i++] = wbcir_to_rc6cells(mask_sc >> 4);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /* Address + Toggle */
783*4882a593Smuzhiyun match[i] = wbcir_to_rc6cells(wake_sc >> 8);
784*4882a593Smuzhiyun mask[i++] = wbcir_to_rc6cells(mask_sc >> 8);
785*4882a593Smuzhiyun match[i] = wbcir_to_rc6cells(wake_sc >> 12);
786*4882a593Smuzhiyun mask[i++] = wbcir_to_rc6cells(mask_sc >> 12);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* Customer bits 7 - 0 */
789*4882a593Smuzhiyun match[i] = wbcir_to_rc6cells(wake_sc >> 16);
790*4882a593Smuzhiyun mask[i++] = wbcir_to_rc6cells(mask_sc >> 16);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun if (rc->wakeup_protocol == RC_PROTO_RC6_6A_20) {
793*4882a593Smuzhiyun rc6_csl = 52;
794*4882a593Smuzhiyun } else {
795*4882a593Smuzhiyun match[i] = wbcir_to_rc6cells(wake_sc >> 20);
796*4882a593Smuzhiyun mask[i++] = wbcir_to_rc6cells(mask_sc >> 20);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun if (rc->wakeup_protocol == RC_PROTO_RC6_6A_24) {
799*4882a593Smuzhiyun rc6_csl = 60;
800*4882a593Smuzhiyun } else {
801*4882a593Smuzhiyun /* Customer range bit and bits 15 - 8 */
802*4882a593Smuzhiyun match[i] = wbcir_to_rc6cells(wake_sc >> 24);
803*4882a593Smuzhiyun mask[i++] = wbcir_to_rc6cells(mask_sc >> 24);
804*4882a593Smuzhiyun match[i] = wbcir_to_rc6cells(wake_sc >> 28);
805*4882a593Smuzhiyun mask[i++] = wbcir_to_rc6cells(mask_sc >> 28);
806*4882a593Smuzhiyun rc6_csl = 76;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* Header */
811*4882a593Smuzhiyun match[i] = 0x93; /* mode1 = mode0 = 1, submode = 0 */
812*4882a593Smuzhiyun mask[i++] = 0xFF;
813*4882a593Smuzhiyun match[i] = 0x0A; /* start bit = 1, mode2 = 1 */
814*4882a593Smuzhiyun mask[i++] = 0x0F;
815*4882a593Smuzhiyun proto = IR_PROTOCOL_RC6;
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun default:
818*4882a593Smuzhiyun do_wake = false;
819*4882a593Smuzhiyun break;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun finish:
823*4882a593Smuzhiyun if (do_wake) {
824*4882a593Smuzhiyun /* Set compare and compare mask */
825*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_INDEX,
826*4882a593Smuzhiyun WBCIR_REGSEL_COMPARE | WBCIR_REG_ADDR0,
827*4882a593Smuzhiyun 0x3F);
828*4882a593Smuzhiyun outsb(data->wbase + WBCIR_REG_WCEIR_DATA, match, 11);
829*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_INDEX,
830*4882a593Smuzhiyun WBCIR_REGSEL_MASK | WBCIR_REG_ADDR0,
831*4882a593Smuzhiyun 0x3F);
832*4882a593Smuzhiyun outsb(data->wbase + WBCIR_REG_WCEIR_DATA, mask, 11);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /* RC6 Compare String Len */
835*4882a593Smuzhiyun outb(rc6_csl, data->wbase + WBCIR_REG_WCEIR_CSL);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* Clear status bits NEC_REP, BUFF, MSG_END, MATCH */
838*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_STS, 0x17, 0x17);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /* Clear BUFF_EN, Clear END_EN, Set MATCH_EN */
841*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_EV_EN, 0x01, 0x07);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* Set CEIR_EN */
844*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CTL,
845*4882a593Smuzhiyun (proto << 4) | 0x01, 0x31);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun } else {
848*4882a593Smuzhiyun /* Clear BUFF_EN, Clear END_EN, Clear MATCH_EN */
849*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_EV_EN, 0x00, 0x07);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* Clear CEIR_EN */
852*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CTL, 0x00, 0x01);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /*
856*4882a593Smuzhiyun * ACPI will set the HW disable bit for SP3 which means that the
857*4882a593Smuzhiyun * output signals are left in an undefined state which may cause
858*4882a593Smuzhiyun * spurious interrupts which we need to ignore until the hardware
859*4882a593Smuzhiyun * is reinitialized.
860*4882a593Smuzhiyun */
861*4882a593Smuzhiyun wbcir_set_irqmask(data, WBCIR_IRQ_NONE);
862*4882a593Smuzhiyun disable_irq(data->irq);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /*
866*4882a593Smuzhiyun * Wakeup handling is done on shutdown.
867*4882a593Smuzhiyun */
868*4882a593Smuzhiyun static int
wbcir_set_wakeup_filter(struct rc_dev * rc,struct rc_scancode_filter * filter)869*4882a593Smuzhiyun wbcir_set_wakeup_filter(struct rc_dev *rc, struct rc_scancode_filter *filter)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun return 0;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun static int
wbcir_suspend(struct pnp_dev * device,pm_message_t state)875*4882a593Smuzhiyun wbcir_suspend(struct pnp_dev *device, pm_message_t state)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun struct wbcir_data *data = pnp_get_drvdata(device);
878*4882a593Smuzhiyun led_classdev_suspend(&data->led);
879*4882a593Smuzhiyun wbcir_shutdown(device);
880*4882a593Smuzhiyun return 0;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun static void
wbcir_init_hw(struct wbcir_data * data)884*4882a593Smuzhiyun wbcir_init_hw(struct wbcir_data *data)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun /* Disable interrupts */
887*4882a593Smuzhiyun wbcir_set_irqmask(data, WBCIR_IRQ_NONE);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun /* Set RX_INV, Clear CEIR_EN (needed for the led) */
890*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CTL, invert ? 8 : 0, 0x09);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* Clear status bits NEC_REP, BUFF, MSG_END, MATCH */
893*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_STS, 0x17, 0x17);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /* Clear BUFF_EN, Clear END_EN, Clear MATCH_EN */
896*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_EV_EN, 0x00, 0x07);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /* Set RC5 cell time to correspond to 36 kHz */
899*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CFG1, 0x4A, 0x7F);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun /* Set IRTX_INV */
902*4882a593Smuzhiyun if (invert)
903*4882a593Smuzhiyun outb(WBCIR_IRTX_INV, data->ebase + WBCIR_REG_ECEIR_CCTL);
904*4882a593Smuzhiyun else
905*4882a593Smuzhiyun outb(0x00, data->ebase + WBCIR_REG_ECEIR_CCTL);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun /*
908*4882a593Smuzhiyun * Clear IR LED, set SP3 clock to 24Mhz, set TX mask to IRTX1,
909*4882a593Smuzhiyun * set SP3_IRRX_SW to binary 01, helpfully not documented
910*4882a593Smuzhiyun */
911*4882a593Smuzhiyun outb(0x10, data->ebase + WBCIR_REG_ECEIR_CTS);
912*4882a593Smuzhiyun data->txmask = 0x1;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /* Enable extended mode */
915*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_2);
916*4882a593Smuzhiyun outb(WBCIR_EXT_ENABLE, data->sbase + WBCIR_REG_SP3_EXCR1);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun /*
919*4882a593Smuzhiyun * Configure baud generator, IR data will be sampled at
920*4882a593Smuzhiyun * a bitrate of: (24Mhz * prescaler) / (divisor * 16).
921*4882a593Smuzhiyun *
922*4882a593Smuzhiyun * The ECIR registers include a flag to change the
923*4882a593Smuzhiyun * 24Mhz clock freq to 48Mhz.
924*4882a593Smuzhiyun *
925*4882a593Smuzhiyun * It's not documented in the specs, but fifo levels
926*4882a593Smuzhiyun * other than 16 seems to be unsupported.
927*4882a593Smuzhiyun */
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /* prescaler 1.0, tx/rx fifo lvl 16 */
930*4882a593Smuzhiyun outb(0x30, data->sbase + WBCIR_REG_SP3_EXCR2);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /* Set baud divisor to sample every 10 us */
933*4882a593Smuzhiyun outb(0x0f, data->sbase + WBCIR_REG_SP3_BGDL);
934*4882a593Smuzhiyun outb(0x00, data->sbase + WBCIR_REG_SP3_BGDH);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* Set CEIR mode */
937*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_0);
938*4882a593Smuzhiyun outb(0xC0, data->sbase + WBCIR_REG_SP3_MCR);
939*4882a593Smuzhiyun inb(data->sbase + WBCIR_REG_SP3_LSR); /* Clear LSR */
940*4882a593Smuzhiyun inb(data->sbase + WBCIR_REG_SP3_MSR); /* Clear MSR */
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /* Disable RX demod, enable run-length enc/dec, set freq span */
943*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_7);
944*4882a593Smuzhiyun outb(0x90, data->sbase + WBCIR_REG_SP3_RCCFG);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* Disable timer */
947*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_4);
948*4882a593Smuzhiyun outb(0x00, data->sbase + WBCIR_REG_SP3_IRCR1);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /* Disable MSR interrupt, clear AUX_IRX, mask RX during TX? */
951*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_5);
952*4882a593Smuzhiyun outb(txandrx ? 0x03 : 0x02, data->sbase + WBCIR_REG_SP3_IRCR2);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* Disable CRC */
955*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_6);
956*4882a593Smuzhiyun outb(0x20, data->sbase + WBCIR_REG_SP3_IRCR3);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun /* Set RX demodulation freq, not really used */
959*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_7);
960*4882a593Smuzhiyun outb(0xF2, data->sbase + WBCIR_REG_SP3_IRRXDC);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* Set TX modulation, 36kHz, 7us pulse width */
963*4882a593Smuzhiyun outb(0x69, data->sbase + WBCIR_REG_SP3_IRTXMC);
964*4882a593Smuzhiyun data->txcarrier = 36000;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun /* Set invert and pin direction */
967*4882a593Smuzhiyun if (invert)
968*4882a593Smuzhiyun outb(0x10, data->sbase + WBCIR_REG_SP3_IRCFG4);
969*4882a593Smuzhiyun else
970*4882a593Smuzhiyun outb(0x00, data->sbase + WBCIR_REG_SP3_IRCFG4);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* Set FIFO thresholds (RX = 8, TX = 3), reset RX/TX */
973*4882a593Smuzhiyun wbcir_select_bank(data, WBCIR_BANK_0);
974*4882a593Smuzhiyun outb(0x97, data->sbase + WBCIR_REG_SP3_FCR);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* Clear AUX status bits */
977*4882a593Smuzhiyun outb(0xE0, data->sbase + WBCIR_REG_SP3_ASCR);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /* Clear RX state */
980*4882a593Smuzhiyun data->rxstate = WBCIR_RXSTATE_INACTIVE;
981*4882a593Smuzhiyun wbcir_idle_rx(data->dev, true);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun /* Clear TX state */
984*4882a593Smuzhiyun if (data->txstate == WBCIR_TXSTATE_ACTIVE) {
985*4882a593Smuzhiyun kfree(data->txbuf);
986*4882a593Smuzhiyun data->txbuf = NULL;
987*4882a593Smuzhiyun data->txstate = WBCIR_TXSTATE_INACTIVE;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun /* Enable interrupts */
991*4882a593Smuzhiyun wbcir_set_irqmask(data, WBCIR_IRQ_RX | WBCIR_IRQ_ERR);
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun static int
wbcir_resume(struct pnp_dev * device)995*4882a593Smuzhiyun wbcir_resume(struct pnp_dev *device)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun struct wbcir_data *data = pnp_get_drvdata(device);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun wbcir_init_hw(data);
1000*4882a593Smuzhiyun ir_raw_event_reset(data->dev);
1001*4882a593Smuzhiyun enable_irq(data->irq);
1002*4882a593Smuzhiyun led_classdev_resume(&data->led);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun static int
wbcir_probe(struct pnp_dev * device,const struct pnp_device_id * dev_id)1008*4882a593Smuzhiyun wbcir_probe(struct pnp_dev *device, const struct pnp_device_id *dev_id)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun struct device *dev = &device->dev;
1011*4882a593Smuzhiyun struct wbcir_data *data;
1012*4882a593Smuzhiyun int err;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun if (!(pnp_port_len(device, 0) == EHFUNC_IOMEM_LEN &&
1015*4882a593Smuzhiyun pnp_port_len(device, 1) == WAKEUP_IOMEM_LEN &&
1016*4882a593Smuzhiyun pnp_port_len(device, 2) == SP_IOMEM_LEN)) {
1017*4882a593Smuzhiyun dev_err(dev, "Invalid resources\n");
1018*4882a593Smuzhiyun return -ENODEV;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun data = kzalloc(sizeof(*data), GFP_KERNEL);
1022*4882a593Smuzhiyun if (!data) {
1023*4882a593Smuzhiyun err = -ENOMEM;
1024*4882a593Smuzhiyun goto exit;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun pnp_set_drvdata(device, data);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun spin_lock_init(&data->spinlock);
1030*4882a593Smuzhiyun data->ebase = pnp_port_start(device, 0);
1031*4882a593Smuzhiyun data->wbase = pnp_port_start(device, 1);
1032*4882a593Smuzhiyun data->sbase = pnp_port_start(device, 2);
1033*4882a593Smuzhiyun data->irq = pnp_irq(device, 0);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun if (data->wbase == 0 || data->ebase == 0 ||
1036*4882a593Smuzhiyun data->sbase == 0 || data->irq == -1) {
1037*4882a593Smuzhiyun err = -ENODEV;
1038*4882a593Smuzhiyun dev_err(dev, "Invalid resources\n");
1039*4882a593Smuzhiyun goto exit_free_data;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun dev_dbg(&device->dev, "Found device (w: 0x%lX, e: 0x%lX, s: 0x%lX, i: %u)\n",
1043*4882a593Smuzhiyun data->wbase, data->ebase, data->sbase, data->irq);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun data->led.name = "cir::activity";
1046*4882a593Smuzhiyun data->led.default_trigger = "rc-feedback";
1047*4882a593Smuzhiyun data->led.brightness_set = wbcir_led_brightness_set;
1048*4882a593Smuzhiyun data->led.brightness_get = wbcir_led_brightness_get;
1049*4882a593Smuzhiyun err = led_classdev_register(&device->dev, &data->led);
1050*4882a593Smuzhiyun if (err)
1051*4882a593Smuzhiyun goto exit_free_data;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun data->dev = rc_allocate_device(RC_DRIVER_IR_RAW);
1054*4882a593Smuzhiyun if (!data->dev) {
1055*4882a593Smuzhiyun err = -ENOMEM;
1056*4882a593Smuzhiyun goto exit_unregister_led;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun data->dev->driver_name = DRVNAME;
1060*4882a593Smuzhiyun data->dev->device_name = WBCIR_NAME;
1061*4882a593Smuzhiyun data->dev->input_phys = "wbcir/cir0";
1062*4882a593Smuzhiyun data->dev->input_id.bustype = BUS_HOST;
1063*4882a593Smuzhiyun data->dev->input_id.vendor = PCI_VENDOR_ID_WINBOND;
1064*4882a593Smuzhiyun data->dev->input_id.product = WBCIR_ID_FAMILY;
1065*4882a593Smuzhiyun data->dev->input_id.version = WBCIR_ID_CHIP;
1066*4882a593Smuzhiyun data->dev->map_name = RC_MAP_RC6_MCE;
1067*4882a593Smuzhiyun data->dev->s_idle = wbcir_idle_rx;
1068*4882a593Smuzhiyun data->dev->s_carrier_report = wbcir_set_carrier_report;
1069*4882a593Smuzhiyun data->dev->s_tx_mask = wbcir_txmask;
1070*4882a593Smuzhiyun data->dev->s_tx_carrier = wbcir_txcarrier;
1071*4882a593Smuzhiyun data->dev->tx_ir = wbcir_tx;
1072*4882a593Smuzhiyun data->dev->priv = data;
1073*4882a593Smuzhiyun data->dev->dev.parent = &device->dev;
1074*4882a593Smuzhiyun data->dev->min_timeout = 1;
1075*4882a593Smuzhiyun data->dev->timeout = IR_DEFAULT_TIMEOUT;
1076*4882a593Smuzhiyun data->dev->max_timeout = 10 * IR_DEFAULT_TIMEOUT;
1077*4882a593Smuzhiyun data->dev->rx_resolution = 2;
1078*4882a593Smuzhiyun data->dev->allowed_protocols = RC_PROTO_BIT_ALL_IR_DECODER;
1079*4882a593Smuzhiyun data->dev->allowed_wakeup_protocols = RC_PROTO_BIT_NEC |
1080*4882a593Smuzhiyun RC_PROTO_BIT_NECX | RC_PROTO_BIT_NEC32 | RC_PROTO_BIT_RC5 |
1081*4882a593Smuzhiyun RC_PROTO_BIT_RC6_0 | RC_PROTO_BIT_RC6_6A_20 |
1082*4882a593Smuzhiyun RC_PROTO_BIT_RC6_6A_24 | RC_PROTO_BIT_RC6_6A_32 |
1083*4882a593Smuzhiyun RC_PROTO_BIT_RC6_MCE;
1084*4882a593Smuzhiyun data->dev->wakeup_protocol = RC_PROTO_RC6_MCE;
1085*4882a593Smuzhiyun data->dev->scancode_wakeup_filter.data = 0x800f040c;
1086*4882a593Smuzhiyun data->dev->scancode_wakeup_filter.mask = 0xffff7fff;
1087*4882a593Smuzhiyun data->dev->s_wakeup_filter = wbcir_set_wakeup_filter;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun err = rc_register_device(data->dev);
1090*4882a593Smuzhiyun if (err)
1091*4882a593Smuzhiyun goto exit_free_rc;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun if (!request_region(data->wbase, WAKEUP_IOMEM_LEN, DRVNAME)) {
1094*4882a593Smuzhiyun dev_err(dev, "Region 0x%lx-0x%lx already in use!\n",
1095*4882a593Smuzhiyun data->wbase, data->wbase + WAKEUP_IOMEM_LEN - 1);
1096*4882a593Smuzhiyun err = -EBUSY;
1097*4882a593Smuzhiyun goto exit_unregister_device;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun if (!request_region(data->ebase, EHFUNC_IOMEM_LEN, DRVNAME)) {
1101*4882a593Smuzhiyun dev_err(dev, "Region 0x%lx-0x%lx already in use!\n",
1102*4882a593Smuzhiyun data->ebase, data->ebase + EHFUNC_IOMEM_LEN - 1);
1103*4882a593Smuzhiyun err = -EBUSY;
1104*4882a593Smuzhiyun goto exit_release_wbase;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun if (!request_region(data->sbase, SP_IOMEM_LEN, DRVNAME)) {
1108*4882a593Smuzhiyun dev_err(dev, "Region 0x%lx-0x%lx already in use!\n",
1109*4882a593Smuzhiyun data->sbase, data->sbase + SP_IOMEM_LEN - 1);
1110*4882a593Smuzhiyun err = -EBUSY;
1111*4882a593Smuzhiyun goto exit_release_ebase;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun err = request_irq(data->irq, wbcir_irq_handler,
1115*4882a593Smuzhiyun 0, DRVNAME, device);
1116*4882a593Smuzhiyun if (err) {
1117*4882a593Smuzhiyun dev_err(dev, "Failed to claim IRQ %u\n", data->irq);
1118*4882a593Smuzhiyun err = -EBUSY;
1119*4882a593Smuzhiyun goto exit_release_sbase;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun device_init_wakeup(&device->dev, 1);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun wbcir_init_hw(data);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun return 0;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun exit_release_sbase:
1129*4882a593Smuzhiyun release_region(data->sbase, SP_IOMEM_LEN);
1130*4882a593Smuzhiyun exit_release_ebase:
1131*4882a593Smuzhiyun release_region(data->ebase, EHFUNC_IOMEM_LEN);
1132*4882a593Smuzhiyun exit_release_wbase:
1133*4882a593Smuzhiyun release_region(data->wbase, WAKEUP_IOMEM_LEN);
1134*4882a593Smuzhiyun exit_unregister_device:
1135*4882a593Smuzhiyun rc_unregister_device(data->dev);
1136*4882a593Smuzhiyun data->dev = NULL;
1137*4882a593Smuzhiyun exit_free_rc:
1138*4882a593Smuzhiyun rc_free_device(data->dev);
1139*4882a593Smuzhiyun exit_unregister_led:
1140*4882a593Smuzhiyun led_classdev_unregister(&data->led);
1141*4882a593Smuzhiyun exit_free_data:
1142*4882a593Smuzhiyun kfree(data);
1143*4882a593Smuzhiyun pnp_set_drvdata(device, NULL);
1144*4882a593Smuzhiyun exit:
1145*4882a593Smuzhiyun return err;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun static void
wbcir_remove(struct pnp_dev * device)1149*4882a593Smuzhiyun wbcir_remove(struct pnp_dev *device)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun struct wbcir_data *data = pnp_get_drvdata(device);
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun /* Disable interrupts */
1154*4882a593Smuzhiyun wbcir_set_irqmask(data, WBCIR_IRQ_NONE);
1155*4882a593Smuzhiyun free_irq(data->irq, device);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* Clear status bits NEC_REP, BUFF, MSG_END, MATCH */
1158*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_STS, 0x17, 0x17);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun /* Clear CEIR_EN */
1161*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CTL, 0x00, 0x01);
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun /* Clear BUFF_EN, END_EN, MATCH_EN */
1164*4882a593Smuzhiyun wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_EV_EN, 0x00, 0x07);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun rc_unregister_device(data->dev);
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun led_classdev_unregister(&data->led);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* This is ok since &data->led isn't actually used */
1171*4882a593Smuzhiyun wbcir_led_brightness_set(&data->led, LED_OFF);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun release_region(data->wbase, WAKEUP_IOMEM_LEN);
1174*4882a593Smuzhiyun release_region(data->ebase, EHFUNC_IOMEM_LEN);
1175*4882a593Smuzhiyun release_region(data->sbase, SP_IOMEM_LEN);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun kfree(data);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun pnp_set_drvdata(device, NULL);
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun static const struct pnp_device_id wbcir_ids[] = {
1183*4882a593Smuzhiyun { "WEC1022", 0 },
1184*4882a593Smuzhiyun { "", 0 }
1185*4882a593Smuzhiyun };
1186*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pnp, wbcir_ids);
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun static struct pnp_driver wbcir_driver = {
1189*4882a593Smuzhiyun .name = DRVNAME,
1190*4882a593Smuzhiyun .id_table = wbcir_ids,
1191*4882a593Smuzhiyun .probe = wbcir_probe,
1192*4882a593Smuzhiyun .remove = wbcir_remove,
1193*4882a593Smuzhiyun .suspend = wbcir_suspend,
1194*4882a593Smuzhiyun .resume = wbcir_resume,
1195*4882a593Smuzhiyun .shutdown = wbcir_shutdown
1196*4882a593Smuzhiyun };
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun static int __init
wbcir_init(void)1199*4882a593Smuzhiyun wbcir_init(void)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun int ret;
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun ret = pnp_register_driver(&wbcir_driver);
1204*4882a593Smuzhiyun if (ret)
1205*4882a593Smuzhiyun pr_err("Unable to register driver\n");
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun return ret;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun static void __exit
wbcir_exit(void)1211*4882a593Smuzhiyun wbcir_exit(void)
1212*4882a593Smuzhiyun {
1213*4882a593Smuzhiyun pnp_unregister_driver(&wbcir_driver);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun module_init(wbcir_init);
1217*4882a593Smuzhiyun module_exit(wbcir_exit);
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun MODULE_AUTHOR("David Härdeman <david@hardeman.nu>");
1220*4882a593Smuzhiyun MODULE_DESCRIPTION("Winbond SuperI/O Consumer IR Driver");
1221*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1222