xref: /OK3568_Linux_fs/kernel/drivers/media/rc/st_rc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2013 STMicroelectronics Limited
4*4882a593Smuzhiyun  * Author: Srinivas Kandagatla <srinivas.kandagatla@st.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/reset.h>
13*4882a593Smuzhiyun #include <media/rc-core.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
15*4882a593Smuzhiyun #include <linux/pm_wakeirq.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun struct st_rc_device {
18*4882a593Smuzhiyun 	struct device			*dev;
19*4882a593Smuzhiyun 	int				irq;
20*4882a593Smuzhiyun 	int				irq_wake;
21*4882a593Smuzhiyun 	struct clk			*sys_clock;
22*4882a593Smuzhiyun 	void __iomem			*base;	/* Register base address */
23*4882a593Smuzhiyun 	void __iomem			*rx_base;/* RX Register base address */
24*4882a593Smuzhiyun 	struct rc_dev			*rdev;
25*4882a593Smuzhiyun 	bool				overclocking;
26*4882a593Smuzhiyun 	int				sample_mult;
27*4882a593Smuzhiyun 	int				sample_div;
28*4882a593Smuzhiyun 	bool				rxuhfmode;
29*4882a593Smuzhiyun 	struct	reset_control		*rstc;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Registers */
33*4882a593Smuzhiyun #define IRB_SAMPLE_RATE_COMM	0x64	/* sample freq divisor*/
34*4882a593Smuzhiyun #define IRB_CLOCK_SEL		0x70	/* clock select       */
35*4882a593Smuzhiyun #define IRB_CLOCK_SEL_STATUS	0x74	/* clock status       */
36*4882a593Smuzhiyun /* IRB IR/UHF receiver registers */
37*4882a593Smuzhiyun #define IRB_RX_ON               0x40	/* pulse time capture */
38*4882a593Smuzhiyun #define IRB_RX_SYS              0X44	/* sym period capture */
39*4882a593Smuzhiyun #define IRB_RX_INT_EN           0x48	/* IRQ enable (R/W)   */
40*4882a593Smuzhiyun #define IRB_RX_INT_STATUS       0x4c	/* IRQ status (R/W)   */
41*4882a593Smuzhiyun #define IRB_RX_EN               0x50	/* Receive enable     */
42*4882a593Smuzhiyun #define IRB_MAX_SYM_PERIOD      0x54	/* max sym value      */
43*4882a593Smuzhiyun #define IRB_RX_INT_CLEAR        0x58	/* overrun status     */
44*4882a593Smuzhiyun #define IRB_RX_STATUS           0x6c	/* receive status     */
45*4882a593Smuzhiyun #define IRB_RX_NOISE_SUPPR      0x5c	/* noise suppression  */
46*4882a593Smuzhiyun #define IRB_RX_POLARITY_INV     0x68	/* polarity inverter  */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * IRQ set: Enable full FIFO                 1  -> bit  3;
50*4882a593Smuzhiyun  *          Enable overrun IRQ               1  -> bit  2;
51*4882a593Smuzhiyun  *          Enable last symbol IRQ           1  -> bit  1:
52*4882a593Smuzhiyun  *          Enable RX interrupt              1  -> bit  0;
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun #define IRB_RX_INTS		0x0f
55*4882a593Smuzhiyun #define IRB_RX_OVERRUN_INT	0x04
56*4882a593Smuzhiyun  /* maximum symbol period (microsecs),timeout to detect end of symbol train */
57*4882a593Smuzhiyun #define MAX_SYMB_TIME		0x5000
58*4882a593Smuzhiyun #define IRB_SAMPLE_FREQ		10000000
59*4882a593Smuzhiyun #define	IRB_FIFO_NOT_EMPTY	0xff00
60*4882a593Smuzhiyun #define IRB_OVERFLOW		0x4
61*4882a593Smuzhiyun #define IRB_TIMEOUT		0xffff
62*4882a593Smuzhiyun #define IR_ST_NAME "st-rc"
63*4882a593Smuzhiyun 
st_rc_send_lirc_timeout(struct rc_dev * rdev)64*4882a593Smuzhiyun static void st_rc_send_lirc_timeout(struct rc_dev *rdev)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	struct ir_raw_event ev = { .timeout = true, .duration = rdev->timeout };
67*4882a593Smuzhiyun 	ir_raw_event_store(rdev, &ev);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /*
71*4882a593Smuzhiyun  * RX graphical example to better understand the difference between ST IR block
72*4882a593Smuzhiyun  * output and standard definition used by LIRC (and most of the world!)
73*4882a593Smuzhiyun  *
74*4882a593Smuzhiyun  *           mark                                     mark
75*4882a593Smuzhiyun  *      |-IRB_RX_ON-|                            |-IRB_RX_ON-|
76*4882a593Smuzhiyun  *      ___  ___  ___                            ___  ___  ___             _
77*4882a593Smuzhiyun  *      | |  | |  | |                            | |  | |  | |             |
78*4882a593Smuzhiyun  *      | |  | |  | |         space 0            | |  | |  | |   space 1   |
79*4882a593Smuzhiyun  * _____| |__| |__| |____________________________| |__| |__| |_____________|
80*4882a593Smuzhiyun  *
81*4882a593Smuzhiyun  *      |--------------- IRB_RX_SYS -------------|------ IRB_RX_SYS -------|
82*4882a593Smuzhiyun  *
83*4882a593Smuzhiyun  *      |------------- encoding bit 0 -----------|---- encoding bit 1 -----|
84*4882a593Smuzhiyun  *
85*4882a593Smuzhiyun  * ST hardware returns mark (IRB_RX_ON) and total symbol time (IRB_RX_SYS), so
86*4882a593Smuzhiyun  * convert to standard mark/space we have to calculate space=(IRB_RX_SYS-mark)
87*4882a593Smuzhiyun  * The mark time represents the amount of time the carrier (usually 36-40kHz)
88*4882a593Smuzhiyun  * is detected.The above examples shows Pulse Width Modulation encoding where
89*4882a593Smuzhiyun  * bit 0 is represented by space>mark.
90*4882a593Smuzhiyun  */
91*4882a593Smuzhiyun 
st_rc_rx_interrupt(int irq,void * data)92*4882a593Smuzhiyun static irqreturn_t st_rc_rx_interrupt(int irq, void *data)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	unsigned long timeout;
95*4882a593Smuzhiyun 	unsigned int symbol, mark = 0;
96*4882a593Smuzhiyun 	struct st_rc_device *dev = data;
97*4882a593Smuzhiyun 	int last_symbol = 0;
98*4882a593Smuzhiyun 	u32 status, int_status;
99*4882a593Smuzhiyun 	struct ir_raw_event ev = {};
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (dev->irq_wake)
102*4882a593Smuzhiyun 		pm_wakeup_event(dev->dev, 0);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	/* FIXME: is 10ms good enough ? */
105*4882a593Smuzhiyun 	timeout = jiffies +  msecs_to_jiffies(10);
106*4882a593Smuzhiyun 	do {
107*4882a593Smuzhiyun 		status  = readl(dev->rx_base + IRB_RX_STATUS);
108*4882a593Smuzhiyun 		if (!(status & (IRB_FIFO_NOT_EMPTY | IRB_OVERFLOW)))
109*4882a593Smuzhiyun 			break;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		int_status = readl(dev->rx_base + IRB_RX_INT_STATUS);
112*4882a593Smuzhiyun 		if (unlikely(int_status & IRB_RX_OVERRUN_INT)) {
113*4882a593Smuzhiyun 			/* discard the entire collection in case of errors!  */
114*4882a593Smuzhiyun 			ir_raw_event_reset(dev->rdev);
115*4882a593Smuzhiyun 			dev_info(dev->dev, "IR RX overrun\n");
116*4882a593Smuzhiyun 			writel(IRB_RX_OVERRUN_INT,
117*4882a593Smuzhiyun 					dev->rx_base + IRB_RX_INT_CLEAR);
118*4882a593Smuzhiyun 			continue;
119*4882a593Smuzhiyun 		}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 		symbol = readl(dev->rx_base + IRB_RX_SYS);
122*4882a593Smuzhiyun 		mark = readl(dev->rx_base + IRB_RX_ON);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 		if (symbol == IRB_TIMEOUT)
125*4882a593Smuzhiyun 			last_symbol = 1;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 		 /* Ignore any noise */
128*4882a593Smuzhiyun 		if ((mark > 2) && (symbol > 1)) {
129*4882a593Smuzhiyun 			symbol -= mark;
130*4882a593Smuzhiyun 			if (dev->overclocking) { /* adjustments to timings */
131*4882a593Smuzhiyun 				symbol *= dev->sample_mult;
132*4882a593Smuzhiyun 				symbol /= dev->sample_div;
133*4882a593Smuzhiyun 				mark *= dev->sample_mult;
134*4882a593Smuzhiyun 				mark /= dev->sample_div;
135*4882a593Smuzhiyun 			}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 			ev.duration = mark;
138*4882a593Smuzhiyun 			ev.pulse = true;
139*4882a593Smuzhiyun 			ir_raw_event_store(dev->rdev, &ev);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 			if (!last_symbol) {
142*4882a593Smuzhiyun 				ev.duration = symbol;
143*4882a593Smuzhiyun 				ev.pulse = false;
144*4882a593Smuzhiyun 				ir_raw_event_store(dev->rdev, &ev);
145*4882a593Smuzhiyun 			} else  {
146*4882a593Smuzhiyun 				st_rc_send_lirc_timeout(dev->rdev);
147*4882a593Smuzhiyun 			}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 		}
150*4882a593Smuzhiyun 		last_symbol = 0;
151*4882a593Smuzhiyun 	} while (time_is_after_jiffies(timeout));
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	writel(IRB_RX_INTS, dev->rx_base + IRB_RX_INT_CLEAR);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* Empty software fifo */
156*4882a593Smuzhiyun 	ir_raw_event_handle(dev->rdev);
157*4882a593Smuzhiyun 	return IRQ_HANDLED;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
st_rc_hardware_init(struct st_rc_device * dev)160*4882a593Smuzhiyun static void st_rc_hardware_init(struct st_rc_device *dev)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	int baseclock, freqdiff;
163*4882a593Smuzhiyun 	unsigned int rx_max_symbol_per = MAX_SYMB_TIME;
164*4882a593Smuzhiyun 	unsigned int rx_sampling_freq_div;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* Enable the IP */
167*4882a593Smuzhiyun 	reset_control_deassert(dev->rstc);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	clk_prepare_enable(dev->sys_clock);
170*4882a593Smuzhiyun 	baseclock = clk_get_rate(dev->sys_clock);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* IRB input pins are inverted internally from high to low. */
173*4882a593Smuzhiyun 	writel(1, dev->rx_base + IRB_RX_POLARITY_INV);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	rx_sampling_freq_div = baseclock / IRB_SAMPLE_FREQ;
176*4882a593Smuzhiyun 	writel(rx_sampling_freq_div, dev->base + IRB_SAMPLE_RATE_COMM);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	freqdiff = baseclock - (rx_sampling_freq_div * IRB_SAMPLE_FREQ);
179*4882a593Smuzhiyun 	if (freqdiff) { /* over clocking, workout the adjustment factors */
180*4882a593Smuzhiyun 		dev->overclocking = true;
181*4882a593Smuzhiyun 		dev->sample_mult = 1000;
182*4882a593Smuzhiyun 		dev->sample_div = baseclock / (10000 * rx_sampling_freq_div);
183*4882a593Smuzhiyun 		rx_max_symbol_per = (rx_max_symbol_per * 1000)/dev->sample_div;
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	writel(rx_max_symbol_per, dev->rx_base + IRB_MAX_SYM_PERIOD);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
st_rc_remove(struct platform_device * pdev)189*4882a593Smuzhiyun static int st_rc_remove(struct platform_device *pdev)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	struct st_rc_device *rc_dev = platform_get_drvdata(pdev);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	dev_pm_clear_wake_irq(&pdev->dev);
194*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, false);
195*4882a593Smuzhiyun 	clk_disable_unprepare(rc_dev->sys_clock);
196*4882a593Smuzhiyun 	rc_unregister_device(rc_dev->rdev);
197*4882a593Smuzhiyun 	return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
st_rc_open(struct rc_dev * rdev)200*4882a593Smuzhiyun static int st_rc_open(struct rc_dev *rdev)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	struct st_rc_device *dev = rdev->priv;
203*4882a593Smuzhiyun 	unsigned long flags;
204*4882a593Smuzhiyun 	local_irq_save(flags);
205*4882a593Smuzhiyun 	/* enable interrupts and receiver */
206*4882a593Smuzhiyun 	writel(IRB_RX_INTS, dev->rx_base + IRB_RX_INT_EN);
207*4882a593Smuzhiyun 	writel(0x01, dev->rx_base + IRB_RX_EN);
208*4882a593Smuzhiyun 	local_irq_restore(flags);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
st_rc_close(struct rc_dev * rdev)213*4882a593Smuzhiyun static void st_rc_close(struct rc_dev *rdev)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct st_rc_device *dev = rdev->priv;
216*4882a593Smuzhiyun 	/* disable interrupts and receiver */
217*4882a593Smuzhiyun 	writel(0x00, dev->rx_base + IRB_RX_EN);
218*4882a593Smuzhiyun 	writel(0x00, dev->rx_base + IRB_RX_INT_EN);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
st_rc_probe(struct platform_device * pdev)221*4882a593Smuzhiyun static int st_rc_probe(struct platform_device *pdev)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	int ret = -EINVAL;
224*4882a593Smuzhiyun 	struct rc_dev *rdev;
225*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
226*4882a593Smuzhiyun 	struct resource *res;
227*4882a593Smuzhiyun 	struct st_rc_device *rc_dev;
228*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
229*4882a593Smuzhiyun 	const char *rx_mode;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	rc_dev = devm_kzalloc(dev, sizeof(struct st_rc_device), GFP_KERNEL);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	if (!rc_dev)
234*4882a593Smuzhiyun 		return -ENOMEM;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	rdev = rc_allocate_device(RC_DRIVER_IR_RAW);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if (!rdev)
239*4882a593Smuzhiyun 		return -ENOMEM;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	if (np && !of_property_read_string(np, "rx-mode", &rx_mode)) {
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 		if (!strcmp(rx_mode, "uhf")) {
244*4882a593Smuzhiyun 			rc_dev->rxuhfmode = true;
245*4882a593Smuzhiyun 		} else if (!strcmp(rx_mode, "infrared")) {
246*4882a593Smuzhiyun 			rc_dev->rxuhfmode = false;
247*4882a593Smuzhiyun 		} else {
248*4882a593Smuzhiyun 			dev_err(dev, "Unsupported rx mode [%s]\n", rx_mode);
249*4882a593Smuzhiyun 			goto err;
250*4882a593Smuzhiyun 		}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	} else {
253*4882a593Smuzhiyun 		goto err;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	rc_dev->sys_clock = devm_clk_get(dev, NULL);
257*4882a593Smuzhiyun 	if (IS_ERR(rc_dev->sys_clock)) {
258*4882a593Smuzhiyun 		dev_err(dev, "System clock not found\n");
259*4882a593Smuzhiyun 		ret = PTR_ERR(rc_dev->sys_clock);
260*4882a593Smuzhiyun 		goto err;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	rc_dev->irq = platform_get_irq(pdev, 0);
264*4882a593Smuzhiyun 	if (rc_dev->irq < 0) {
265*4882a593Smuzhiyun 		ret = rc_dev->irq;
266*4882a593Smuzhiyun 		goto err;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	rc_dev->base = devm_ioremap_resource(dev, res);
272*4882a593Smuzhiyun 	if (IS_ERR(rc_dev->base)) {
273*4882a593Smuzhiyun 		ret = PTR_ERR(rc_dev->base);
274*4882a593Smuzhiyun 		goto err;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	if (rc_dev->rxuhfmode)
278*4882a593Smuzhiyun 		rc_dev->rx_base = rc_dev->base + 0x40;
279*4882a593Smuzhiyun 	else
280*4882a593Smuzhiyun 		rc_dev->rx_base = rc_dev->base;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	rc_dev->rstc = reset_control_get_optional_exclusive(dev, NULL);
283*4882a593Smuzhiyun 	if (IS_ERR(rc_dev->rstc)) {
284*4882a593Smuzhiyun 		ret = PTR_ERR(rc_dev->rstc);
285*4882a593Smuzhiyun 		goto err;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	rc_dev->dev = dev;
289*4882a593Smuzhiyun 	platform_set_drvdata(pdev, rc_dev);
290*4882a593Smuzhiyun 	st_rc_hardware_init(rc_dev);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	rdev->allowed_protocols = RC_PROTO_BIT_ALL_IR_DECODER;
293*4882a593Smuzhiyun 	/* rx sampling rate is 10Mhz */
294*4882a593Smuzhiyun 	rdev->rx_resolution = 100;
295*4882a593Smuzhiyun 	rdev->timeout = MAX_SYMB_TIME;
296*4882a593Smuzhiyun 	rdev->priv = rc_dev;
297*4882a593Smuzhiyun 	rdev->open = st_rc_open;
298*4882a593Smuzhiyun 	rdev->close = st_rc_close;
299*4882a593Smuzhiyun 	rdev->driver_name = IR_ST_NAME;
300*4882a593Smuzhiyun 	rdev->map_name = RC_MAP_EMPTY;
301*4882a593Smuzhiyun 	rdev->device_name = "ST Remote Control Receiver";
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	ret = rc_register_device(rdev);
304*4882a593Smuzhiyun 	if (ret < 0)
305*4882a593Smuzhiyun 		goto clkerr;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	rc_dev->rdev = rdev;
308*4882a593Smuzhiyun 	if (devm_request_irq(dev, rc_dev->irq, st_rc_rx_interrupt,
309*4882a593Smuzhiyun 			     0, IR_ST_NAME, rc_dev) < 0) {
310*4882a593Smuzhiyun 		dev_err(dev, "IRQ %d register failed\n", rc_dev->irq);
311*4882a593Smuzhiyun 		ret = -EINVAL;
312*4882a593Smuzhiyun 		goto rcerr;
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* enable wake via this device */
316*4882a593Smuzhiyun 	device_init_wakeup(dev, true);
317*4882a593Smuzhiyun 	dev_pm_set_wake_irq(dev, rc_dev->irq);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/*
320*4882a593Smuzhiyun 	 * for LIRC_MODE_MODE2 or LIRC_MODE_PULSE or LIRC_MODE_RAW
321*4882a593Smuzhiyun 	 * lircd expects a long space first before a signal train to sync.
322*4882a593Smuzhiyun 	 */
323*4882a593Smuzhiyun 	st_rc_send_lirc_timeout(rdev);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	dev_info(dev, "setup in %s mode\n", rc_dev->rxuhfmode ? "UHF" : "IR");
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return ret;
328*4882a593Smuzhiyun rcerr:
329*4882a593Smuzhiyun 	rc_unregister_device(rdev);
330*4882a593Smuzhiyun 	rdev = NULL;
331*4882a593Smuzhiyun clkerr:
332*4882a593Smuzhiyun 	clk_disable_unprepare(rc_dev->sys_clock);
333*4882a593Smuzhiyun err:
334*4882a593Smuzhiyun 	rc_free_device(rdev);
335*4882a593Smuzhiyun 	dev_err(dev, "Unable to register device (%d)\n", ret);
336*4882a593Smuzhiyun 	return ret;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
st_rc_suspend(struct device * dev)340*4882a593Smuzhiyun static int st_rc_suspend(struct device *dev)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	struct st_rc_device *rc_dev = dev_get_drvdata(dev);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	if (device_may_wakeup(dev)) {
345*4882a593Smuzhiyun 		if (!enable_irq_wake(rc_dev->irq))
346*4882a593Smuzhiyun 			rc_dev->irq_wake = 1;
347*4882a593Smuzhiyun 		else
348*4882a593Smuzhiyun 			return -EINVAL;
349*4882a593Smuzhiyun 	} else {
350*4882a593Smuzhiyun 		pinctrl_pm_select_sleep_state(dev);
351*4882a593Smuzhiyun 		writel(0x00, rc_dev->rx_base + IRB_RX_EN);
352*4882a593Smuzhiyun 		writel(0x00, rc_dev->rx_base + IRB_RX_INT_EN);
353*4882a593Smuzhiyun 		clk_disable_unprepare(rc_dev->sys_clock);
354*4882a593Smuzhiyun 		reset_control_assert(rc_dev->rstc);
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	return 0;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
st_rc_resume(struct device * dev)360*4882a593Smuzhiyun static int st_rc_resume(struct device *dev)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	struct st_rc_device *rc_dev = dev_get_drvdata(dev);
363*4882a593Smuzhiyun 	struct rc_dev	*rdev = rc_dev->rdev;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if (rc_dev->irq_wake) {
366*4882a593Smuzhiyun 		disable_irq_wake(rc_dev->irq);
367*4882a593Smuzhiyun 		rc_dev->irq_wake = 0;
368*4882a593Smuzhiyun 	} else {
369*4882a593Smuzhiyun 		pinctrl_pm_select_default_state(dev);
370*4882a593Smuzhiyun 		st_rc_hardware_init(rc_dev);
371*4882a593Smuzhiyun 		if (rdev->users) {
372*4882a593Smuzhiyun 			writel(IRB_RX_INTS, rc_dev->rx_base + IRB_RX_INT_EN);
373*4882a593Smuzhiyun 			writel(0x01, rc_dev->rx_base + IRB_RX_EN);
374*4882a593Smuzhiyun 		}
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun #endif
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(st_rc_pm_ops, st_rc_suspend, st_rc_resume);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun #ifdef CONFIG_OF
385*4882a593Smuzhiyun static const struct of_device_id st_rc_match[] = {
386*4882a593Smuzhiyun 	{ .compatible = "st,comms-irb", },
387*4882a593Smuzhiyun 	{},
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, st_rc_match);
391*4882a593Smuzhiyun #endif
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static struct platform_driver st_rc_driver = {
394*4882a593Smuzhiyun 	.driver = {
395*4882a593Smuzhiyun 		.name = IR_ST_NAME,
396*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(st_rc_match),
397*4882a593Smuzhiyun 		.pm     = &st_rc_pm_ops,
398*4882a593Smuzhiyun 	},
399*4882a593Smuzhiyun 	.probe = st_rc_probe,
400*4882a593Smuzhiyun 	.remove = st_rc_remove,
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun module_platform_driver(st_rc_driver);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun MODULE_DESCRIPTION("RC Transceiver driver for STMicroelectronics platforms");
406*4882a593Smuzhiyun MODULE_AUTHOR("STMicroelectronics (R&D) Ltd");
407*4882a593Smuzhiyun MODULE_LICENSE("GPL");
408