1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Driver for Nuvoton Technology Corporation w83667hg/w83677hg-i CIR
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2010 Jarod Wilson <jarod@redhat.com>
5*4882a593Smuzhiyun * Copyright (C) 2009 Nuvoton PS Team
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Special thanks to Nuvoton for providing hardware, spec sheets and
8*4882a593Smuzhiyun * sample code upon which portions of this driver are based. Indirect
9*4882a593Smuzhiyun * thanks also to Maxim Levitsky, whose ene_ir driver this driver is
10*4882a593Smuzhiyun * modeled after.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
13*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
14*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the
15*4882a593Smuzhiyun * License, or (at your option) any later version.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but
18*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of
19*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
20*4882a593Smuzhiyun * General Public License for more details.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/pnp.h>
28*4882a593Smuzhiyun #include <linux/io.h>
29*4882a593Smuzhiyun #include <linux/interrupt.h>
30*4882a593Smuzhiyun #include <linux/sched.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun #include <media/rc-core.h>
33*4882a593Smuzhiyun #include <linux/pci_ids.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "nuvoton-cir.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static void nvt_clear_cir_wake_fifo(struct nvt_dev *nvt);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static const struct nvt_chip nvt_chips[] = {
40*4882a593Smuzhiyun { "w83667hg", NVT_W83667HG },
41*4882a593Smuzhiyun { "NCT6775F", NVT_6775F },
42*4882a593Smuzhiyun { "NCT6776F", NVT_6776F },
43*4882a593Smuzhiyun { "NCT6779D", NVT_6779D },
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
nvt_get_dev(const struct nvt_dev * nvt)46*4882a593Smuzhiyun static inline struct device *nvt_get_dev(const struct nvt_dev *nvt)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun return nvt->rdev->dev.parent;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
is_w83667hg(struct nvt_dev * nvt)51*4882a593Smuzhiyun static inline bool is_w83667hg(struct nvt_dev *nvt)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun return nvt->chip_ver == NVT_W83667HG;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* write val to config reg */
nvt_cr_write(struct nvt_dev * nvt,u8 val,u8 reg)57*4882a593Smuzhiyun static inline void nvt_cr_write(struct nvt_dev *nvt, u8 val, u8 reg)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun outb(reg, nvt->cr_efir);
60*4882a593Smuzhiyun outb(val, nvt->cr_efdr);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* read val from config reg */
nvt_cr_read(struct nvt_dev * nvt,u8 reg)64*4882a593Smuzhiyun static inline u8 nvt_cr_read(struct nvt_dev *nvt, u8 reg)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun outb(reg, nvt->cr_efir);
67*4882a593Smuzhiyun return inb(nvt->cr_efdr);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* update config register bit without changing other bits */
nvt_set_reg_bit(struct nvt_dev * nvt,u8 val,u8 reg)71*4882a593Smuzhiyun static inline void nvt_set_reg_bit(struct nvt_dev *nvt, u8 val, u8 reg)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun u8 tmp = nvt_cr_read(nvt, reg) | val;
74*4882a593Smuzhiyun nvt_cr_write(nvt, tmp, reg);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* enter extended function mode */
nvt_efm_enable(struct nvt_dev * nvt)78*4882a593Smuzhiyun static inline int nvt_efm_enable(struct nvt_dev *nvt)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun if (!request_muxed_region(nvt->cr_efir, 2, NVT_DRIVER_NAME))
81*4882a593Smuzhiyun return -EBUSY;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Enabling Extended Function Mode explicitly requires writing 2x */
84*4882a593Smuzhiyun outb(EFER_EFM_ENABLE, nvt->cr_efir);
85*4882a593Smuzhiyun outb(EFER_EFM_ENABLE, nvt->cr_efir);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun return 0;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* exit extended function mode */
nvt_efm_disable(struct nvt_dev * nvt)91*4882a593Smuzhiyun static inline void nvt_efm_disable(struct nvt_dev *nvt)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun outb(EFER_EFM_DISABLE, nvt->cr_efir);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun release_region(nvt->cr_efir, 2);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * When you want to address a specific logical device, write its logical
100*4882a593Smuzhiyun * device number to CR_LOGICAL_DEV_SEL, then enable/disable by writing
101*4882a593Smuzhiyun * 0x1/0x0 respectively to CR_LOGICAL_DEV_EN.
102*4882a593Smuzhiyun */
nvt_select_logical_dev(struct nvt_dev * nvt,u8 ldev)103*4882a593Smuzhiyun static inline void nvt_select_logical_dev(struct nvt_dev *nvt, u8 ldev)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun nvt_cr_write(nvt, ldev, CR_LOGICAL_DEV_SEL);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* select and enable logical device with setting EFM mode*/
nvt_enable_logical_dev(struct nvt_dev * nvt,u8 ldev)109*4882a593Smuzhiyun static inline void nvt_enable_logical_dev(struct nvt_dev *nvt, u8 ldev)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun nvt_efm_enable(nvt);
112*4882a593Smuzhiyun nvt_select_logical_dev(nvt, ldev);
113*4882a593Smuzhiyun nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
114*4882a593Smuzhiyun nvt_efm_disable(nvt);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* select and disable logical device with setting EFM mode*/
nvt_disable_logical_dev(struct nvt_dev * nvt,u8 ldev)118*4882a593Smuzhiyun static inline void nvt_disable_logical_dev(struct nvt_dev *nvt, u8 ldev)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun nvt_efm_enable(nvt);
121*4882a593Smuzhiyun nvt_select_logical_dev(nvt, ldev);
122*4882a593Smuzhiyun nvt_cr_write(nvt, LOGICAL_DEV_DISABLE, CR_LOGICAL_DEV_EN);
123*4882a593Smuzhiyun nvt_efm_disable(nvt);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* write val to cir config register */
nvt_cir_reg_write(struct nvt_dev * nvt,u8 val,u8 offset)127*4882a593Smuzhiyun static inline void nvt_cir_reg_write(struct nvt_dev *nvt, u8 val, u8 offset)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun outb(val, nvt->cir_addr + offset);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* read val from cir config register */
nvt_cir_reg_read(struct nvt_dev * nvt,u8 offset)133*4882a593Smuzhiyun static u8 nvt_cir_reg_read(struct nvt_dev *nvt, u8 offset)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun return inb(nvt->cir_addr + offset);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* write val to cir wake register */
nvt_cir_wake_reg_write(struct nvt_dev * nvt,u8 val,u8 offset)139*4882a593Smuzhiyun static inline void nvt_cir_wake_reg_write(struct nvt_dev *nvt,
140*4882a593Smuzhiyun u8 val, u8 offset)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun outb(val, nvt->cir_wake_addr + offset);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* read val from cir wake config register */
nvt_cir_wake_reg_read(struct nvt_dev * nvt,u8 offset)146*4882a593Smuzhiyun static u8 nvt_cir_wake_reg_read(struct nvt_dev *nvt, u8 offset)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun return inb(nvt->cir_wake_addr + offset);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* don't override io address if one is set already */
nvt_set_ioaddr(struct nvt_dev * nvt,unsigned long * ioaddr)152*4882a593Smuzhiyun static void nvt_set_ioaddr(struct nvt_dev *nvt, unsigned long *ioaddr)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun unsigned long old_addr;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun old_addr = nvt_cr_read(nvt, CR_CIR_BASE_ADDR_HI) << 8;
157*4882a593Smuzhiyun old_addr |= nvt_cr_read(nvt, CR_CIR_BASE_ADDR_LO);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (old_addr)
160*4882a593Smuzhiyun *ioaddr = old_addr;
161*4882a593Smuzhiyun else {
162*4882a593Smuzhiyun nvt_cr_write(nvt, *ioaddr >> 8, CR_CIR_BASE_ADDR_HI);
163*4882a593Smuzhiyun nvt_cr_write(nvt, *ioaddr & 0xff, CR_CIR_BASE_ADDR_LO);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
nvt_write_wakeup_codes(struct rc_dev * dev,const u8 * wbuf,int count)167*4882a593Smuzhiyun static void nvt_write_wakeup_codes(struct rc_dev *dev,
168*4882a593Smuzhiyun const u8 *wbuf, int count)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun u8 tolerance, config;
171*4882a593Smuzhiyun struct nvt_dev *nvt = dev->priv;
172*4882a593Smuzhiyun unsigned long flags;
173*4882a593Smuzhiyun int i;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* hardcode the tolerance to 10% */
176*4882a593Smuzhiyun tolerance = DIV_ROUND_UP(count, 10);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun spin_lock_irqsave(&nvt->lock, flags);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun nvt_clear_cir_wake_fifo(nvt);
181*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, count, CIR_WAKE_FIFO_CMP_DEEP);
182*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, tolerance, CIR_WAKE_FIFO_CMP_TOL);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun config = nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRCON);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* enable writes to wake fifo */
187*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, config | CIR_WAKE_IRCON_MODE1,
188*4882a593Smuzhiyun CIR_WAKE_IRCON);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (count)
191*4882a593Smuzhiyun pr_info("Wake samples (%d) =", count);
192*4882a593Smuzhiyun else
193*4882a593Smuzhiyun pr_info("Wake sample fifo cleared");
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun for (i = 0; i < count; i++)
196*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, wbuf[i], CIR_WAKE_WR_FIFO_DATA);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, config, CIR_WAKE_IRCON);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun spin_unlock_irqrestore(&nvt->lock, flags);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
wakeup_data_show(struct device * dev,struct device_attribute * attr,char * buf)203*4882a593Smuzhiyun static ssize_t wakeup_data_show(struct device *dev,
204*4882a593Smuzhiyun struct device_attribute *attr,
205*4882a593Smuzhiyun char *buf)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct rc_dev *rc_dev = to_rc_dev(dev);
208*4882a593Smuzhiyun struct nvt_dev *nvt = rc_dev->priv;
209*4882a593Smuzhiyun int fifo_len, duration;
210*4882a593Smuzhiyun unsigned long flags;
211*4882a593Smuzhiyun ssize_t buf_len = 0;
212*4882a593Smuzhiyun int i;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun spin_lock_irqsave(&nvt->lock, flags);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun fifo_len = nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_COUNT);
217*4882a593Smuzhiyun fifo_len = min(fifo_len, WAKEUP_MAX_SIZE);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* go to first element to be read */
220*4882a593Smuzhiyun while (nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY_IDX))
221*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun for (i = 0; i < fifo_len; i++) {
224*4882a593Smuzhiyun duration = nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY);
225*4882a593Smuzhiyun duration = (duration & BUF_LEN_MASK) * SAMPLE_PERIOD;
226*4882a593Smuzhiyun buf_len += scnprintf(buf + buf_len, PAGE_SIZE - buf_len,
227*4882a593Smuzhiyun "%d ", duration);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun buf_len += scnprintf(buf + buf_len, PAGE_SIZE - buf_len, "\n");
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun spin_unlock_irqrestore(&nvt->lock, flags);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return buf_len;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
wakeup_data_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t len)236*4882a593Smuzhiyun static ssize_t wakeup_data_store(struct device *dev,
237*4882a593Smuzhiyun struct device_attribute *attr,
238*4882a593Smuzhiyun const char *buf, size_t len)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun struct rc_dev *rc_dev = to_rc_dev(dev);
241*4882a593Smuzhiyun u8 wake_buf[WAKEUP_MAX_SIZE];
242*4882a593Smuzhiyun char **argv;
243*4882a593Smuzhiyun int i, count;
244*4882a593Smuzhiyun unsigned int val;
245*4882a593Smuzhiyun ssize_t ret;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun argv = argv_split(GFP_KERNEL, buf, &count);
248*4882a593Smuzhiyun if (!argv)
249*4882a593Smuzhiyun return -ENOMEM;
250*4882a593Smuzhiyun if (!count || count > WAKEUP_MAX_SIZE) {
251*4882a593Smuzhiyun ret = -EINVAL;
252*4882a593Smuzhiyun goto out;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun for (i = 0; i < count; i++) {
256*4882a593Smuzhiyun ret = kstrtouint(argv[i], 10, &val);
257*4882a593Smuzhiyun if (ret)
258*4882a593Smuzhiyun goto out;
259*4882a593Smuzhiyun val = DIV_ROUND_CLOSEST(val, SAMPLE_PERIOD);
260*4882a593Smuzhiyun if (!val || val > 0x7f) {
261*4882a593Smuzhiyun ret = -EINVAL;
262*4882a593Smuzhiyun goto out;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun wake_buf[i] = val;
265*4882a593Smuzhiyun /* sequence must start with a pulse */
266*4882a593Smuzhiyun if (i % 2 == 0)
267*4882a593Smuzhiyun wake_buf[i] |= BUF_PULSE_BIT;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun nvt_write_wakeup_codes(rc_dev, wake_buf, count);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun ret = len;
273*4882a593Smuzhiyun out:
274*4882a593Smuzhiyun argv_free(argv);
275*4882a593Smuzhiyun return ret;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun static DEVICE_ATTR_RW(wakeup_data);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* dump current cir register contents */
cir_dump_regs(struct nvt_dev * nvt)280*4882a593Smuzhiyun static void cir_dump_regs(struct nvt_dev *nvt)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun nvt_efm_enable(nvt);
283*4882a593Smuzhiyun nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun pr_info("%s: Dump CIR logical device registers:\n", NVT_DRIVER_NAME);
286*4882a593Smuzhiyun pr_info(" * CR CIR ACTIVE : 0x%x\n",
287*4882a593Smuzhiyun nvt_cr_read(nvt, CR_LOGICAL_DEV_EN));
288*4882a593Smuzhiyun pr_info(" * CR CIR BASE ADDR: 0x%x\n",
289*4882a593Smuzhiyun (nvt_cr_read(nvt, CR_CIR_BASE_ADDR_HI) << 8) |
290*4882a593Smuzhiyun nvt_cr_read(nvt, CR_CIR_BASE_ADDR_LO));
291*4882a593Smuzhiyun pr_info(" * CR CIR IRQ NUM: 0x%x\n",
292*4882a593Smuzhiyun nvt_cr_read(nvt, CR_CIR_IRQ_RSRC));
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun nvt_efm_disable(nvt);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun pr_info("%s: Dump CIR registers:\n", NVT_DRIVER_NAME);
297*4882a593Smuzhiyun pr_info(" * IRCON: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRCON));
298*4882a593Smuzhiyun pr_info(" * IRSTS: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRSTS));
299*4882a593Smuzhiyun pr_info(" * IREN: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IREN));
300*4882a593Smuzhiyun pr_info(" * RXFCONT: 0x%x\n", nvt_cir_reg_read(nvt, CIR_RXFCONT));
301*4882a593Smuzhiyun pr_info(" * CP: 0x%x\n", nvt_cir_reg_read(nvt, CIR_CP));
302*4882a593Smuzhiyun pr_info(" * CC: 0x%x\n", nvt_cir_reg_read(nvt, CIR_CC));
303*4882a593Smuzhiyun pr_info(" * SLCH: 0x%x\n", nvt_cir_reg_read(nvt, CIR_SLCH));
304*4882a593Smuzhiyun pr_info(" * SLCL: 0x%x\n", nvt_cir_reg_read(nvt, CIR_SLCL));
305*4882a593Smuzhiyun pr_info(" * FIFOCON: 0x%x\n", nvt_cir_reg_read(nvt, CIR_FIFOCON));
306*4882a593Smuzhiyun pr_info(" * IRFIFOSTS: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRFIFOSTS));
307*4882a593Smuzhiyun pr_info(" * SRXFIFO: 0x%x\n", nvt_cir_reg_read(nvt, CIR_SRXFIFO));
308*4882a593Smuzhiyun pr_info(" * TXFCONT: 0x%x\n", nvt_cir_reg_read(nvt, CIR_TXFCONT));
309*4882a593Smuzhiyun pr_info(" * STXFIFO: 0x%x\n", nvt_cir_reg_read(nvt, CIR_STXFIFO));
310*4882a593Smuzhiyun pr_info(" * FCCH: 0x%x\n", nvt_cir_reg_read(nvt, CIR_FCCH));
311*4882a593Smuzhiyun pr_info(" * FCCL: 0x%x\n", nvt_cir_reg_read(nvt, CIR_FCCL));
312*4882a593Smuzhiyun pr_info(" * IRFSM: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRFSM));
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* dump current cir wake register contents */
cir_wake_dump_regs(struct nvt_dev * nvt)316*4882a593Smuzhiyun static void cir_wake_dump_regs(struct nvt_dev *nvt)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun u8 i, fifo_len;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun nvt_efm_enable(nvt);
321*4882a593Smuzhiyun nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun pr_info("%s: Dump CIR WAKE logical device registers:\n",
324*4882a593Smuzhiyun NVT_DRIVER_NAME);
325*4882a593Smuzhiyun pr_info(" * CR CIR WAKE ACTIVE : 0x%x\n",
326*4882a593Smuzhiyun nvt_cr_read(nvt, CR_LOGICAL_DEV_EN));
327*4882a593Smuzhiyun pr_info(" * CR CIR WAKE BASE ADDR: 0x%x\n",
328*4882a593Smuzhiyun (nvt_cr_read(nvt, CR_CIR_BASE_ADDR_HI) << 8) |
329*4882a593Smuzhiyun nvt_cr_read(nvt, CR_CIR_BASE_ADDR_LO));
330*4882a593Smuzhiyun pr_info(" * CR CIR WAKE IRQ NUM: 0x%x\n",
331*4882a593Smuzhiyun nvt_cr_read(nvt, CR_CIR_IRQ_RSRC));
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun nvt_efm_disable(nvt);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun pr_info("%s: Dump CIR WAKE registers\n", NVT_DRIVER_NAME);
336*4882a593Smuzhiyun pr_info(" * IRCON: 0x%x\n",
337*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRCON));
338*4882a593Smuzhiyun pr_info(" * IRSTS: 0x%x\n",
339*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRSTS));
340*4882a593Smuzhiyun pr_info(" * IREN: 0x%x\n",
341*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_IREN));
342*4882a593Smuzhiyun pr_info(" * FIFO CMP DEEP: 0x%x\n",
343*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_CMP_DEEP));
344*4882a593Smuzhiyun pr_info(" * FIFO CMP TOL: 0x%x\n",
345*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_CMP_TOL));
346*4882a593Smuzhiyun pr_info(" * FIFO COUNT: 0x%x\n",
347*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_COUNT));
348*4882a593Smuzhiyun pr_info(" * SLCH: 0x%x\n",
349*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_SLCH));
350*4882a593Smuzhiyun pr_info(" * SLCL: 0x%x\n",
351*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_SLCL));
352*4882a593Smuzhiyun pr_info(" * FIFOCON: 0x%x\n",
353*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFOCON));
354*4882a593Smuzhiyun pr_info(" * SRXFSTS: 0x%x\n",
355*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_SRXFSTS));
356*4882a593Smuzhiyun pr_info(" * SAMPLE RX FIFO: 0x%x\n",
357*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_SAMPLE_RX_FIFO));
358*4882a593Smuzhiyun pr_info(" * WR FIFO DATA: 0x%x\n",
359*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_WR_FIFO_DATA));
360*4882a593Smuzhiyun pr_info(" * RD FIFO ONLY: 0x%x\n",
361*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY));
362*4882a593Smuzhiyun pr_info(" * RD FIFO ONLY IDX: 0x%x\n",
363*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY_IDX));
364*4882a593Smuzhiyun pr_info(" * FIFO IGNORE: 0x%x\n",
365*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_IGNORE));
366*4882a593Smuzhiyun pr_info(" * IRFSM: 0x%x\n",
367*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRFSM));
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun fifo_len = nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_COUNT);
370*4882a593Smuzhiyun pr_info("%s: Dump CIR WAKE FIFO (len %d)\n", NVT_DRIVER_NAME, fifo_len);
371*4882a593Smuzhiyun pr_info("* Contents =");
372*4882a593Smuzhiyun for (i = 0; i < fifo_len; i++)
373*4882a593Smuzhiyun pr_cont(" %02x",
374*4882a593Smuzhiyun nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY));
375*4882a593Smuzhiyun pr_cont("\n");
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
nvt_find_chip(struct nvt_dev * nvt,int id)378*4882a593Smuzhiyun static inline const char *nvt_find_chip(struct nvt_dev *nvt, int id)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun int i;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(nvt_chips); i++)
383*4882a593Smuzhiyun if ((id & SIO_ID_MASK) == nvt_chips[i].chip_ver) {
384*4882a593Smuzhiyun nvt->chip_ver = nvt_chips[i].chip_ver;
385*4882a593Smuzhiyun return nvt_chips[i].name;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun return NULL;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* detect hardware features */
nvt_hw_detect(struct nvt_dev * nvt)393*4882a593Smuzhiyun static int nvt_hw_detect(struct nvt_dev *nvt)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun struct device *dev = nvt_get_dev(nvt);
396*4882a593Smuzhiyun const char *chip_name;
397*4882a593Smuzhiyun int chip_id;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun nvt_efm_enable(nvt);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* Check if we're wired for the alternate EFER setup */
402*4882a593Smuzhiyun nvt->chip_major = nvt_cr_read(nvt, CR_CHIP_ID_HI);
403*4882a593Smuzhiyun if (nvt->chip_major == 0xff) {
404*4882a593Smuzhiyun nvt_efm_disable(nvt);
405*4882a593Smuzhiyun nvt->cr_efir = CR_EFIR2;
406*4882a593Smuzhiyun nvt->cr_efdr = CR_EFDR2;
407*4882a593Smuzhiyun nvt_efm_enable(nvt);
408*4882a593Smuzhiyun nvt->chip_major = nvt_cr_read(nvt, CR_CHIP_ID_HI);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun nvt->chip_minor = nvt_cr_read(nvt, CR_CHIP_ID_LO);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun nvt_efm_disable(nvt);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun chip_id = nvt->chip_major << 8 | nvt->chip_minor;
415*4882a593Smuzhiyun if (chip_id == NVT_INVALID) {
416*4882a593Smuzhiyun dev_err(dev, "No device found on either EFM port\n");
417*4882a593Smuzhiyun return -ENODEV;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun chip_name = nvt_find_chip(nvt, chip_id);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* warn, but still let the driver load, if we don't know this chip */
423*4882a593Smuzhiyun if (!chip_name)
424*4882a593Smuzhiyun dev_warn(dev,
425*4882a593Smuzhiyun "unknown chip, id: 0x%02x 0x%02x, it may not work...",
426*4882a593Smuzhiyun nvt->chip_major, nvt->chip_minor);
427*4882a593Smuzhiyun else
428*4882a593Smuzhiyun dev_info(dev, "found %s or compatible: chip id: 0x%02x 0x%02x",
429*4882a593Smuzhiyun chip_name, nvt->chip_major, nvt->chip_minor);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
nvt_cir_ldev_init(struct nvt_dev * nvt)434*4882a593Smuzhiyun static void nvt_cir_ldev_init(struct nvt_dev *nvt)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun u8 val, psreg, psmask, psval;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (is_w83667hg(nvt)) {
439*4882a593Smuzhiyun psreg = CR_MULTIFUNC_PIN_SEL;
440*4882a593Smuzhiyun psmask = MULTIFUNC_PIN_SEL_MASK;
441*4882a593Smuzhiyun psval = MULTIFUNC_ENABLE_CIR | MULTIFUNC_ENABLE_CIRWB;
442*4882a593Smuzhiyun } else {
443*4882a593Smuzhiyun psreg = CR_OUTPUT_PIN_SEL;
444*4882a593Smuzhiyun psmask = OUTPUT_PIN_SEL_MASK;
445*4882a593Smuzhiyun psval = OUTPUT_ENABLE_CIR | OUTPUT_ENABLE_CIRWB;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* output pin selection: enable CIR, with WB sensor enabled */
449*4882a593Smuzhiyun val = nvt_cr_read(nvt, psreg);
450*4882a593Smuzhiyun val &= psmask;
451*4882a593Smuzhiyun val |= psval;
452*4882a593Smuzhiyun nvt_cr_write(nvt, val, psreg);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* Select CIR logical device */
455*4882a593Smuzhiyun nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun nvt_set_ioaddr(nvt, &nvt->cir_addr);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun nvt_cr_write(nvt, nvt->cir_irq, CR_CIR_IRQ_RSRC);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun nvt_dbg("CIR initialized, base io port address: 0x%lx, irq: %d",
462*4882a593Smuzhiyun nvt->cir_addr, nvt->cir_irq);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
nvt_cir_wake_ldev_init(struct nvt_dev * nvt)465*4882a593Smuzhiyun static void nvt_cir_wake_ldev_init(struct nvt_dev *nvt)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun /* Select ACPI logical device and anable it */
468*4882a593Smuzhiyun nvt_select_logical_dev(nvt, LOGICAL_DEV_ACPI);
469*4882a593Smuzhiyun nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* Enable CIR Wake via PSOUT# (Pin60) */
472*4882a593Smuzhiyun nvt_set_reg_bit(nvt, CIR_WAKE_ENABLE_BIT, CR_ACPI_CIR_WAKE);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* enable pme interrupt of cir wakeup event */
475*4882a593Smuzhiyun nvt_set_reg_bit(nvt, PME_INTR_CIR_PASS_BIT, CR_ACPI_IRQ_EVENTS2);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* Select CIR Wake logical device */
478*4882a593Smuzhiyun nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun nvt_set_ioaddr(nvt, &nvt->cir_wake_addr);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun nvt_dbg("CIR Wake initialized, base io port address: 0x%lx",
483*4882a593Smuzhiyun nvt->cir_wake_addr);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* clear out the hardware's cir rx fifo */
nvt_clear_cir_fifo(struct nvt_dev * nvt)487*4882a593Smuzhiyun static void nvt_clear_cir_fifo(struct nvt_dev *nvt)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun u8 val = nvt_cir_reg_read(nvt, CIR_FIFOCON);
490*4882a593Smuzhiyun nvt_cir_reg_write(nvt, val | CIR_FIFOCON_RXFIFOCLR, CIR_FIFOCON);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* clear out the hardware's cir wake rx fifo */
nvt_clear_cir_wake_fifo(struct nvt_dev * nvt)494*4882a593Smuzhiyun static void nvt_clear_cir_wake_fifo(struct nvt_dev *nvt)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun u8 val, config;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun config = nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRCON);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* clearing wake fifo works in learning mode only */
501*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, config & ~CIR_WAKE_IRCON_MODE0,
502*4882a593Smuzhiyun CIR_WAKE_IRCON);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun val = nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFOCON);
505*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, val | CIR_WAKE_FIFOCON_RXFIFOCLR,
506*4882a593Smuzhiyun CIR_WAKE_FIFOCON);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, config, CIR_WAKE_IRCON);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* clear out the hardware's cir tx fifo */
nvt_clear_tx_fifo(struct nvt_dev * nvt)512*4882a593Smuzhiyun static void nvt_clear_tx_fifo(struct nvt_dev *nvt)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun u8 val;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun val = nvt_cir_reg_read(nvt, CIR_FIFOCON);
517*4882a593Smuzhiyun nvt_cir_reg_write(nvt, val | CIR_FIFOCON_TXFIFOCLR, CIR_FIFOCON);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* enable RX Trigger Level Reach and Packet End interrupts */
nvt_set_cir_iren(struct nvt_dev * nvt)521*4882a593Smuzhiyun static void nvt_set_cir_iren(struct nvt_dev *nvt)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun u8 iren;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun iren = CIR_IREN_RTR | CIR_IREN_PE | CIR_IREN_RFO;
526*4882a593Smuzhiyun nvt_cir_reg_write(nvt, iren, CIR_IREN);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
nvt_cir_regs_init(struct nvt_dev * nvt)529*4882a593Smuzhiyun static void nvt_cir_regs_init(struct nvt_dev *nvt)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun nvt_enable_logical_dev(nvt, LOGICAL_DEV_CIR);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* set sample limit count (PE interrupt raised when reached) */
534*4882a593Smuzhiyun nvt_cir_reg_write(nvt, CIR_RX_LIMIT_COUNT >> 8, CIR_SLCH);
535*4882a593Smuzhiyun nvt_cir_reg_write(nvt, CIR_RX_LIMIT_COUNT & 0xff, CIR_SLCL);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* set fifo irq trigger levels */
538*4882a593Smuzhiyun nvt_cir_reg_write(nvt, CIR_FIFOCON_TX_TRIGGER_LEV |
539*4882a593Smuzhiyun CIR_FIFOCON_RX_TRIGGER_LEV, CIR_FIFOCON);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* clear hardware rx and tx fifos */
542*4882a593Smuzhiyun nvt_clear_cir_fifo(nvt);
543*4882a593Smuzhiyun nvt_clear_tx_fifo(nvt);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun nvt_disable_logical_dev(nvt, LOGICAL_DEV_CIR);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
nvt_cir_wake_regs_init(struct nvt_dev * nvt)548*4882a593Smuzhiyun static void nvt_cir_wake_regs_init(struct nvt_dev *nvt)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun nvt_enable_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /*
553*4882a593Smuzhiyun * Disable RX, set specific carrier on = low, off = high,
554*4882a593Smuzhiyun * and sample period (currently 50us)
555*4882a593Smuzhiyun */
556*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, CIR_WAKE_IRCON_MODE0 |
557*4882a593Smuzhiyun CIR_WAKE_IRCON_R | CIR_WAKE_IRCON_RXINV |
558*4882a593Smuzhiyun CIR_WAKE_IRCON_SAMPLE_PERIOD_SEL,
559*4882a593Smuzhiyun CIR_WAKE_IRCON);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /* clear any and all stray interrupts */
562*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, 0xff, CIR_WAKE_IRSTS);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
nvt_enable_wake(struct nvt_dev * nvt)565*4882a593Smuzhiyun static void nvt_enable_wake(struct nvt_dev *nvt)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun unsigned long flags;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun nvt_efm_enable(nvt);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun nvt_select_logical_dev(nvt, LOGICAL_DEV_ACPI);
572*4882a593Smuzhiyun nvt_set_reg_bit(nvt, CIR_WAKE_ENABLE_BIT, CR_ACPI_CIR_WAKE);
573*4882a593Smuzhiyun nvt_set_reg_bit(nvt, PME_INTR_CIR_PASS_BIT, CR_ACPI_IRQ_EVENTS2);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
576*4882a593Smuzhiyun nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun nvt_efm_disable(nvt);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun spin_lock_irqsave(&nvt->lock, flags);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, CIR_WAKE_IRCON_MODE0 | CIR_WAKE_IRCON_RXEN |
583*4882a593Smuzhiyun CIR_WAKE_IRCON_R | CIR_WAKE_IRCON_RXINV |
584*4882a593Smuzhiyun CIR_WAKE_IRCON_SAMPLE_PERIOD_SEL,
585*4882a593Smuzhiyun CIR_WAKE_IRCON);
586*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, 0xff, CIR_WAKE_IRSTS);
587*4882a593Smuzhiyun nvt_cir_wake_reg_write(nvt, 0, CIR_WAKE_IREN);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun spin_unlock_irqrestore(&nvt->lock, flags);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun #if 0 /* Currently unused */
593*4882a593Smuzhiyun /* rx carrier detect only works in learning mode, must be called w/lock */
594*4882a593Smuzhiyun static u32 nvt_rx_carrier_detect(struct nvt_dev *nvt)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun u32 count, carrier, duration = 0;
597*4882a593Smuzhiyun int i;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun count = nvt_cir_reg_read(nvt, CIR_FCCL) |
600*4882a593Smuzhiyun nvt_cir_reg_read(nvt, CIR_FCCH) << 8;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun for (i = 0; i < nvt->pkts; i++) {
603*4882a593Smuzhiyun if (nvt->buf[i] & BUF_PULSE_BIT)
604*4882a593Smuzhiyun duration += nvt->buf[i] & BUF_LEN_MASK;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun duration *= SAMPLE_PERIOD;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (!count || !duration) {
610*4882a593Smuzhiyun dev_notice(nvt_get_dev(nvt),
611*4882a593Smuzhiyun "Unable to determine carrier! (c:%u, d:%u)",
612*4882a593Smuzhiyun count, duration);
613*4882a593Smuzhiyun return 0;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun carrier = MS_TO_NS(count) / duration;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if ((carrier > MAX_CARRIER) || (carrier < MIN_CARRIER))
619*4882a593Smuzhiyun nvt_dbg("WTF? Carrier frequency out of range!");
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun nvt_dbg("Carrier frequency: %u (count %u, duration %u)",
622*4882a593Smuzhiyun carrier, count, duration);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun return carrier;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun #endif
627*4882a593Smuzhiyun
nvt_ir_raw_set_wakeup_filter(struct rc_dev * dev,struct rc_scancode_filter * sc_filter)628*4882a593Smuzhiyun static int nvt_ir_raw_set_wakeup_filter(struct rc_dev *dev,
629*4882a593Smuzhiyun struct rc_scancode_filter *sc_filter)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun u8 buf_val;
632*4882a593Smuzhiyun int i, ret, count;
633*4882a593Smuzhiyun unsigned int val;
634*4882a593Smuzhiyun struct ir_raw_event *raw;
635*4882a593Smuzhiyun u8 wake_buf[WAKEUP_MAX_SIZE];
636*4882a593Smuzhiyun bool complete;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* Require mask to be set */
639*4882a593Smuzhiyun if (!sc_filter->mask)
640*4882a593Smuzhiyun return 0;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun raw = kmalloc_array(WAKEUP_MAX_SIZE, sizeof(*raw), GFP_KERNEL);
643*4882a593Smuzhiyun if (!raw)
644*4882a593Smuzhiyun return -ENOMEM;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun ret = ir_raw_encode_scancode(dev->wakeup_protocol, sc_filter->data,
647*4882a593Smuzhiyun raw, WAKEUP_MAX_SIZE);
648*4882a593Smuzhiyun complete = (ret != -ENOBUFS);
649*4882a593Smuzhiyun if (!complete)
650*4882a593Smuzhiyun ret = WAKEUP_MAX_SIZE;
651*4882a593Smuzhiyun else if (ret < 0)
652*4882a593Smuzhiyun goto out_raw;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* Inspect the ir samples */
655*4882a593Smuzhiyun for (i = 0, count = 0; i < ret && count < WAKEUP_MAX_SIZE; ++i) {
656*4882a593Smuzhiyun val = raw[i].duration / SAMPLE_PERIOD;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* Split too large values into several smaller ones */
659*4882a593Smuzhiyun while (val > 0 && count < WAKEUP_MAX_SIZE) {
660*4882a593Smuzhiyun /* Skip last value for better comparison tolerance */
661*4882a593Smuzhiyun if (complete && i == ret - 1 && val < BUF_LEN_MASK)
662*4882a593Smuzhiyun break;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /* Clamp values to BUF_LEN_MASK at most */
665*4882a593Smuzhiyun buf_val = (val > BUF_LEN_MASK) ? BUF_LEN_MASK : val;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun wake_buf[count] = buf_val;
668*4882a593Smuzhiyun val -= buf_val;
669*4882a593Smuzhiyun if ((raw[i]).pulse)
670*4882a593Smuzhiyun wake_buf[count] |= BUF_PULSE_BIT;
671*4882a593Smuzhiyun count++;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun nvt_write_wakeup_codes(dev, wake_buf, count);
676*4882a593Smuzhiyun ret = 0;
677*4882a593Smuzhiyun out_raw:
678*4882a593Smuzhiyun kfree(raw);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun return ret;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun /* dump contents of the last rx buffer we got from the hw rx fifo */
nvt_dump_rx_buf(struct nvt_dev * nvt)684*4882a593Smuzhiyun static void nvt_dump_rx_buf(struct nvt_dev *nvt)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun int i;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun printk(KERN_DEBUG "%s (len %d): ", __func__, nvt->pkts);
689*4882a593Smuzhiyun for (i = 0; (i < nvt->pkts) && (i < RX_BUF_LEN); i++)
690*4882a593Smuzhiyun printk(KERN_CONT "0x%02x ", nvt->buf[i]);
691*4882a593Smuzhiyun printk(KERN_CONT "\n");
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /*
695*4882a593Smuzhiyun * Process raw data in rx driver buffer, store it in raw IR event kfifo,
696*4882a593Smuzhiyun * trigger decode when appropriate.
697*4882a593Smuzhiyun *
698*4882a593Smuzhiyun * We get IR data samples one byte at a time. If the msb is set, its a pulse,
699*4882a593Smuzhiyun * otherwise its a space. The lower 7 bits are the count of SAMPLE_PERIOD
700*4882a593Smuzhiyun * (default 50us) intervals for that pulse/space. A discrete signal is
701*4882a593Smuzhiyun * followed by a series of 0x7f packets, then either 0x7<something> or 0x80
702*4882a593Smuzhiyun * to signal more IR coming (repeats) or end of IR, respectively. We store
703*4882a593Smuzhiyun * sample data in the raw event kfifo until we see 0x7<something> (except f)
704*4882a593Smuzhiyun * or 0x80, at which time, we trigger a decode operation.
705*4882a593Smuzhiyun */
nvt_process_rx_ir_data(struct nvt_dev * nvt)706*4882a593Smuzhiyun static void nvt_process_rx_ir_data(struct nvt_dev *nvt)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun struct ir_raw_event rawir = {};
709*4882a593Smuzhiyun u8 sample;
710*4882a593Smuzhiyun int i;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun nvt_dbg_verbose("%s firing", __func__);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (debug)
715*4882a593Smuzhiyun nvt_dump_rx_buf(nvt);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun nvt_dbg_verbose("Processing buffer of len %d", nvt->pkts);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun for (i = 0; i < nvt->pkts; i++) {
720*4882a593Smuzhiyun sample = nvt->buf[i];
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun rawir.pulse = ((sample & BUF_PULSE_BIT) != 0);
723*4882a593Smuzhiyun rawir.duration = (sample & BUF_LEN_MASK) * SAMPLE_PERIOD;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun nvt_dbg("Storing %s with duration %d",
726*4882a593Smuzhiyun rawir.pulse ? "pulse" : "space", rawir.duration);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun ir_raw_event_store_with_filter(nvt->rdev, &rawir);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun nvt->pkts = 0;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun nvt_dbg("Calling ir_raw_event_handle\n");
734*4882a593Smuzhiyun ir_raw_event_handle(nvt->rdev);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun nvt_dbg_verbose("%s done", __func__);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
nvt_handle_rx_fifo_overrun(struct nvt_dev * nvt)739*4882a593Smuzhiyun static void nvt_handle_rx_fifo_overrun(struct nvt_dev *nvt)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun dev_warn(nvt_get_dev(nvt), "RX FIFO overrun detected, flushing data!");
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun nvt->pkts = 0;
744*4882a593Smuzhiyun nvt_clear_cir_fifo(nvt);
745*4882a593Smuzhiyun ir_raw_event_reset(nvt->rdev);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* copy data from hardware rx fifo into driver buffer */
nvt_get_rx_ir_data(struct nvt_dev * nvt)749*4882a593Smuzhiyun static void nvt_get_rx_ir_data(struct nvt_dev *nvt)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun u8 fifocount;
752*4882a593Smuzhiyun int i;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /* Get count of how many bytes to read from RX FIFO */
755*4882a593Smuzhiyun fifocount = nvt_cir_reg_read(nvt, CIR_RXFCONT);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun nvt_dbg("attempting to fetch %u bytes from hw rx fifo", fifocount);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* Read fifocount bytes from CIR Sample RX FIFO register */
760*4882a593Smuzhiyun for (i = 0; i < fifocount; i++)
761*4882a593Smuzhiyun nvt->buf[i] = nvt_cir_reg_read(nvt, CIR_SRXFIFO);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun nvt->pkts = fifocount;
764*4882a593Smuzhiyun nvt_dbg("%s: pkts now %d", __func__, nvt->pkts);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun nvt_process_rx_ir_data(nvt);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
nvt_cir_log_irqs(u8 status,u8 iren)769*4882a593Smuzhiyun static void nvt_cir_log_irqs(u8 status, u8 iren)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun nvt_dbg("IRQ 0x%02x (IREN 0x%02x) :%s%s%s%s%s%s%s%s%s",
772*4882a593Smuzhiyun status, iren,
773*4882a593Smuzhiyun status & CIR_IRSTS_RDR ? " RDR" : "",
774*4882a593Smuzhiyun status & CIR_IRSTS_RTR ? " RTR" : "",
775*4882a593Smuzhiyun status & CIR_IRSTS_PE ? " PE" : "",
776*4882a593Smuzhiyun status & CIR_IRSTS_RFO ? " RFO" : "",
777*4882a593Smuzhiyun status & CIR_IRSTS_TE ? " TE" : "",
778*4882a593Smuzhiyun status & CIR_IRSTS_TTR ? " TTR" : "",
779*4882a593Smuzhiyun status & CIR_IRSTS_TFU ? " TFU" : "",
780*4882a593Smuzhiyun status & CIR_IRSTS_GH ? " GH" : "",
781*4882a593Smuzhiyun status & ~(CIR_IRSTS_RDR | CIR_IRSTS_RTR | CIR_IRSTS_PE |
782*4882a593Smuzhiyun CIR_IRSTS_RFO | CIR_IRSTS_TE | CIR_IRSTS_TTR |
783*4882a593Smuzhiyun CIR_IRSTS_TFU | CIR_IRSTS_GH) ? " ?" : "");
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* interrupt service routine for incoming and outgoing CIR data */
nvt_cir_isr(int irq,void * data)787*4882a593Smuzhiyun static irqreturn_t nvt_cir_isr(int irq, void *data)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun struct nvt_dev *nvt = data;
790*4882a593Smuzhiyun u8 status, iren;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun nvt_dbg_verbose("%s firing", __func__);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun spin_lock(&nvt->lock);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /*
797*4882a593Smuzhiyun * Get IR Status register contents. Write 1 to ack/clear
798*4882a593Smuzhiyun *
799*4882a593Smuzhiyun * bit: reg name - description
800*4882a593Smuzhiyun * 7: CIR_IRSTS_RDR - RX Data Ready
801*4882a593Smuzhiyun * 6: CIR_IRSTS_RTR - RX FIFO Trigger Level Reach
802*4882a593Smuzhiyun * 5: CIR_IRSTS_PE - Packet End
803*4882a593Smuzhiyun * 4: CIR_IRSTS_RFO - RX FIFO Overrun (RDR will also be set)
804*4882a593Smuzhiyun * 3: CIR_IRSTS_TE - TX FIFO Empty
805*4882a593Smuzhiyun * 2: CIR_IRSTS_TTR - TX FIFO Trigger Level Reach
806*4882a593Smuzhiyun * 1: CIR_IRSTS_TFU - TX FIFO Underrun
807*4882a593Smuzhiyun * 0: CIR_IRSTS_GH - Min Length Detected
808*4882a593Smuzhiyun */
809*4882a593Smuzhiyun status = nvt_cir_reg_read(nvt, CIR_IRSTS);
810*4882a593Smuzhiyun iren = nvt_cir_reg_read(nvt, CIR_IREN);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* At least NCT6779D creates a spurious interrupt when the
813*4882a593Smuzhiyun * logical device is being disabled.
814*4882a593Smuzhiyun */
815*4882a593Smuzhiyun if (status == 0xff && iren == 0xff) {
816*4882a593Smuzhiyun spin_unlock(&nvt->lock);
817*4882a593Smuzhiyun nvt_dbg_verbose("Spurious interrupt detected");
818*4882a593Smuzhiyun return IRQ_HANDLED;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* IRQ may be shared with CIR WAKE, therefore check for each
822*4882a593Smuzhiyun * status bit whether the related interrupt source is enabled
823*4882a593Smuzhiyun */
824*4882a593Smuzhiyun if (!(status & iren)) {
825*4882a593Smuzhiyun spin_unlock(&nvt->lock);
826*4882a593Smuzhiyun nvt_dbg_verbose("%s exiting, IRSTS 0x0", __func__);
827*4882a593Smuzhiyun return IRQ_NONE;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun /* ack/clear all irq flags we've got */
831*4882a593Smuzhiyun nvt_cir_reg_write(nvt, status, CIR_IRSTS);
832*4882a593Smuzhiyun nvt_cir_reg_write(nvt, 0, CIR_IRSTS);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun nvt_cir_log_irqs(status, iren);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun if (status & CIR_IRSTS_RFO)
837*4882a593Smuzhiyun nvt_handle_rx_fifo_overrun(nvt);
838*4882a593Smuzhiyun else if (status & (CIR_IRSTS_RTR | CIR_IRSTS_PE))
839*4882a593Smuzhiyun nvt_get_rx_ir_data(nvt);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun spin_unlock(&nvt->lock);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun nvt_dbg_verbose("%s done", __func__);
844*4882a593Smuzhiyun return IRQ_HANDLED;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
nvt_enable_cir(struct nvt_dev * nvt)847*4882a593Smuzhiyun static void nvt_enable_cir(struct nvt_dev *nvt)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun unsigned long flags;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* enable the CIR logical device */
852*4882a593Smuzhiyun nvt_enable_logical_dev(nvt, LOGICAL_DEV_CIR);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun spin_lock_irqsave(&nvt->lock, flags);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /*
857*4882a593Smuzhiyun * Enable TX and RX, specify carrier on = low, off = high, and set
858*4882a593Smuzhiyun * sample period (currently 50us)
859*4882a593Smuzhiyun */
860*4882a593Smuzhiyun nvt_cir_reg_write(nvt, CIR_IRCON_TXEN | CIR_IRCON_RXEN |
861*4882a593Smuzhiyun CIR_IRCON_RXINV | CIR_IRCON_SAMPLE_PERIOD_SEL,
862*4882a593Smuzhiyun CIR_IRCON);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun /* clear all pending interrupts */
865*4882a593Smuzhiyun nvt_cir_reg_write(nvt, 0xff, CIR_IRSTS);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* enable interrupts */
868*4882a593Smuzhiyun nvt_set_cir_iren(nvt);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun spin_unlock_irqrestore(&nvt->lock, flags);
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
nvt_disable_cir(struct nvt_dev * nvt)873*4882a593Smuzhiyun static void nvt_disable_cir(struct nvt_dev *nvt)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun unsigned long flags;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun spin_lock_irqsave(&nvt->lock, flags);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun /* disable CIR interrupts */
880*4882a593Smuzhiyun nvt_cir_reg_write(nvt, 0, CIR_IREN);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* clear any and all pending interrupts */
883*4882a593Smuzhiyun nvt_cir_reg_write(nvt, 0xff, CIR_IRSTS);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /* clear all function enable flags */
886*4882a593Smuzhiyun nvt_cir_reg_write(nvt, 0, CIR_IRCON);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* clear hardware rx and tx fifos */
889*4882a593Smuzhiyun nvt_clear_cir_fifo(nvt);
890*4882a593Smuzhiyun nvt_clear_tx_fifo(nvt);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun spin_unlock_irqrestore(&nvt->lock, flags);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* disable the CIR logical device */
895*4882a593Smuzhiyun nvt_disable_logical_dev(nvt, LOGICAL_DEV_CIR);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
nvt_open(struct rc_dev * dev)898*4882a593Smuzhiyun static int nvt_open(struct rc_dev *dev)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun struct nvt_dev *nvt = dev->priv;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun nvt_enable_cir(nvt);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
nvt_close(struct rc_dev * dev)907*4882a593Smuzhiyun static void nvt_close(struct rc_dev *dev)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun struct nvt_dev *nvt = dev->priv;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun nvt_disable_cir(nvt);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /* Allocate memory, probe hardware, and initialize everything */
nvt_probe(struct pnp_dev * pdev,const struct pnp_device_id * dev_id)915*4882a593Smuzhiyun static int nvt_probe(struct pnp_dev *pdev, const struct pnp_device_id *dev_id)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun struct nvt_dev *nvt;
918*4882a593Smuzhiyun struct rc_dev *rdev;
919*4882a593Smuzhiyun int ret;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun nvt = devm_kzalloc(&pdev->dev, sizeof(struct nvt_dev), GFP_KERNEL);
922*4882a593Smuzhiyun if (!nvt)
923*4882a593Smuzhiyun return -ENOMEM;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun /* input device for IR remote */
926*4882a593Smuzhiyun nvt->rdev = devm_rc_allocate_device(&pdev->dev, RC_DRIVER_IR_RAW);
927*4882a593Smuzhiyun if (!nvt->rdev)
928*4882a593Smuzhiyun return -ENOMEM;
929*4882a593Smuzhiyun rdev = nvt->rdev;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* activate pnp device */
932*4882a593Smuzhiyun ret = pnp_activate_dev(pdev);
933*4882a593Smuzhiyun if (ret) {
934*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not activate PNP device!\n");
935*4882a593Smuzhiyun return ret;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /* validate pnp resources */
939*4882a593Smuzhiyun if (!pnp_port_valid(pdev, 0) ||
940*4882a593Smuzhiyun pnp_port_len(pdev, 0) < CIR_IOREG_LENGTH) {
941*4882a593Smuzhiyun dev_err(&pdev->dev, "IR PNP Port not valid!\n");
942*4882a593Smuzhiyun return -EINVAL;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun if (!pnp_irq_valid(pdev, 0)) {
946*4882a593Smuzhiyun dev_err(&pdev->dev, "PNP IRQ not valid!\n");
947*4882a593Smuzhiyun return -EINVAL;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun if (!pnp_port_valid(pdev, 1) ||
951*4882a593Smuzhiyun pnp_port_len(pdev, 1) < CIR_IOREG_LENGTH) {
952*4882a593Smuzhiyun dev_err(&pdev->dev, "Wake PNP Port not valid!\n");
953*4882a593Smuzhiyun return -EINVAL;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun nvt->cir_addr = pnp_port_start(pdev, 0);
957*4882a593Smuzhiyun nvt->cir_irq = pnp_irq(pdev, 0);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun nvt->cir_wake_addr = pnp_port_start(pdev, 1);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun nvt->cr_efir = CR_EFIR;
962*4882a593Smuzhiyun nvt->cr_efdr = CR_EFDR;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun spin_lock_init(&nvt->lock);
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun pnp_set_drvdata(pdev, nvt);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun ret = nvt_hw_detect(nvt);
969*4882a593Smuzhiyun if (ret)
970*4882a593Smuzhiyun return ret;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* Initialize CIR & CIR Wake Logical Devices */
973*4882a593Smuzhiyun nvt_efm_enable(nvt);
974*4882a593Smuzhiyun nvt_cir_ldev_init(nvt);
975*4882a593Smuzhiyun nvt_cir_wake_ldev_init(nvt);
976*4882a593Smuzhiyun nvt_efm_disable(nvt);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /*
979*4882a593Smuzhiyun * Initialize CIR & CIR Wake Config Registers
980*4882a593Smuzhiyun * and enable logical devices
981*4882a593Smuzhiyun */
982*4882a593Smuzhiyun nvt_cir_regs_init(nvt);
983*4882a593Smuzhiyun nvt_cir_wake_regs_init(nvt);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /* Set up the rc device */
986*4882a593Smuzhiyun rdev->priv = nvt;
987*4882a593Smuzhiyun rdev->allowed_protocols = RC_PROTO_BIT_ALL_IR_DECODER;
988*4882a593Smuzhiyun rdev->allowed_wakeup_protocols = RC_PROTO_BIT_ALL_IR_ENCODER;
989*4882a593Smuzhiyun rdev->encode_wakeup = true;
990*4882a593Smuzhiyun rdev->open = nvt_open;
991*4882a593Smuzhiyun rdev->close = nvt_close;
992*4882a593Smuzhiyun rdev->s_wakeup_filter = nvt_ir_raw_set_wakeup_filter;
993*4882a593Smuzhiyun rdev->device_name = "Nuvoton w836x7hg Infrared Remote Transceiver";
994*4882a593Smuzhiyun rdev->input_phys = "nuvoton/cir0";
995*4882a593Smuzhiyun rdev->input_id.bustype = BUS_HOST;
996*4882a593Smuzhiyun rdev->input_id.vendor = PCI_VENDOR_ID_WINBOND2;
997*4882a593Smuzhiyun rdev->input_id.product = nvt->chip_major;
998*4882a593Smuzhiyun rdev->input_id.version = nvt->chip_minor;
999*4882a593Smuzhiyun rdev->driver_name = NVT_DRIVER_NAME;
1000*4882a593Smuzhiyun rdev->map_name = RC_MAP_RC6_MCE;
1001*4882a593Smuzhiyun rdev->timeout = MS_TO_US(100);
1002*4882a593Smuzhiyun /* rx resolution is hardwired to 50us atm, 1, 25, 100 also possible */
1003*4882a593Smuzhiyun rdev->rx_resolution = CIR_SAMPLE_PERIOD;
1004*4882a593Smuzhiyun #if 0
1005*4882a593Smuzhiyun rdev->min_timeout = XYZ;
1006*4882a593Smuzhiyun rdev->max_timeout = XYZ;
1007*4882a593Smuzhiyun #endif
1008*4882a593Smuzhiyun ret = devm_rc_register_device(&pdev->dev, rdev);
1009*4882a593Smuzhiyun if (ret)
1010*4882a593Smuzhiyun return ret;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /* now claim resources */
1013*4882a593Smuzhiyun if (!devm_request_region(&pdev->dev, nvt->cir_addr,
1014*4882a593Smuzhiyun CIR_IOREG_LENGTH, NVT_DRIVER_NAME))
1015*4882a593Smuzhiyun return -EBUSY;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, nvt->cir_irq, nvt_cir_isr,
1018*4882a593Smuzhiyun IRQF_SHARED, NVT_DRIVER_NAME, nvt);
1019*4882a593Smuzhiyun if (ret)
1020*4882a593Smuzhiyun return ret;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun if (!devm_request_region(&pdev->dev, nvt->cir_wake_addr,
1023*4882a593Smuzhiyun CIR_IOREG_LENGTH, NVT_DRIVER_NAME "-wake"))
1024*4882a593Smuzhiyun return -EBUSY;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun ret = device_create_file(&rdev->dev, &dev_attr_wakeup_data);
1027*4882a593Smuzhiyun if (ret)
1028*4882a593Smuzhiyun return ret;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, true);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun dev_notice(&pdev->dev, "driver has been successfully loaded\n");
1033*4882a593Smuzhiyun if (debug) {
1034*4882a593Smuzhiyun cir_dump_regs(nvt);
1035*4882a593Smuzhiyun cir_wake_dump_regs(nvt);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun return 0;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
nvt_remove(struct pnp_dev * pdev)1041*4882a593Smuzhiyun static void nvt_remove(struct pnp_dev *pdev)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun struct nvt_dev *nvt = pnp_get_drvdata(pdev);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun device_remove_file(&nvt->rdev->dev, &dev_attr_wakeup_data);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun nvt_disable_cir(nvt);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun /* enable CIR Wake (for IR power-on) */
1050*4882a593Smuzhiyun nvt_enable_wake(nvt);
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
nvt_suspend(struct pnp_dev * pdev,pm_message_t state)1053*4882a593Smuzhiyun static int nvt_suspend(struct pnp_dev *pdev, pm_message_t state)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun struct nvt_dev *nvt = pnp_get_drvdata(pdev);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun nvt_dbg("%s called", __func__);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun mutex_lock(&nvt->rdev->lock);
1060*4882a593Smuzhiyun if (nvt->rdev->users)
1061*4882a593Smuzhiyun nvt_disable_cir(nvt);
1062*4882a593Smuzhiyun mutex_unlock(&nvt->rdev->lock);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun /* make sure wake is enabled */
1065*4882a593Smuzhiyun nvt_enable_wake(nvt);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun return 0;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
nvt_resume(struct pnp_dev * pdev)1070*4882a593Smuzhiyun static int nvt_resume(struct pnp_dev *pdev)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun struct nvt_dev *nvt = pnp_get_drvdata(pdev);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun nvt_dbg("%s called", __func__);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun nvt_cir_regs_init(nvt);
1077*4882a593Smuzhiyun nvt_cir_wake_regs_init(nvt);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun mutex_lock(&nvt->rdev->lock);
1080*4882a593Smuzhiyun if (nvt->rdev->users)
1081*4882a593Smuzhiyun nvt_enable_cir(nvt);
1082*4882a593Smuzhiyun mutex_unlock(&nvt->rdev->lock);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun return 0;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
nvt_shutdown(struct pnp_dev * pdev)1087*4882a593Smuzhiyun static void nvt_shutdown(struct pnp_dev *pdev)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun struct nvt_dev *nvt = pnp_get_drvdata(pdev);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun nvt_enable_wake(nvt);
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun static const struct pnp_device_id nvt_ids[] = {
1095*4882a593Smuzhiyun { "WEC0530", 0 }, /* CIR */
1096*4882a593Smuzhiyun { "NTN0530", 0 }, /* CIR for new chip's pnp id*/
1097*4882a593Smuzhiyun { "", 0 },
1098*4882a593Smuzhiyun };
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun static struct pnp_driver nvt_driver = {
1101*4882a593Smuzhiyun .name = NVT_DRIVER_NAME,
1102*4882a593Smuzhiyun .id_table = nvt_ids,
1103*4882a593Smuzhiyun .flags = PNP_DRIVER_RES_DO_NOT_CHANGE,
1104*4882a593Smuzhiyun .probe = nvt_probe,
1105*4882a593Smuzhiyun .remove = nvt_remove,
1106*4882a593Smuzhiyun .suspend = nvt_suspend,
1107*4882a593Smuzhiyun .resume = nvt_resume,
1108*4882a593Smuzhiyun .shutdown = nvt_shutdown,
1109*4882a593Smuzhiyun };
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun module_param(debug, int, S_IRUGO | S_IWUSR);
1112*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Enable debugging output");
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pnp, nvt_ids);
1115*4882a593Smuzhiyun MODULE_DESCRIPTION("Nuvoton W83667HG-A & W83677HG-I CIR driver");
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun MODULE_AUTHOR("Jarod Wilson <jarod@redhat.com>");
1118*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun module_pnp_driver(nvt_driver);
1121