1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ImgTec IR Decoder found in PowerDown Controller.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2010-2014 Imagination Technologies Ltd.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef _IMG_IR_H_
9*4882a593Smuzhiyun #define _IMG_IR_H_
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/spinlock.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "img-ir-raw.h"
15*4882a593Smuzhiyun #include "img-ir-hw.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* registers */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* relative to the start of the IR block of registers */
20*4882a593Smuzhiyun #define IMG_IR_CONTROL 0x00
21*4882a593Smuzhiyun #define IMG_IR_STATUS 0x04
22*4882a593Smuzhiyun #define IMG_IR_DATA_LW 0x08
23*4882a593Smuzhiyun #define IMG_IR_DATA_UP 0x0c
24*4882a593Smuzhiyun #define IMG_IR_LEAD_SYMB_TIMING 0x10
25*4882a593Smuzhiyun #define IMG_IR_S00_SYMB_TIMING 0x14
26*4882a593Smuzhiyun #define IMG_IR_S01_SYMB_TIMING 0x18
27*4882a593Smuzhiyun #define IMG_IR_S10_SYMB_TIMING 0x1c
28*4882a593Smuzhiyun #define IMG_IR_S11_SYMB_TIMING 0x20
29*4882a593Smuzhiyun #define IMG_IR_FREE_SYMB_TIMING 0x24
30*4882a593Smuzhiyun #define IMG_IR_POW_MOD_PARAMS 0x28
31*4882a593Smuzhiyun #define IMG_IR_POW_MOD_ENABLE 0x2c
32*4882a593Smuzhiyun #define IMG_IR_IRQ_MSG_DATA_LW 0x30
33*4882a593Smuzhiyun #define IMG_IR_IRQ_MSG_DATA_UP 0x34
34*4882a593Smuzhiyun #define IMG_IR_IRQ_MSG_MASK_LW 0x38
35*4882a593Smuzhiyun #define IMG_IR_IRQ_MSG_MASK_UP 0x3c
36*4882a593Smuzhiyun #define IMG_IR_IRQ_ENABLE 0x40
37*4882a593Smuzhiyun #define IMG_IR_IRQ_STATUS 0x44
38*4882a593Smuzhiyun #define IMG_IR_IRQ_CLEAR 0x48
39*4882a593Smuzhiyun #define IMG_IR_IRCORE_ID 0xf0
40*4882a593Smuzhiyun #define IMG_IR_CORE_REV 0xf4
41*4882a593Smuzhiyun #define IMG_IR_CORE_DES1 0xf8
42*4882a593Smuzhiyun #define IMG_IR_CORE_DES2 0xfc
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* field masks */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* IMG_IR_CONTROL */
48*4882a593Smuzhiyun #define IMG_IR_DECODEN 0x40000000
49*4882a593Smuzhiyun #define IMG_IR_CODETYPE 0x30000000
50*4882a593Smuzhiyun #define IMG_IR_CODETYPE_SHIFT 28
51*4882a593Smuzhiyun #define IMG_IR_HDRTOG 0x08000000
52*4882a593Smuzhiyun #define IMG_IR_LDRDEC 0x04000000
53*4882a593Smuzhiyun #define IMG_IR_DECODINPOL 0x02000000 /* active high */
54*4882a593Smuzhiyun #define IMG_IR_BITORIEN 0x01000000 /* MSB first */
55*4882a593Smuzhiyun #define IMG_IR_D1VALIDSEL 0x00008000
56*4882a593Smuzhiyun #define IMG_IR_BITINV 0x00000040 /* don't invert */
57*4882a593Smuzhiyun #define IMG_IR_DECODEND2 0x00000010
58*4882a593Smuzhiyun #define IMG_IR_BITORIEND2 0x00000002 /* MSB first */
59*4882a593Smuzhiyun #define IMG_IR_BITINVD2 0x00000001 /* don't invert */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* IMG_IR_STATUS */
62*4882a593Smuzhiyun #define IMG_IR_RXDVALD2 0x00001000
63*4882a593Smuzhiyun #define IMG_IR_IRRXD 0x00000400
64*4882a593Smuzhiyun #define IMG_IR_TOGSTATE 0x00000200
65*4882a593Smuzhiyun #define IMG_IR_RXDVAL 0x00000040
66*4882a593Smuzhiyun #define IMG_IR_RXDLEN 0x0000003f
67*4882a593Smuzhiyun #define IMG_IR_RXDLEN_SHIFT 0
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* IMG_IR_LEAD_SYMB_TIMING, IMG_IR_Sxx_SYMB_TIMING */
70*4882a593Smuzhiyun #define IMG_IR_PD_MAX 0xff000000
71*4882a593Smuzhiyun #define IMG_IR_PD_MAX_SHIFT 24
72*4882a593Smuzhiyun #define IMG_IR_PD_MIN 0x00ff0000
73*4882a593Smuzhiyun #define IMG_IR_PD_MIN_SHIFT 16
74*4882a593Smuzhiyun #define IMG_IR_W_MAX 0x0000ff00
75*4882a593Smuzhiyun #define IMG_IR_W_MAX_SHIFT 8
76*4882a593Smuzhiyun #define IMG_IR_W_MIN 0x000000ff
77*4882a593Smuzhiyun #define IMG_IR_W_MIN_SHIFT 0
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* IMG_IR_FREE_SYMB_TIMING */
80*4882a593Smuzhiyun #define IMG_IR_MAXLEN 0x0007e000
81*4882a593Smuzhiyun #define IMG_IR_MAXLEN_SHIFT 13
82*4882a593Smuzhiyun #define IMG_IR_MINLEN 0x00001f00
83*4882a593Smuzhiyun #define IMG_IR_MINLEN_SHIFT 8
84*4882a593Smuzhiyun #define IMG_IR_FT_MIN 0x000000ff
85*4882a593Smuzhiyun #define IMG_IR_FT_MIN_SHIFT 0
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* IMG_IR_POW_MOD_PARAMS */
88*4882a593Smuzhiyun #define IMG_IR_PERIOD_LEN 0x3f000000
89*4882a593Smuzhiyun #define IMG_IR_PERIOD_LEN_SHIFT 24
90*4882a593Smuzhiyun #define IMG_IR_PERIOD_DUTY 0x003f0000
91*4882a593Smuzhiyun #define IMG_IR_PERIOD_DUTY_SHIFT 16
92*4882a593Smuzhiyun #define IMG_IR_STABLE_STOP 0x00003f00
93*4882a593Smuzhiyun #define IMG_IR_STABLE_STOP_SHIFT 8
94*4882a593Smuzhiyun #define IMG_IR_STABLE_START 0x0000003f
95*4882a593Smuzhiyun #define IMG_IR_STABLE_START_SHIFT 0
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* IMG_IR_POW_MOD_ENABLE */
98*4882a593Smuzhiyun #define IMG_IR_POWER_OUT_EN 0x00000002
99*4882a593Smuzhiyun #define IMG_IR_POWER_MOD_EN 0x00000001
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* IMG_IR_IRQ_ENABLE, IMG_IR_IRQ_STATUS, IMG_IR_IRQ_CLEAR */
102*4882a593Smuzhiyun #define IMG_IR_IRQ_DEC2_ERR 0x00000080
103*4882a593Smuzhiyun #define IMG_IR_IRQ_DEC_ERR 0x00000040
104*4882a593Smuzhiyun #define IMG_IR_IRQ_ACT_LEVEL 0x00000020
105*4882a593Smuzhiyun #define IMG_IR_IRQ_FALL_EDGE 0x00000010
106*4882a593Smuzhiyun #define IMG_IR_IRQ_RISE_EDGE 0x00000008
107*4882a593Smuzhiyun #define IMG_IR_IRQ_DATA_MATCH 0x00000004
108*4882a593Smuzhiyun #define IMG_IR_IRQ_DATA2_VALID 0x00000002
109*4882a593Smuzhiyun #define IMG_IR_IRQ_DATA_VALID 0x00000001
110*4882a593Smuzhiyun #define IMG_IR_IRQ_ALL 0x000000ff
111*4882a593Smuzhiyun #define IMG_IR_IRQ_EDGE (IMG_IR_IRQ_FALL_EDGE | IMG_IR_IRQ_RISE_EDGE)
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* IMG_IR_CORE_ID */
114*4882a593Smuzhiyun #define IMG_IR_CORE_ID 0x00ff0000
115*4882a593Smuzhiyun #define IMG_IR_CORE_ID_SHIFT 16
116*4882a593Smuzhiyun #define IMG_IR_CORE_CONFIG 0x0000ffff
117*4882a593Smuzhiyun #define IMG_IR_CORE_CONFIG_SHIFT 0
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* IMG_IR_CORE_REV */
120*4882a593Smuzhiyun #define IMG_IR_DESIGNER 0xff000000
121*4882a593Smuzhiyun #define IMG_IR_DESIGNER_SHIFT 24
122*4882a593Smuzhiyun #define IMG_IR_MAJOR_REV 0x00ff0000
123*4882a593Smuzhiyun #define IMG_IR_MAJOR_REV_SHIFT 16
124*4882a593Smuzhiyun #define IMG_IR_MINOR_REV 0x0000ff00
125*4882a593Smuzhiyun #define IMG_IR_MINOR_REV_SHIFT 8
126*4882a593Smuzhiyun #define IMG_IR_MAINT_REV 0x000000ff
127*4882a593Smuzhiyun #define IMG_IR_MAINT_REV_SHIFT 0
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct device;
130*4882a593Smuzhiyun struct clk;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /**
133*4882a593Smuzhiyun * struct img_ir_priv - Private driver data.
134*4882a593Smuzhiyun * @dev: Platform device.
135*4882a593Smuzhiyun * @irq: IRQ number.
136*4882a593Smuzhiyun * @clk: Input clock.
137*4882a593Smuzhiyun * @sys_clk: System clock.
138*4882a593Smuzhiyun * @reg_base: Iomem base address of IR register block.
139*4882a593Smuzhiyun * @lock: Protects IR registers and variables in this struct.
140*4882a593Smuzhiyun * @raw: Driver data for raw decoder.
141*4882a593Smuzhiyun * @hw: Driver data for hardware decoder.
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun struct img_ir_priv {
144*4882a593Smuzhiyun struct device *dev;
145*4882a593Smuzhiyun int irq;
146*4882a593Smuzhiyun struct clk *clk;
147*4882a593Smuzhiyun struct clk *sys_clk;
148*4882a593Smuzhiyun void __iomem *reg_base;
149*4882a593Smuzhiyun spinlock_t lock;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun struct img_ir_priv_raw raw;
152*4882a593Smuzhiyun struct img_ir_priv_hw hw;
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* Hardware access */
156*4882a593Smuzhiyun
img_ir_write(struct img_ir_priv * priv,unsigned int reg_offs,unsigned int data)157*4882a593Smuzhiyun static inline void img_ir_write(struct img_ir_priv *priv,
158*4882a593Smuzhiyun unsigned int reg_offs, unsigned int data)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun iowrite32(data, priv->reg_base + reg_offs);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
img_ir_read(struct img_ir_priv * priv,unsigned int reg_offs)163*4882a593Smuzhiyun static inline unsigned int img_ir_read(struct img_ir_priv *priv,
164*4882a593Smuzhiyun unsigned int reg_offs)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun return ioread32(priv->reg_base + reg_offs);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #endif /* _IMG_IR_H_ */
170