1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Xilinx Video Timing Controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013-2015 Ideas on Board
6*4882a593Smuzhiyun * Copyright (C) 2013-2015 Xilinx, Inc.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Contacts: Hyun Kwon <hyun.kwon@xilinx.com>
9*4882a593Smuzhiyun * Laurent Pinchart <laurent.pinchart@ideasonboard.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "xilinx-vip.h"
19*4882a593Smuzhiyun #include "xilinx-vtc.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define XVTC_CONTROL_FIELD_ID_POL_SRC (1 << 26)
22*4882a593Smuzhiyun #define XVTC_CONTROL_ACTIVE_CHROMA_POL_SRC (1 << 25)
23*4882a593Smuzhiyun #define XVTC_CONTROL_ACTIVE_VIDEO_POL_SRC (1 << 24)
24*4882a593Smuzhiyun #define XVTC_CONTROL_HSYNC_POL_SRC (1 << 23)
25*4882a593Smuzhiyun #define XVTC_CONTROL_VSYNC_POL_SRC (1 << 22)
26*4882a593Smuzhiyun #define XVTC_CONTROL_HBLANK_POL_SRC (1 << 21)
27*4882a593Smuzhiyun #define XVTC_CONTROL_VBLANK_POL_SRC (1 << 20)
28*4882a593Smuzhiyun #define XVTC_CONTROL_CHROMA_SRC (1 << 18)
29*4882a593Smuzhiyun #define XVTC_CONTROL_VBLANK_HOFF_SRC (1 << 17)
30*4882a593Smuzhiyun #define XVTC_CONTROL_VSYNC_END_SRC (1 << 16)
31*4882a593Smuzhiyun #define XVTC_CONTROL_VSYNC_START_SRC (1 << 15)
32*4882a593Smuzhiyun #define XVTC_CONTROL_ACTIVE_VSIZE_SRC (1 << 14)
33*4882a593Smuzhiyun #define XVTC_CONTROL_FRAME_VSIZE_SRC (1 << 13)
34*4882a593Smuzhiyun #define XVTC_CONTROL_HSYNC_END_SRC (1 << 11)
35*4882a593Smuzhiyun #define XVTC_CONTROL_HSYNC_START_SRC (1 << 10)
36*4882a593Smuzhiyun #define XVTC_CONTROL_ACTIVE_HSIZE_SRC (1 << 9)
37*4882a593Smuzhiyun #define XVTC_CONTROL_FRAME_HSIZE_SRC (1 << 8)
38*4882a593Smuzhiyun #define XVTC_CONTROL_SYNC_ENABLE (1 << 5)
39*4882a593Smuzhiyun #define XVTC_CONTROL_DET_ENABLE (1 << 3)
40*4882a593Smuzhiyun #define XVTC_CONTROL_GEN_ENABLE (1 << 2)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define XVTC_STATUS_FSYNC(n) ((n) << 16)
43*4882a593Smuzhiyun #define XVTC_STATUS_GEN_ACTIVE_VIDEO (1 << 13)
44*4882a593Smuzhiyun #define XVTC_STATUS_GEN_VBLANK (1 << 12)
45*4882a593Smuzhiyun #define XVTC_STATUS_DET_ACTIVE_VIDEO (1 << 11)
46*4882a593Smuzhiyun #define XVTC_STATUS_DET_VBLANK (1 << 10)
47*4882a593Smuzhiyun #define XVTC_STATUS_LOCK_LOSS (1 << 9)
48*4882a593Smuzhiyun #define XVTC_STATUS_LOCK (1 << 8)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define XVTC_ERROR_ACTIVE_CHROMA_LOCK (1 << 21)
51*4882a593Smuzhiyun #define XVTC_ERROR_ACTIVE_VIDEO_LOCK (1 << 20)
52*4882a593Smuzhiyun #define XVTC_ERROR_HSYNC_LOCK (1 << 19)
53*4882a593Smuzhiyun #define XVTC_ERROR_VSYNC_LOCK (1 << 18)
54*4882a593Smuzhiyun #define XVTC_ERROR_HBLANK_LOCK (1 << 17)
55*4882a593Smuzhiyun #define XVTC_ERROR_VBLANK_LOCK (1 << 16)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define XVTC_IRQ_ENABLE_FSYNC(n) ((n) << 16)
58*4882a593Smuzhiyun #define XVTC_IRQ_ENABLE_GEN_ACTIVE_VIDEO (1 << 13)
59*4882a593Smuzhiyun #define XVTC_IRQ_ENABLE_GEN_VBLANK (1 << 12)
60*4882a593Smuzhiyun #define XVTC_IRQ_ENABLE_DET_ACTIVE_VIDEO (1 << 11)
61*4882a593Smuzhiyun #define XVTC_IRQ_ENABLE_DET_VBLANK (1 << 10)
62*4882a593Smuzhiyun #define XVTC_IRQ_ENABLE_LOCK_LOSS (1 << 9)
63*4882a593Smuzhiyun #define XVTC_IRQ_ENABLE_LOCK (1 << 8)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * The following registers exist in two blocks, one at 0x0020 for the detector
67*4882a593Smuzhiyun * and one at 0x0060 for the generator.
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define XVTC_DETECTOR_OFFSET 0x0020
71*4882a593Smuzhiyun #define XVTC_GENERATOR_OFFSET 0x0060
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define XVTC_ACTIVE_SIZE 0x0000
74*4882a593Smuzhiyun #define XVTC_ACTIVE_VSIZE_SHIFT 16
75*4882a593Smuzhiyun #define XVTC_ACTIVE_VSIZE_MASK (0x1fff << 16)
76*4882a593Smuzhiyun #define XVTC_ACTIVE_HSIZE_SHIFT 0
77*4882a593Smuzhiyun #define XVTC_ACTIVE_HSIZE_MASK (0x1fff << 0)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define XVTC_TIMING_STATUS 0x0004
80*4882a593Smuzhiyun #define XVTC_TIMING_STATUS_ACTIVE_VIDEO (1 << 2)
81*4882a593Smuzhiyun #define XVTC_TIMING_STATUS_VBLANK (1 << 1)
82*4882a593Smuzhiyun #define XVTC_TIMING_STATUS_LOCKED (1 << 0)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define XVTC_ENCODING 0x0008
85*4882a593Smuzhiyun #define XVTC_ENCODING_CHROMA_PARITY_SHIFT 8
86*4882a593Smuzhiyun #define XVTC_ENCODING_CHROMA_PARITY_MASK (3 << 8)
87*4882a593Smuzhiyun #define XVTC_ENCODING_CHROMA_PARITY_EVEN_ALL (0 << 8)
88*4882a593Smuzhiyun #define XVTC_ENCODING_CHROMA_PARITY_ODD_ALL (1 << 8)
89*4882a593Smuzhiyun #define XVTC_ENCODING_CHROMA_PARITY_EVEN_EVEN (2 << 8)
90*4882a593Smuzhiyun #define XVTC_ENCODING_CHROMA_PARITY_ODD_EVEN (3 << 8)
91*4882a593Smuzhiyun #define XVTC_ENCODING_VIDEO_FORMAT_SHIFT 0
92*4882a593Smuzhiyun #define XVTC_ENCODING_VIDEO_FORMAT_MASK (0xf << 0)
93*4882a593Smuzhiyun #define XVTC_ENCODING_VIDEO_FORMAT_YUV422 (0 << 0)
94*4882a593Smuzhiyun #define XVTC_ENCODING_VIDEO_FORMAT_YUV444 (1 << 0)
95*4882a593Smuzhiyun #define XVTC_ENCODING_VIDEO_FORMAT_RGB (2 << 0)
96*4882a593Smuzhiyun #define XVTC_ENCODING_VIDEO_FORMAT_YUV420 (3 << 0)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define XVTC_POLARITY 0x000c
99*4882a593Smuzhiyun #define XVTC_POLARITY_ACTIVE_CHROMA_POL (1 << 5)
100*4882a593Smuzhiyun #define XVTC_POLARITY_ACTIVE_VIDEO_POL (1 << 4)
101*4882a593Smuzhiyun #define XVTC_POLARITY_HSYNC_POL (1 << 3)
102*4882a593Smuzhiyun #define XVTC_POLARITY_VSYNC_POL (1 << 2)
103*4882a593Smuzhiyun #define XVTC_POLARITY_HBLANK_POL (1 << 1)
104*4882a593Smuzhiyun #define XVTC_POLARITY_VBLANK_POL (1 << 0)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define XVTC_HSIZE 0x0010
107*4882a593Smuzhiyun #define XVTC_HSIZE_MASK (0x1fff << 0)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define XVTC_VSIZE 0x0014
110*4882a593Smuzhiyun #define XVTC_VSIZE_MASK (0x1fff << 0)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define XVTC_HSYNC 0x0018
113*4882a593Smuzhiyun #define XVTC_HSYNC_END_SHIFT 16
114*4882a593Smuzhiyun #define XVTC_HSYNC_END_MASK (0x1fff << 16)
115*4882a593Smuzhiyun #define XVTC_HSYNC_START_SHIFT 0
116*4882a593Smuzhiyun #define XVTC_HSYNC_START_MASK (0x1fff << 0)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define XVTC_F0_VBLANK_H 0x001c
119*4882a593Smuzhiyun #define XVTC_F0_VBLANK_HEND_SHIFT 16
120*4882a593Smuzhiyun #define XVTC_F0_VBLANK_HEND_MASK (0x1fff << 16)
121*4882a593Smuzhiyun #define XVTC_F0_VBLANK_HSTART_SHIFT 0
122*4882a593Smuzhiyun #define XVTC_F0_VBLANK_HSTART_MASK (0x1fff << 0)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define XVTC_F0_VSYNC_V 0x0020
125*4882a593Smuzhiyun #define XVTC_F0_VSYNC_VEND_SHIFT 16
126*4882a593Smuzhiyun #define XVTC_F0_VSYNC_VEND_MASK (0x1fff << 16)
127*4882a593Smuzhiyun #define XVTC_F0_VSYNC_VSTART_SHIFT 0
128*4882a593Smuzhiyun #define XVTC_F0_VSYNC_VSTART_MASK (0x1fff << 0)
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define XVTC_F0_VSYNC_H 0x0024
131*4882a593Smuzhiyun #define XVTC_F0_VSYNC_HEND_SHIFT 16
132*4882a593Smuzhiyun #define XVTC_F0_VSYNC_HEND_MASK (0x1fff << 16)
133*4882a593Smuzhiyun #define XVTC_F0_VSYNC_HSTART_SHIFT 0
134*4882a593Smuzhiyun #define XVTC_F0_VSYNC_HSTART_MASK (0x1fff << 0)
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define XVTC_FRAME_SYNC_CONFIG(n) (0x0100 + 4 * (n))
137*4882a593Smuzhiyun #define XVTC_FRAME_SYNC_V_START_SHIFT 16
138*4882a593Smuzhiyun #define XVTC_FRAME_SYNC_V_START_MASK (0x1fff << 16)
139*4882a593Smuzhiyun #define XVTC_FRAME_SYNC_H_START_SHIFT 0
140*4882a593Smuzhiyun #define XVTC_FRAME_SYNC_H_START_MASK (0x1fff << 0)
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define XVTC_GENERATOR_GLOBAL_DELAY 0x0104
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /**
145*4882a593Smuzhiyun * struct xvtc_device - Xilinx Video Timing Controller device structure
146*4882a593Smuzhiyun * @xvip: Xilinx Video IP device
147*4882a593Smuzhiyun * @list: entry in the global VTC list
148*4882a593Smuzhiyun * @has_detector: the VTC has a timing detector
149*4882a593Smuzhiyun * @has_generator: the VTC has a timing generator
150*4882a593Smuzhiyun * @config: generator timings configuration
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun struct xvtc_device {
153*4882a593Smuzhiyun struct xvip_device xvip;
154*4882a593Smuzhiyun struct list_head list;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun bool has_detector;
157*4882a593Smuzhiyun bool has_generator;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun struct xvtc_config config;
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static LIST_HEAD(xvtc_list);
163*4882a593Smuzhiyun static DEFINE_MUTEX(xvtc_lock);
164*4882a593Smuzhiyun
xvtc_gen_write(struct xvtc_device * xvtc,u32 addr,u32 value)165*4882a593Smuzhiyun static inline void xvtc_gen_write(struct xvtc_device *xvtc, u32 addr, u32 value)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun xvip_write(&xvtc->xvip, XVTC_GENERATOR_OFFSET + addr, value);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
171*4882a593Smuzhiyun * Generator Operations
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun
xvtc_generator_start(struct xvtc_device * xvtc,const struct xvtc_config * config)174*4882a593Smuzhiyun int xvtc_generator_start(struct xvtc_device *xvtc,
175*4882a593Smuzhiyun const struct xvtc_config *config)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun int ret;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (!xvtc->has_generator)
180*4882a593Smuzhiyun return -ENXIO;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun ret = clk_prepare_enable(xvtc->xvip.clk);
183*4882a593Smuzhiyun if (ret < 0)
184*4882a593Smuzhiyun return ret;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* We don't care about the chroma active signal, encoding parameters are
187*4882a593Smuzhiyun * not important for now.
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun xvtc_gen_write(xvtc, XVTC_POLARITY,
190*4882a593Smuzhiyun XVTC_POLARITY_ACTIVE_CHROMA_POL |
191*4882a593Smuzhiyun XVTC_POLARITY_ACTIVE_VIDEO_POL |
192*4882a593Smuzhiyun XVTC_POLARITY_HSYNC_POL | XVTC_POLARITY_VSYNC_POL |
193*4882a593Smuzhiyun XVTC_POLARITY_HBLANK_POL | XVTC_POLARITY_VBLANK_POL);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* Hardcode the polarity to active high, as required by the video in to
196*4882a593Smuzhiyun * AXI4-stream core.
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun xvtc_gen_write(xvtc, XVTC_ENCODING, 0);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Configure the timings. The VBLANK and VSYNC signals assertion and
201*4882a593Smuzhiyun * deassertion are hardcoded to the first pixel of the line.
202*4882a593Smuzhiyun */
203*4882a593Smuzhiyun xvtc_gen_write(xvtc, XVTC_ACTIVE_SIZE,
204*4882a593Smuzhiyun (config->vblank_start << XVTC_ACTIVE_VSIZE_SHIFT) |
205*4882a593Smuzhiyun (config->hblank_start << XVTC_ACTIVE_HSIZE_SHIFT));
206*4882a593Smuzhiyun xvtc_gen_write(xvtc, XVTC_HSIZE, config->hsize);
207*4882a593Smuzhiyun xvtc_gen_write(xvtc, XVTC_VSIZE, config->vsize);
208*4882a593Smuzhiyun xvtc_gen_write(xvtc, XVTC_HSYNC,
209*4882a593Smuzhiyun (config->hsync_end << XVTC_HSYNC_END_SHIFT) |
210*4882a593Smuzhiyun (config->hsync_start << XVTC_HSYNC_START_SHIFT));
211*4882a593Smuzhiyun xvtc_gen_write(xvtc, XVTC_F0_VBLANK_H, 0);
212*4882a593Smuzhiyun xvtc_gen_write(xvtc, XVTC_F0_VSYNC_V,
213*4882a593Smuzhiyun (config->vsync_end << XVTC_F0_VSYNC_VEND_SHIFT) |
214*4882a593Smuzhiyun (config->vsync_start << XVTC_F0_VSYNC_VSTART_SHIFT));
215*4882a593Smuzhiyun xvtc_gen_write(xvtc, XVTC_F0_VSYNC_H, 0);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Enable the generator. Set the source of all generator parameters to
218*4882a593Smuzhiyun * generator registers.
219*4882a593Smuzhiyun */
220*4882a593Smuzhiyun xvip_write(&xvtc->xvip, XVIP_CTRL_CONTROL,
221*4882a593Smuzhiyun XVTC_CONTROL_ACTIVE_CHROMA_POL_SRC |
222*4882a593Smuzhiyun XVTC_CONTROL_ACTIVE_VIDEO_POL_SRC |
223*4882a593Smuzhiyun XVTC_CONTROL_HSYNC_POL_SRC | XVTC_CONTROL_VSYNC_POL_SRC |
224*4882a593Smuzhiyun XVTC_CONTROL_HBLANK_POL_SRC | XVTC_CONTROL_VBLANK_POL_SRC |
225*4882a593Smuzhiyun XVTC_CONTROL_CHROMA_SRC | XVTC_CONTROL_VBLANK_HOFF_SRC |
226*4882a593Smuzhiyun XVTC_CONTROL_VSYNC_END_SRC | XVTC_CONTROL_VSYNC_START_SRC |
227*4882a593Smuzhiyun XVTC_CONTROL_ACTIVE_VSIZE_SRC |
228*4882a593Smuzhiyun XVTC_CONTROL_FRAME_VSIZE_SRC | XVTC_CONTROL_HSYNC_END_SRC |
229*4882a593Smuzhiyun XVTC_CONTROL_HSYNC_START_SRC |
230*4882a593Smuzhiyun XVTC_CONTROL_ACTIVE_HSIZE_SRC |
231*4882a593Smuzhiyun XVTC_CONTROL_FRAME_HSIZE_SRC | XVTC_CONTROL_GEN_ENABLE |
232*4882a593Smuzhiyun XVIP_CTRL_CONTROL_REG_UPDATE);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(xvtc_generator_start);
237*4882a593Smuzhiyun
xvtc_generator_stop(struct xvtc_device * xvtc)238*4882a593Smuzhiyun int xvtc_generator_stop(struct xvtc_device *xvtc)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun if (!xvtc->has_generator)
241*4882a593Smuzhiyun return -ENXIO;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun xvip_write(&xvtc->xvip, XVIP_CTRL_CONTROL, 0);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun clk_disable_unprepare(xvtc->xvip.clk);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(xvtc_generator_stop);
250*4882a593Smuzhiyun
xvtc_of_get(struct device_node * np)251*4882a593Smuzhiyun struct xvtc_device *xvtc_of_get(struct device_node *np)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct device_node *xvtc_node;
254*4882a593Smuzhiyun struct xvtc_device *found = NULL;
255*4882a593Smuzhiyun struct xvtc_device *xvtc;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (!of_find_property(np, "xlnx,vtc", NULL))
258*4882a593Smuzhiyun return NULL;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun xvtc_node = of_parse_phandle(np, "xlnx,vtc", 0);
261*4882a593Smuzhiyun if (xvtc_node == NULL)
262*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun mutex_lock(&xvtc_lock);
265*4882a593Smuzhiyun list_for_each_entry(xvtc, &xvtc_list, list) {
266*4882a593Smuzhiyun if (xvtc->xvip.dev->of_node == xvtc_node) {
267*4882a593Smuzhiyun found = xvtc;
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun mutex_unlock(&xvtc_lock);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun of_node_put(xvtc_node);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (!found)
276*4882a593Smuzhiyun return ERR_PTR(-EPROBE_DEFER);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return found;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(xvtc_of_get);
281*4882a593Smuzhiyun
xvtc_put(struct xvtc_device * xvtc)282*4882a593Smuzhiyun void xvtc_put(struct xvtc_device *xvtc)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(xvtc_put);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
288*4882a593Smuzhiyun * Registration and Unregistration
289*4882a593Smuzhiyun */
290*4882a593Smuzhiyun
xvtc_register_device(struct xvtc_device * xvtc)291*4882a593Smuzhiyun static void xvtc_register_device(struct xvtc_device *xvtc)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun mutex_lock(&xvtc_lock);
294*4882a593Smuzhiyun list_add_tail(&xvtc->list, &xvtc_list);
295*4882a593Smuzhiyun mutex_unlock(&xvtc_lock);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
xvtc_unregister_device(struct xvtc_device * xvtc)298*4882a593Smuzhiyun static void xvtc_unregister_device(struct xvtc_device *xvtc)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun mutex_lock(&xvtc_lock);
301*4882a593Smuzhiyun list_del(&xvtc->list);
302*4882a593Smuzhiyun mutex_unlock(&xvtc_lock);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
306*4882a593Smuzhiyun * Platform Device Driver
307*4882a593Smuzhiyun */
308*4882a593Smuzhiyun
xvtc_parse_of(struct xvtc_device * xvtc)309*4882a593Smuzhiyun static int xvtc_parse_of(struct xvtc_device *xvtc)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun struct device_node *node = xvtc->xvip.dev->of_node;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun xvtc->has_detector = of_property_read_bool(node, "xlnx,detector");
314*4882a593Smuzhiyun xvtc->has_generator = of_property_read_bool(node, "xlnx,generator");
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
xvtc_probe(struct platform_device * pdev)319*4882a593Smuzhiyun static int xvtc_probe(struct platform_device *pdev)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct xvtc_device *xvtc;
322*4882a593Smuzhiyun int ret;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun xvtc = devm_kzalloc(&pdev->dev, sizeof(*xvtc), GFP_KERNEL);
325*4882a593Smuzhiyun if (!xvtc)
326*4882a593Smuzhiyun return -ENOMEM;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun xvtc->xvip.dev = &pdev->dev;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun ret = xvtc_parse_of(xvtc);
331*4882a593Smuzhiyun if (ret < 0)
332*4882a593Smuzhiyun return ret;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun ret = xvip_init_resources(&xvtc->xvip);
335*4882a593Smuzhiyun if (ret < 0)
336*4882a593Smuzhiyun return ret;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun platform_set_drvdata(pdev, xvtc);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun xvip_print_version(&xvtc->xvip);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun xvtc_register_device(xvtc);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
xvtc_remove(struct platform_device * pdev)347*4882a593Smuzhiyun static int xvtc_remove(struct platform_device *pdev)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun struct xvtc_device *xvtc = platform_get_drvdata(pdev);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun xvtc_unregister_device(xvtc);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun xvip_cleanup_resources(&xvtc->xvip);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun static const struct of_device_id xvtc_of_id_table[] = {
359*4882a593Smuzhiyun { .compatible = "xlnx,v-tc-6.1" },
360*4882a593Smuzhiyun { }
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xvtc_of_id_table);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static struct platform_driver xvtc_driver = {
365*4882a593Smuzhiyun .driver = {
366*4882a593Smuzhiyun .name = "xilinx-vtc",
367*4882a593Smuzhiyun .of_match_table = xvtc_of_id_table,
368*4882a593Smuzhiyun },
369*4882a593Smuzhiyun .probe = xvtc_probe,
370*4882a593Smuzhiyun .remove = xvtc_remove,
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun module_platform_driver(xvtc_driver);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun MODULE_AUTHOR("Laurent Pinchart <laurent.pinchart@ideasonboard.com>");
376*4882a593Smuzhiyun MODULE_DESCRIPTION("Xilinx Video Timing Controller Driver");
377*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
378