xref: /OK3568_Linux_fs/kernel/drivers/media/platform/vsp1/vsp1_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * vsp1_regs.h  --  R-Car VSP1 Registers Definitions
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013 Renesas Electronics Corporation
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com)
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __VSP1_REGS_H__
11*4882a593Smuzhiyun #define __VSP1_REGS_H__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
14*4882a593Smuzhiyun  * General Control Registers
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define VI6_CMD(n)			(0x0000 + (n) * 4)
18*4882a593Smuzhiyun #define VI6_CMD_UPDHDR			BIT(4)
19*4882a593Smuzhiyun #define VI6_CMD_STRCMD			BIT(0)
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define VI6_CLK_DCSWT			0x0018
22*4882a593Smuzhiyun #define VI6_CLK_DCSWT_CSTPW_MASK	(0xff << 8)
23*4882a593Smuzhiyun #define VI6_CLK_DCSWT_CSTPW_SHIFT	8
24*4882a593Smuzhiyun #define VI6_CLK_DCSWT_CSTRW_MASK	(0xff << 0)
25*4882a593Smuzhiyun #define VI6_CLK_DCSWT_CSTRW_SHIFT	0
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define VI6_SRESET			0x0028
28*4882a593Smuzhiyun #define VI6_SRESET_SRTS(n)		BIT(n)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define VI6_STATUS			0x0038
31*4882a593Smuzhiyun #define VI6_STATUS_FLD_STD(n)		BIT((n) + 28)
32*4882a593Smuzhiyun #define VI6_STATUS_SYS_ACT(n)		BIT((n) + 8)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define VI6_WPF_IRQ_ENB(n)		(0x0048 + (n) * 12)
35*4882a593Smuzhiyun #define VI6_WFP_IRQ_ENB_DFEE		BIT(1)
36*4882a593Smuzhiyun #define VI6_WFP_IRQ_ENB_FREE		BIT(0)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define VI6_WPF_IRQ_STA(n)		(0x004c + (n) * 12)
39*4882a593Smuzhiyun #define VI6_WFP_IRQ_STA_DFE		BIT(1)
40*4882a593Smuzhiyun #define VI6_WFP_IRQ_STA_FRE		BIT(0)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define VI6_DISP_IRQ_ENB(n)		(0x0078 + (n) * 60)
43*4882a593Smuzhiyun #define VI6_DISP_IRQ_ENB_DSTE		BIT(8)
44*4882a593Smuzhiyun #define VI6_DISP_IRQ_ENB_MAEE		BIT(5)
45*4882a593Smuzhiyun #define VI6_DISP_IRQ_ENB_LNEE(n)	BIT(n)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define VI6_DISP_IRQ_STA(n)		(0x007c + (n) * 60)
48*4882a593Smuzhiyun #define VI6_DISP_IRQ_STA_DST		BIT(8)
49*4882a593Smuzhiyun #define VI6_DISP_IRQ_STA_MAE		BIT(5)
50*4882a593Smuzhiyun #define VI6_DISP_IRQ_STA_LNE(n)		BIT(n)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define VI6_WPF_LINE_COUNT(n)		(0x0084 + (n) * 4)
53*4882a593Smuzhiyun #define VI6_WPF_LINE_COUNT_MASK		(0x1fffff << 0)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
56*4882a593Smuzhiyun  * Display List Control Registers
57*4882a593Smuzhiyun  */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define VI6_DL_CTRL			0x0100
60*4882a593Smuzhiyun #define VI6_DL_CTRL_AR_WAIT_MASK	(0xffff << 16)
61*4882a593Smuzhiyun #define VI6_DL_CTRL_AR_WAIT_SHIFT	16
62*4882a593Smuzhiyun #define VI6_DL_CTRL_DC2			BIT(12)
63*4882a593Smuzhiyun #define VI6_DL_CTRL_DC1			BIT(8)
64*4882a593Smuzhiyun #define VI6_DL_CTRL_DC0			BIT(4)
65*4882a593Smuzhiyun #define VI6_DL_CTRL_CFM0		BIT(2)
66*4882a593Smuzhiyun #define VI6_DL_CTRL_NH0			BIT(1)
67*4882a593Smuzhiyun #define VI6_DL_CTRL_DLE			BIT(0)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define VI6_DL_HDR_ADDR(n)		(0x0104 + (n) * 4)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define VI6_DL_SWAP			0x0114
72*4882a593Smuzhiyun #define VI6_DL_SWAP_LWS			BIT(2)
73*4882a593Smuzhiyun #define VI6_DL_SWAP_WDS			BIT(1)
74*4882a593Smuzhiyun #define VI6_DL_SWAP_BTS			BIT(0)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define VI6_DL_EXT_CTRL(n)		(0x011c + (n) * 36)
77*4882a593Smuzhiyun #define VI6_DL_EXT_CTRL_NWE		BIT(16)
78*4882a593Smuzhiyun #define VI6_DL_EXT_CTRL_POLINT_MASK	(0x3f << 8)
79*4882a593Smuzhiyun #define VI6_DL_EXT_CTRL_POLINT_SHIFT	8
80*4882a593Smuzhiyun #define VI6_DL_EXT_CTRL_DLPRI		BIT(5)
81*4882a593Smuzhiyun #define VI6_DL_EXT_CTRL_EXPRI		BIT(4)
82*4882a593Smuzhiyun #define VI6_DL_EXT_CTRL_EXT		BIT(0)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define VI6_DL_EXT_AUTOFLD_INT		BIT(0)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define VI6_DL_BODY_SIZE		0x0120
87*4882a593Smuzhiyun #define VI6_DL_BODY_SIZE_UPD		BIT(24)
88*4882a593Smuzhiyun #define VI6_DL_BODY_SIZE_BS_MASK	(0x1ffff << 0)
89*4882a593Smuzhiyun #define VI6_DL_BODY_SIZE_BS_SHIFT	0
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
92*4882a593Smuzhiyun  * RPF Control Registers
93*4882a593Smuzhiyun  */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define VI6_RPF_OFFSET			0x100
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define VI6_RPF_SRC_BSIZE		0x0300
98*4882a593Smuzhiyun #define VI6_RPF_SRC_BSIZE_BHSIZE_MASK	(0x1fff << 16)
99*4882a593Smuzhiyun #define VI6_RPF_SRC_BSIZE_BHSIZE_SHIFT	16
100*4882a593Smuzhiyun #define VI6_RPF_SRC_BSIZE_BVSIZE_MASK	(0x1fff << 0)
101*4882a593Smuzhiyun #define VI6_RPF_SRC_BSIZE_BVSIZE_SHIFT	0
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define VI6_RPF_SRC_ESIZE		0x0304
104*4882a593Smuzhiyun #define VI6_RPF_SRC_ESIZE_EHSIZE_MASK	(0x1fff << 16)
105*4882a593Smuzhiyun #define VI6_RPF_SRC_ESIZE_EHSIZE_SHIFT	16
106*4882a593Smuzhiyun #define VI6_RPF_SRC_ESIZE_EVSIZE_MASK	(0x1fff << 0)
107*4882a593Smuzhiyun #define VI6_RPF_SRC_ESIZE_EVSIZE_SHIFT	0
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define VI6_RPF_INFMT			0x0308
110*4882a593Smuzhiyun #define VI6_RPF_INFMT_VIR		BIT(28)
111*4882a593Smuzhiyun #define VI6_RPF_INFMT_CIPM		BIT(16)
112*4882a593Smuzhiyun #define VI6_RPF_INFMT_SPYCS		BIT(15)
113*4882a593Smuzhiyun #define VI6_RPF_INFMT_SPUVS		BIT(14)
114*4882a593Smuzhiyun #define VI6_RPF_INFMT_CEXT_ZERO		(0 << 12)
115*4882a593Smuzhiyun #define VI6_RPF_INFMT_CEXT_EXT		(1 << 12)
116*4882a593Smuzhiyun #define VI6_RPF_INFMT_CEXT_ONE		(2 << 12)
117*4882a593Smuzhiyun #define VI6_RPF_INFMT_CEXT_MASK		(3 << 12)
118*4882a593Smuzhiyun #define VI6_RPF_INFMT_RDTM_BT601	(0 << 9)
119*4882a593Smuzhiyun #define VI6_RPF_INFMT_RDTM_BT601_EXT	(1 << 9)
120*4882a593Smuzhiyun #define VI6_RPF_INFMT_RDTM_BT709	(2 << 9)
121*4882a593Smuzhiyun #define VI6_RPF_INFMT_RDTM_BT709_EXT	(3 << 9)
122*4882a593Smuzhiyun #define VI6_RPF_INFMT_RDTM_MASK		(7 << 9)
123*4882a593Smuzhiyun #define VI6_RPF_INFMT_CSC		BIT(8)
124*4882a593Smuzhiyun #define VI6_RPF_INFMT_RDFMT_MASK	(0x7f << 0)
125*4882a593Smuzhiyun #define VI6_RPF_INFMT_RDFMT_SHIFT	0
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define VI6_RPF_DSWAP			0x030c
128*4882a593Smuzhiyun #define VI6_RPF_DSWAP_A_LLS		BIT(11)
129*4882a593Smuzhiyun #define VI6_RPF_DSWAP_A_LWS		BIT(10)
130*4882a593Smuzhiyun #define VI6_RPF_DSWAP_A_WDS		BIT(9)
131*4882a593Smuzhiyun #define VI6_RPF_DSWAP_A_BTS		BIT(8)
132*4882a593Smuzhiyun #define VI6_RPF_DSWAP_P_LLS		BIT(3)
133*4882a593Smuzhiyun #define VI6_RPF_DSWAP_P_LWS		BIT(2)
134*4882a593Smuzhiyun #define VI6_RPF_DSWAP_P_WDS		BIT(1)
135*4882a593Smuzhiyun #define VI6_RPF_DSWAP_P_BTS		BIT(0)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define VI6_RPF_LOC			0x0310
138*4882a593Smuzhiyun #define VI6_RPF_LOC_HCOORD_MASK		(0x1fff << 16)
139*4882a593Smuzhiyun #define VI6_RPF_LOC_HCOORD_SHIFT	16
140*4882a593Smuzhiyun #define VI6_RPF_LOC_VCOORD_MASK		(0x1fff << 0)
141*4882a593Smuzhiyun #define VI6_RPF_LOC_VCOORD_SHIFT	0
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL		0x0314
144*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_ASEL_PACKED	(0 << 28)
145*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_ASEL_8B_PLANE	(1 << 28)
146*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_ASEL_SELECT	(2 << 28)
147*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_ASEL_1B_PLANE	(3 << 28)
148*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_ASEL_FIXED	(4 << 28)
149*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_ASEL_MASK	(7 << 28)
150*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_ASEL_SHIFT	28
151*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_IROP_MASK	(0xf << 24)
152*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_IROP_SHIFT	24
153*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_BSEL		BIT(23)
154*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_AEXT_ZERO	(0 << 18)
155*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_AEXT_EXT	(1 << 18)
156*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_AEXT_ONE	(2 << 18)
157*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_AEXT_MASK	(3 << 18)
158*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_ALPHA1_MASK	(0xff << 8)
159*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_ALPHA1_SHIFT	8
160*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_ALPHA0_MASK	(0xff << 0)
161*4882a593Smuzhiyun #define VI6_RPF_ALPH_SEL_ALPHA0_SHIFT	0
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define VI6_RPF_VRTCOL_SET		0x0318
164*4882a593Smuzhiyun #define VI6_RPF_VRTCOL_SET_LAYA_MASK	(0xff << 24)
165*4882a593Smuzhiyun #define VI6_RPF_VRTCOL_SET_LAYA_SHIFT	24
166*4882a593Smuzhiyun #define VI6_RPF_VRTCOL_SET_LAYR_MASK	(0xff << 16)
167*4882a593Smuzhiyun #define VI6_RPF_VRTCOL_SET_LAYR_SHIFT	16
168*4882a593Smuzhiyun #define VI6_RPF_VRTCOL_SET_LAYG_MASK	(0xff << 8)
169*4882a593Smuzhiyun #define VI6_RPF_VRTCOL_SET_LAYG_SHIFT	8
170*4882a593Smuzhiyun #define VI6_RPF_VRTCOL_SET_LAYB_MASK	(0xff << 0)
171*4882a593Smuzhiyun #define VI6_RPF_VRTCOL_SET_LAYB_SHIFT	0
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define VI6_RPF_MSK_CTRL		0x031c
174*4882a593Smuzhiyun #define VI6_RPF_MSK_CTRL_MSK_EN		BIT(24)
175*4882a593Smuzhiyun #define VI6_RPF_MSK_CTRL_MGR_MASK	(0xff << 16)
176*4882a593Smuzhiyun #define VI6_RPF_MSK_CTRL_MGR_SHIFT	16
177*4882a593Smuzhiyun #define VI6_RPF_MSK_CTRL_MGG_MASK	(0xff << 8)
178*4882a593Smuzhiyun #define VI6_RPF_MSK_CTRL_MGG_SHIFT	8
179*4882a593Smuzhiyun #define VI6_RPF_MSK_CTRL_MGB_MASK	(0xff << 0)
180*4882a593Smuzhiyun #define VI6_RPF_MSK_CTRL_MGB_SHIFT	0
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define VI6_RPF_MSK_SET0		0x0320
183*4882a593Smuzhiyun #define VI6_RPF_MSK_SET1		0x0324
184*4882a593Smuzhiyun #define VI6_RPF_MSK_SET_MSA_MASK	(0xff << 24)
185*4882a593Smuzhiyun #define VI6_RPF_MSK_SET_MSA_SHIFT	24
186*4882a593Smuzhiyun #define VI6_RPF_MSK_SET_MSR_MASK	(0xff << 16)
187*4882a593Smuzhiyun #define VI6_RPF_MSK_SET_MSR_SHIFT	16
188*4882a593Smuzhiyun #define VI6_RPF_MSK_SET_MSG_MASK	(0xff << 8)
189*4882a593Smuzhiyun #define VI6_RPF_MSK_SET_MSG_SHIFT	8
190*4882a593Smuzhiyun #define VI6_RPF_MSK_SET_MSB_MASK	(0xff << 0)
191*4882a593Smuzhiyun #define VI6_RPF_MSK_SET_MSB_SHIFT	0
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define VI6_RPF_CKEY_CTRL		0x0328
194*4882a593Smuzhiyun #define VI6_RPF_CKEY_CTRL_CV		BIT(4)
195*4882a593Smuzhiyun #define VI6_RPF_CKEY_CTRL_SAPE1		BIT(1)
196*4882a593Smuzhiyun #define VI6_RPF_CKEY_CTRL_SAPE0		BIT(0)
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define VI6_RPF_CKEY_SET0		0x032c
199*4882a593Smuzhiyun #define VI6_RPF_CKEY_SET1		0x0330
200*4882a593Smuzhiyun #define VI6_RPF_CKEY_SET_AP_MASK	(0xff << 24)
201*4882a593Smuzhiyun #define VI6_RPF_CKEY_SET_AP_SHIFT	24
202*4882a593Smuzhiyun #define VI6_RPF_CKEY_SET_R_MASK		(0xff << 16)
203*4882a593Smuzhiyun #define VI6_RPF_CKEY_SET_R_SHIFT	16
204*4882a593Smuzhiyun #define VI6_RPF_CKEY_SET_GY_MASK	(0xff << 8)
205*4882a593Smuzhiyun #define VI6_RPF_CKEY_SET_GY_SHIFT	8
206*4882a593Smuzhiyun #define VI6_RPF_CKEY_SET_B_MASK		(0xff << 0)
207*4882a593Smuzhiyun #define VI6_RPF_CKEY_SET_B_SHIFT	0
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define VI6_RPF_SRCM_PSTRIDE		0x0334
210*4882a593Smuzhiyun #define VI6_RPF_SRCM_PSTRIDE_Y_SHIFT	16
211*4882a593Smuzhiyun #define VI6_RPF_SRCM_PSTRIDE_C_SHIFT	0
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define VI6_RPF_SRCM_ASTRIDE		0x0338
214*4882a593Smuzhiyun #define VI6_RPF_SRCM_PSTRIDE_A_SHIFT	0
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define VI6_RPF_SRCM_ADDR_Y		0x033c
217*4882a593Smuzhiyun #define VI6_RPF_SRCM_ADDR_C0		0x0340
218*4882a593Smuzhiyun #define VI6_RPF_SRCM_ADDR_C1		0x0344
219*4882a593Smuzhiyun #define VI6_RPF_SRCM_ADDR_AI		0x0348
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define VI6_RPF_MULT_ALPHA		0x036c
222*4882a593Smuzhiyun #define VI6_RPF_MULT_ALPHA_A_MMD_NONE	(0 << 12)
223*4882a593Smuzhiyun #define VI6_RPF_MULT_ALPHA_A_MMD_RATIO	(1 << 12)
224*4882a593Smuzhiyun #define VI6_RPF_MULT_ALPHA_P_MMD_NONE	(0 << 8)
225*4882a593Smuzhiyun #define VI6_RPF_MULT_ALPHA_P_MMD_RATIO	(1 << 8)
226*4882a593Smuzhiyun #define VI6_RPF_MULT_ALPHA_P_MMD_IMAGE	(2 << 8)
227*4882a593Smuzhiyun #define VI6_RPF_MULT_ALPHA_P_MMD_BOTH	(3 << 8)
228*4882a593Smuzhiyun #define VI6_RPF_MULT_ALPHA_RATIO_MASK	(0xff << 0)
229*4882a593Smuzhiyun #define VI6_RPF_MULT_ALPHA_RATIO_SHIFT	0
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
232*4882a593Smuzhiyun  * WPF Control Registers
233*4882a593Smuzhiyun  */
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define VI6_WPF_OFFSET			0x100
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun #define VI6_WPF_SRCRPF			0x1000
238*4882a593Smuzhiyun #define VI6_WPF_SRCRPF_VIRACT_DIS	(0 << 28)
239*4882a593Smuzhiyun #define VI6_WPF_SRCRPF_VIRACT_SUB	(1 << 28)
240*4882a593Smuzhiyun #define VI6_WPF_SRCRPF_VIRACT_MST	(2 << 28)
241*4882a593Smuzhiyun #define VI6_WPF_SRCRPF_VIRACT_MASK	(3 << 28)
242*4882a593Smuzhiyun #define VI6_WPF_SRCRPF_VIRACT2_DIS	(0 << 24)
243*4882a593Smuzhiyun #define VI6_WPF_SRCRPF_VIRACT2_SUB	(1 << 24)
244*4882a593Smuzhiyun #define VI6_WPF_SRCRPF_VIRACT2_MST	(2 << 24)
245*4882a593Smuzhiyun #define VI6_WPF_SRCRPF_VIRACT2_MASK	(3 << 24)
246*4882a593Smuzhiyun #define VI6_WPF_SRCRPF_RPF_ACT_DIS(n)	(0 << ((n) * 2))
247*4882a593Smuzhiyun #define VI6_WPF_SRCRPF_RPF_ACT_SUB(n)	(1 << ((n) * 2))
248*4882a593Smuzhiyun #define VI6_WPF_SRCRPF_RPF_ACT_MST(n)	(2 << ((n) * 2))
249*4882a593Smuzhiyun #define VI6_WPF_SRCRPF_RPF_ACT_MASK(n)	(3 << ((n) * 2))
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #define VI6_WPF_HSZCLIP			0x1004
252*4882a593Smuzhiyun #define VI6_WPF_VSZCLIP			0x1008
253*4882a593Smuzhiyun #define VI6_WPF_SZCLIP_EN		BIT(28)
254*4882a593Smuzhiyun #define VI6_WPF_SZCLIP_OFST_MASK	(0xff << 16)
255*4882a593Smuzhiyun #define VI6_WPF_SZCLIP_OFST_SHIFT	16
256*4882a593Smuzhiyun #define VI6_WPF_SZCLIP_SIZE_MASK	(0xfff << 0)
257*4882a593Smuzhiyun #define VI6_WPF_SZCLIP_SIZE_SHIFT	0
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define VI6_WPF_OUTFMT			0x100c
260*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_PDV_MASK		(0xff << 24)
261*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_PDV_SHIFT	24
262*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_PXA		BIT(23)
263*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_ROT		BIT(18)
264*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_HFLP		BIT(17)
265*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_FLP		BIT(16)
266*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_SPYCS		BIT(15)
267*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_SPUVS		BIT(14)
268*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_DITH_DIS		(0 << 12)
269*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_DITH_EN		(3 << 12)
270*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_DITH_MASK	(3 << 12)
271*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_WRTM_BT601	(0 << 9)
272*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_WRTM_BT601_EXT	(1 << 9)
273*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_WRTM_BT709	(2 << 9)
274*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_WRTM_BT709_EXT	(3 << 9)
275*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_WRTM_MASK	(7 << 9)
276*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_CSC		BIT(8)
277*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_WRFMT_MASK	(0x7f << 0)
278*4882a593Smuzhiyun #define VI6_WPF_OUTFMT_WRFMT_SHIFT	0
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define VI6_WPF_DSWAP			0x1010
281*4882a593Smuzhiyun #define VI6_WPF_DSWAP_P_LLS		BIT(3)
282*4882a593Smuzhiyun #define VI6_WPF_DSWAP_P_LWS		BIT(2)
283*4882a593Smuzhiyun #define VI6_WPF_DSWAP_P_WDS		BIT(1)
284*4882a593Smuzhiyun #define VI6_WPF_DSWAP_P_BTS		BIT(0)
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define VI6_WPF_RNDCTRL			0x1014
287*4882a593Smuzhiyun #define VI6_WPF_RNDCTRL_CBRM		BIT(28)
288*4882a593Smuzhiyun #define VI6_WPF_RNDCTRL_ABRM_TRUNC	(0 << 24)
289*4882a593Smuzhiyun #define VI6_WPF_RNDCTRL_ABRM_ROUND	(1 << 24)
290*4882a593Smuzhiyun #define VI6_WPF_RNDCTRL_ABRM_THRESH	(2 << 24)
291*4882a593Smuzhiyun #define VI6_WPF_RNDCTRL_ABRM_MASK	(3 << 24)
292*4882a593Smuzhiyun #define VI6_WPF_RNDCTRL_ATHRESH_MASK	(0xff << 16)
293*4882a593Smuzhiyun #define VI6_WPF_RNDCTRL_ATHRESH_SHIFT	16
294*4882a593Smuzhiyun #define VI6_WPF_RNDCTRL_CLMD_FULL	(0 << 12)
295*4882a593Smuzhiyun #define VI6_WPF_RNDCTRL_CLMD_CLIP	(1 << 12)
296*4882a593Smuzhiyun #define VI6_WPF_RNDCTRL_CLMD_EXT	(2 << 12)
297*4882a593Smuzhiyun #define VI6_WPF_RNDCTRL_CLMD_MASK	(3 << 12)
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define VI6_WPF_ROT_CTRL		0x1018
300*4882a593Smuzhiyun #define VI6_WPF_ROT_CTRL_LN16		BIT(17)
301*4882a593Smuzhiyun #define VI6_WPF_ROT_CTRL_LMEM_WD_MASK	(0x1fff << 0)
302*4882a593Smuzhiyun #define VI6_WPF_ROT_CTRL_LMEM_WD_SHIFT	0
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #define VI6_WPF_DSTM_STRIDE_Y		0x101c
305*4882a593Smuzhiyun #define VI6_WPF_DSTM_STRIDE_C		0x1020
306*4882a593Smuzhiyun #define VI6_WPF_DSTM_ADDR_Y		0x1024
307*4882a593Smuzhiyun #define VI6_WPF_DSTM_ADDR_C0		0x1028
308*4882a593Smuzhiyun #define VI6_WPF_DSTM_ADDR_C1		0x102c
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #define VI6_WPF_WRBCK_CTRL(n)		(0x1034 + (n) * 0x100)
311*4882a593Smuzhiyun #define VI6_WPF_WRBCK_CTRL_WBMD		BIT(0)
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
314*4882a593Smuzhiyun  * UIF Control Registers
315*4882a593Smuzhiyun  */
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define VI6_UIF_OFFSET			0x100
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMCR		0x1c00
320*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMCR_CMPRU	BIT(16)
321*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMCR_CMPR	BIT(0)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMSTR		0x1c04
324*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMSTR_CMPPRE	BIT(1)
325*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMSTR_CMPST	BIT(0)
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMCLSTR	0x1c08
328*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMCLSTR_CMPCLPRE	BIT(1)
329*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMCLSTR_CMPCLST	BIT(0)
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMIENR		0x1c0c
332*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMIENR_CMPPREIEN	BIT(1)
333*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMIENR_CMPIEN		BIT(0)
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMMDR		0x1c10
336*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMMDR_INTHRH(n)	((n) << 16)
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMPMR		0x1c14
339*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMPMR_CMPDFF(n)	((n) << 17)
340*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMPMR_CMPDFA(n)	((n) << 8)
341*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMPMR_CMPDAUF		BIT(7)
342*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMPMR_SEL(n)		((n) << 0)
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMECRCR	0x1c18
345*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMCCRCR	0x1c1c
346*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMSPXR		0x1c20
347*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMSPYR		0x1c24
348*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMSZXR		0x1c28
349*4882a593Smuzhiyun #define VI6_UIF_DISCOM_DOCMSZYR		0x1c2c
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
352*4882a593Smuzhiyun  * DPR Control Registers
353*4882a593Smuzhiyun  */
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun #define VI6_DPR_RPF_ROUTE(n)		(0x2000 + (n) * 4)
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #define VI6_DPR_WPF_FPORCH(n)		(0x2014 + (n) * 4)
358*4882a593Smuzhiyun #define VI6_DPR_WPF_FPORCH_FP_WPFN	(5 << 8)
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #define VI6_DPR_SRU_ROUTE		0x2024
361*4882a593Smuzhiyun #define VI6_DPR_UDS_ROUTE(n)		(0x2028 + (n) * 4)
362*4882a593Smuzhiyun #define VI6_DPR_LUT_ROUTE		0x203c
363*4882a593Smuzhiyun #define VI6_DPR_CLU_ROUTE		0x2040
364*4882a593Smuzhiyun #define VI6_DPR_HST_ROUTE		0x2044
365*4882a593Smuzhiyun #define VI6_DPR_HSI_ROUTE		0x2048
366*4882a593Smuzhiyun #define VI6_DPR_BRU_ROUTE		0x204c
367*4882a593Smuzhiyun #define VI6_DPR_ILV_BRS_ROUTE		0x2050
368*4882a593Smuzhiyun #define VI6_DPR_ROUTE_BRSSEL		BIT(28)
369*4882a593Smuzhiyun #define VI6_DPR_ROUTE_FXA_MASK		(0xff << 16)
370*4882a593Smuzhiyun #define VI6_DPR_ROUTE_FXA_SHIFT		16
371*4882a593Smuzhiyun #define VI6_DPR_ROUTE_FP_MASK		(0x3f << 8)
372*4882a593Smuzhiyun #define VI6_DPR_ROUTE_FP_SHIFT		8
373*4882a593Smuzhiyun #define VI6_DPR_ROUTE_RT_MASK		(0x3f << 0)
374*4882a593Smuzhiyun #define VI6_DPR_ROUTE_RT_SHIFT		0
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun #define VI6_DPR_HGO_SMPPT		0x2054
377*4882a593Smuzhiyun #define VI6_DPR_HGT_SMPPT		0x2058
378*4882a593Smuzhiyun #define VI6_DPR_SMPPT_TGW_MASK		(7 << 8)
379*4882a593Smuzhiyun #define VI6_DPR_SMPPT_TGW_SHIFT		8
380*4882a593Smuzhiyun #define VI6_DPR_SMPPT_PT_MASK		(0x3f << 0)
381*4882a593Smuzhiyun #define VI6_DPR_SMPPT_PT_SHIFT		0
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #define VI6_DPR_UIF_ROUTE(n)		(0x2074 + (n) * 4)
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun #define VI6_DPR_NODE_RPF(n)		(n)
386*4882a593Smuzhiyun #define VI6_DPR_NODE_UIF(n)		(12 + (n))
387*4882a593Smuzhiyun #define VI6_DPR_NODE_SRU		16
388*4882a593Smuzhiyun #define VI6_DPR_NODE_UDS(n)		(17 + (n))
389*4882a593Smuzhiyun #define VI6_DPR_NODE_LUT		22
390*4882a593Smuzhiyun #define VI6_DPR_NODE_BRU_IN(n)		(((n) <= 3) ? 23 + (n) : 49)
391*4882a593Smuzhiyun #define VI6_DPR_NODE_BRU_OUT		27
392*4882a593Smuzhiyun #define VI6_DPR_NODE_CLU		29
393*4882a593Smuzhiyun #define VI6_DPR_NODE_HST		30
394*4882a593Smuzhiyun #define VI6_DPR_NODE_HSI		31
395*4882a593Smuzhiyun #define VI6_DPR_NODE_BRS_IN(n)		(38 + (n))
396*4882a593Smuzhiyun #define VI6_DPR_NODE_LIF		55		/* Gen2 only */
397*4882a593Smuzhiyun #define VI6_DPR_NODE_WPF(n)		(56 + (n))
398*4882a593Smuzhiyun #define VI6_DPR_NODE_UNUSED		63
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
401*4882a593Smuzhiyun  * SRU Control Registers
402*4882a593Smuzhiyun  */
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #define VI6_SRU_CTRL0			0x2200
405*4882a593Smuzhiyun #define VI6_SRU_CTRL0_PARAM0_MASK	(0x1ff << 16)
406*4882a593Smuzhiyun #define VI6_SRU_CTRL0_PARAM0_SHIFT	16
407*4882a593Smuzhiyun #define VI6_SRU_CTRL0_PARAM1_MASK	(0x1f << 8)
408*4882a593Smuzhiyun #define VI6_SRU_CTRL0_PARAM1_SHIFT	8
409*4882a593Smuzhiyun #define VI6_SRU_CTRL0_MODE_UPSCALE	(4 << 4)
410*4882a593Smuzhiyun #define VI6_SRU_CTRL0_PARAM2		BIT(3)
411*4882a593Smuzhiyun #define VI6_SRU_CTRL0_PARAM3		BIT(2)
412*4882a593Smuzhiyun #define VI6_SRU_CTRL0_PARAM4		BIT(1)
413*4882a593Smuzhiyun #define VI6_SRU_CTRL0_EN		BIT(0)
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #define VI6_SRU_CTRL1			0x2204
416*4882a593Smuzhiyun #define VI6_SRU_CTRL1_PARAM5		0x7ff
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun #define VI6_SRU_CTRL2			0x2208
419*4882a593Smuzhiyun #define VI6_SRU_CTRL2_PARAM6_SHIFT	16
420*4882a593Smuzhiyun #define VI6_SRU_CTRL2_PARAM7_SHIFT	8
421*4882a593Smuzhiyun #define VI6_SRU_CTRL2_PARAM8_SHIFT	0
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
424*4882a593Smuzhiyun  * UDS Control Registers
425*4882a593Smuzhiyun  */
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun #define VI6_UDS_OFFSET			0x100
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #define VI6_UDS_CTRL			0x2300
430*4882a593Smuzhiyun #define VI6_UDS_CTRL_AMD		BIT(30)
431*4882a593Smuzhiyun #define VI6_UDS_CTRL_FMD		BIT(29)
432*4882a593Smuzhiyun #define VI6_UDS_CTRL_BLADV		BIT(28)
433*4882a593Smuzhiyun #define VI6_UDS_CTRL_AON		BIT(25)
434*4882a593Smuzhiyun #define VI6_UDS_CTRL_ATHON		BIT(24)
435*4882a593Smuzhiyun #define VI6_UDS_CTRL_BC			BIT(20)
436*4882a593Smuzhiyun #define VI6_UDS_CTRL_NE_A		BIT(19)
437*4882a593Smuzhiyun #define VI6_UDS_CTRL_NE_RCR		BIT(18)
438*4882a593Smuzhiyun #define VI6_UDS_CTRL_NE_GY		BIT(17)
439*4882a593Smuzhiyun #define VI6_UDS_CTRL_NE_BCB		BIT(16)
440*4882a593Smuzhiyun #define VI6_UDS_CTRL_AMDSLH		BIT(2)
441*4882a593Smuzhiyun #define VI6_UDS_CTRL_TDIPC		BIT(1)
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun #define VI6_UDS_SCALE			0x2304
444*4882a593Smuzhiyun #define VI6_UDS_SCALE_HMANT_MASK	(0xf << 28)
445*4882a593Smuzhiyun #define VI6_UDS_SCALE_HMANT_SHIFT	28
446*4882a593Smuzhiyun #define VI6_UDS_SCALE_HFRAC_MASK	(0xfff << 16)
447*4882a593Smuzhiyun #define VI6_UDS_SCALE_HFRAC_SHIFT	16
448*4882a593Smuzhiyun #define VI6_UDS_SCALE_VMANT_MASK	(0xf << 12)
449*4882a593Smuzhiyun #define VI6_UDS_SCALE_VMANT_SHIFT	12
450*4882a593Smuzhiyun #define VI6_UDS_SCALE_VFRAC_MASK	(0xfff << 0)
451*4882a593Smuzhiyun #define VI6_UDS_SCALE_VFRAC_SHIFT	0
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun #define VI6_UDS_ALPTH			0x2308
454*4882a593Smuzhiyun #define VI6_UDS_ALPTH_TH1_MASK		(0xff << 8)
455*4882a593Smuzhiyun #define VI6_UDS_ALPTH_TH1_SHIFT		8
456*4882a593Smuzhiyun #define VI6_UDS_ALPTH_TH0_MASK		(0xff << 0)
457*4882a593Smuzhiyun #define VI6_UDS_ALPTH_TH0_SHIFT		0
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun #define VI6_UDS_ALPVAL			0x230c
460*4882a593Smuzhiyun #define VI6_UDS_ALPVAL_VAL2_MASK	(0xff << 16)
461*4882a593Smuzhiyun #define VI6_UDS_ALPVAL_VAL2_SHIFT	16
462*4882a593Smuzhiyun #define VI6_UDS_ALPVAL_VAL1_MASK	(0xff << 8)
463*4882a593Smuzhiyun #define VI6_UDS_ALPVAL_VAL1_SHIFT	8
464*4882a593Smuzhiyun #define VI6_UDS_ALPVAL_VAL0_MASK	(0xff << 0)
465*4882a593Smuzhiyun #define VI6_UDS_ALPVAL_VAL0_SHIFT	0
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun #define VI6_UDS_PASS_BWIDTH		0x2310
468*4882a593Smuzhiyun #define VI6_UDS_PASS_BWIDTH_H_MASK	(0x7f << 16)
469*4882a593Smuzhiyun #define VI6_UDS_PASS_BWIDTH_H_SHIFT	16
470*4882a593Smuzhiyun #define VI6_UDS_PASS_BWIDTH_V_MASK	(0x7f << 0)
471*4882a593Smuzhiyun #define VI6_UDS_PASS_BWIDTH_V_SHIFT	0
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun #define VI6_UDS_HPHASE			0x2314
474*4882a593Smuzhiyun #define VI6_UDS_HPHASE_HSTP_MASK	(0xfff << 16)
475*4882a593Smuzhiyun #define VI6_UDS_HPHASE_HSTP_SHIFT	16
476*4882a593Smuzhiyun #define VI6_UDS_HPHASE_HEDP_MASK	(0xfff << 0)
477*4882a593Smuzhiyun #define VI6_UDS_HPHASE_HEDP_SHIFT	0
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun #define VI6_UDS_IPC			0x2318
480*4882a593Smuzhiyun #define VI6_UDS_IPC_FIELD		BIT(27)
481*4882a593Smuzhiyun #define VI6_UDS_IPC_VEDP_MASK		(0xfff << 0)
482*4882a593Smuzhiyun #define VI6_UDS_IPC_VEDP_SHIFT		0
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun #define VI6_UDS_HSZCLIP			0x231c
485*4882a593Smuzhiyun #define VI6_UDS_HSZCLIP_HCEN		BIT(28)
486*4882a593Smuzhiyun #define VI6_UDS_HSZCLIP_HCL_OFST_MASK	(0xff << 16)
487*4882a593Smuzhiyun #define VI6_UDS_HSZCLIP_HCL_OFST_SHIFT	16
488*4882a593Smuzhiyun #define VI6_UDS_HSZCLIP_HCL_SIZE_MASK	(0x1fff << 0)
489*4882a593Smuzhiyun #define VI6_UDS_HSZCLIP_HCL_SIZE_SHIFT	0
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun #define VI6_UDS_CLIP_SIZE		0x2324
492*4882a593Smuzhiyun #define VI6_UDS_CLIP_SIZE_HSIZE_MASK	(0x1fff << 16)
493*4882a593Smuzhiyun #define VI6_UDS_CLIP_SIZE_HSIZE_SHIFT	16
494*4882a593Smuzhiyun #define VI6_UDS_CLIP_SIZE_VSIZE_MASK	(0x1fff << 0)
495*4882a593Smuzhiyun #define VI6_UDS_CLIP_SIZE_VSIZE_SHIFT	0
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun #define VI6_UDS_FILL_COLOR		0x2328
498*4882a593Smuzhiyun #define VI6_UDS_FILL_COLOR_RFILC_MASK	(0xff << 16)
499*4882a593Smuzhiyun #define VI6_UDS_FILL_COLOR_RFILC_SHIFT	16
500*4882a593Smuzhiyun #define VI6_UDS_FILL_COLOR_GFILC_MASK	(0xff << 8)
501*4882a593Smuzhiyun #define VI6_UDS_FILL_COLOR_GFILC_SHIFT	8
502*4882a593Smuzhiyun #define VI6_UDS_FILL_COLOR_BFILC_MASK	(0xff << 0)
503*4882a593Smuzhiyun #define VI6_UDS_FILL_COLOR_BFILC_SHIFT	0
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
506*4882a593Smuzhiyun  * LUT Control Registers
507*4882a593Smuzhiyun  */
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun #define VI6_LUT_CTRL			0x2800
510*4882a593Smuzhiyun #define VI6_LUT_CTRL_EN			BIT(0)
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
513*4882a593Smuzhiyun  * CLU Control Registers
514*4882a593Smuzhiyun  */
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun #define VI6_CLU_CTRL			0x2900
517*4882a593Smuzhiyun #define VI6_CLU_CTRL_AAI		BIT(28)
518*4882a593Smuzhiyun #define VI6_CLU_CTRL_MVS		BIT(24)
519*4882a593Smuzhiyun #define VI6_CLU_CTRL_AX1I_2D		(3 << 14)
520*4882a593Smuzhiyun #define VI6_CLU_CTRL_AX2I_2D		(1 << 12)
521*4882a593Smuzhiyun #define VI6_CLU_CTRL_OS0_2D		(3 << 8)
522*4882a593Smuzhiyun #define VI6_CLU_CTRL_OS1_2D		(1 << 6)
523*4882a593Smuzhiyun #define VI6_CLU_CTRL_OS2_2D		(3 << 4)
524*4882a593Smuzhiyun #define VI6_CLU_CTRL_M2D		BIT(1)
525*4882a593Smuzhiyun #define VI6_CLU_CTRL_EN			BIT(0)
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
528*4882a593Smuzhiyun  * HST Control Registers
529*4882a593Smuzhiyun  */
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun #define VI6_HST_CTRL			0x2a00
532*4882a593Smuzhiyun #define VI6_HST_CTRL_EN			BIT(0)
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
535*4882a593Smuzhiyun  * HSI Control Registers
536*4882a593Smuzhiyun  */
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun #define VI6_HSI_CTRL			0x2b00
539*4882a593Smuzhiyun #define VI6_HSI_CTRL_EN			BIT(0)
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
542*4882a593Smuzhiyun  * BRS and BRU Control Registers
543*4882a593Smuzhiyun  */
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun #define VI6_ROP_NOP			0
546*4882a593Smuzhiyun #define VI6_ROP_AND			1
547*4882a593Smuzhiyun #define VI6_ROP_AND_REV			2
548*4882a593Smuzhiyun #define VI6_ROP_COPY			3
549*4882a593Smuzhiyun #define VI6_ROP_AND_INV			4
550*4882a593Smuzhiyun #define VI6_ROP_CLEAR			5
551*4882a593Smuzhiyun #define VI6_ROP_XOR			6
552*4882a593Smuzhiyun #define VI6_ROP_OR			7
553*4882a593Smuzhiyun #define VI6_ROP_NOR			8
554*4882a593Smuzhiyun #define VI6_ROP_EQUIV			9
555*4882a593Smuzhiyun #define VI6_ROP_INVERT			10
556*4882a593Smuzhiyun #define VI6_ROP_OR_REV			11
557*4882a593Smuzhiyun #define VI6_ROP_COPY_INV		12
558*4882a593Smuzhiyun #define VI6_ROP_OR_INV			13
559*4882a593Smuzhiyun #define VI6_ROP_NAND			14
560*4882a593Smuzhiyun #define VI6_ROP_SET			15
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun #define VI6_BRU_BASE			0x2c00
563*4882a593Smuzhiyun #define VI6_BRS_BASE			0x3900
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun #define VI6_BRU_INCTRL			0x0000
566*4882a593Smuzhiyun #define VI6_BRU_INCTRL_NRM		BIT(28)
567*4882a593Smuzhiyun #define VI6_BRU_INCTRL_DnON		(1 << (16 + (n)))
568*4882a593Smuzhiyun #define VI6_BRU_INCTRL_DITHn_OFF	(0 << ((n) * 4))
569*4882a593Smuzhiyun #define VI6_BRU_INCTRL_DITHn_18BPP	(1 << ((n) * 4))
570*4882a593Smuzhiyun #define VI6_BRU_INCTRL_DITHn_16BPP	(2 << ((n) * 4))
571*4882a593Smuzhiyun #define VI6_BRU_INCTRL_DITHn_15BPP	(3 << ((n) * 4))
572*4882a593Smuzhiyun #define VI6_BRU_INCTRL_DITHn_12BPP	(4 << ((n) * 4))
573*4882a593Smuzhiyun #define VI6_BRU_INCTRL_DITHn_8BPP	(5 << ((n) * 4))
574*4882a593Smuzhiyun #define VI6_BRU_INCTRL_DITHn_MASK	(7 << ((n) * 4))
575*4882a593Smuzhiyun #define VI6_BRU_INCTRL_DITHn_SHIFT	((n) * 4)
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_SIZE		0x0004
578*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_SIZE_HSIZE_MASK	(0x1fff << 16)
579*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_SIZE_HSIZE_SHIFT	16
580*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_SIZE_VSIZE_MASK	(0x1fff << 0)
581*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_SIZE_VSIZE_SHIFT	0
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_LOC		0x0008
584*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_LOC_HCOORD_MASK	(0x1fff << 16)
585*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_LOC_HCOORD_SHIFT	16
586*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_LOC_VCOORD_MASK	(0x1fff << 0)
587*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_LOC_VCOORD_SHIFT	0
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_COL		0x000c
590*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_COL_A_MASK	(0xff << 24)
591*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_COL_A_SHIFT	24
592*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_COL_RCR_MASK	(0xff << 16)
593*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_COL_RCR_SHIFT	16
594*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_COL_GY_MASK	(0xff << 8)
595*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_COL_GY_SHIFT	8
596*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_COL_BCB_MASK	(0xff << 0)
597*4882a593Smuzhiyun #define VI6_BRU_VIRRPF_COL_BCB_SHIFT	0
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun #define VI6_BRU_CTRL(n)			(0x0010 + (n) * 8 + ((n) <= 3 ? 0 : 4))
600*4882a593Smuzhiyun #define VI6_BRU_CTRL_RBC		BIT(31)
601*4882a593Smuzhiyun #define VI6_BRU_CTRL_DSTSEL_BRUIN(n)	(((n) <= 3 ? (n) : (n)+1) << 20)
602*4882a593Smuzhiyun #define VI6_BRU_CTRL_DSTSEL_VRPF	(4 << 20)
603*4882a593Smuzhiyun #define VI6_BRU_CTRL_DSTSEL_MASK	(7 << 20)
604*4882a593Smuzhiyun #define VI6_BRU_CTRL_SRCSEL_BRUIN(n)	(((n) <= 3 ? (n) : (n)+1) << 16)
605*4882a593Smuzhiyun #define VI6_BRU_CTRL_SRCSEL_VRPF	(4 << 16)
606*4882a593Smuzhiyun #define VI6_BRU_CTRL_SRCSEL_MASK	(7 << 16)
607*4882a593Smuzhiyun #define VI6_BRU_CTRL_CROP(rop)		((rop) << 4)
608*4882a593Smuzhiyun #define VI6_BRU_CTRL_CROP_MASK		(0xf << 4)
609*4882a593Smuzhiyun #define VI6_BRU_CTRL_AROP(rop)		((rop) << 0)
610*4882a593Smuzhiyun #define VI6_BRU_CTRL_AROP_MASK		(0xf << 0)
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun #define VI6_BRU_BLD(n)			(0x0014 + (n) * 8 + ((n) <= 3 ? 0 : 4))
613*4882a593Smuzhiyun #define VI6_BRU_BLD_CBES		BIT(31)
614*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDX_DST_A		(0 << 28)
615*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDX_255_DST_A	(1 << 28)
616*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDX_SRC_A		(2 << 28)
617*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDX_255_SRC_A	(3 << 28)
618*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDX_COEFX		(4 << 28)
619*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDX_MASK		(7 << 28)
620*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDY_DST_A		(0 << 24)
621*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDY_255_DST_A	(1 << 24)
622*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDY_SRC_A		(2 << 24)
623*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDY_255_SRC_A	(3 << 24)
624*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDY_COEFY		(4 << 24)
625*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDY_MASK		(7 << 24)
626*4882a593Smuzhiyun #define VI6_BRU_BLD_CCMDY_SHIFT		24
627*4882a593Smuzhiyun #define VI6_BRU_BLD_ABES		BIT(23)
628*4882a593Smuzhiyun #define VI6_BRU_BLD_ACMDX_DST_A		(0 << 20)
629*4882a593Smuzhiyun #define VI6_BRU_BLD_ACMDX_255_DST_A	(1 << 20)
630*4882a593Smuzhiyun #define VI6_BRU_BLD_ACMDX_SRC_A		(2 << 20)
631*4882a593Smuzhiyun #define VI6_BRU_BLD_ACMDX_255_SRC_A	(3 << 20)
632*4882a593Smuzhiyun #define VI6_BRU_BLD_ACMDX_COEFX		(4 << 20)
633*4882a593Smuzhiyun #define VI6_BRU_BLD_ACMDX_MASK		(7 << 20)
634*4882a593Smuzhiyun #define VI6_BRU_BLD_ACMDY_DST_A		(0 << 16)
635*4882a593Smuzhiyun #define VI6_BRU_BLD_ACMDY_255_DST_A	(1 << 16)
636*4882a593Smuzhiyun #define VI6_BRU_BLD_ACMDY_SRC_A		(2 << 16)
637*4882a593Smuzhiyun #define VI6_BRU_BLD_ACMDY_255_SRC_A	(3 << 16)
638*4882a593Smuzhiyun #define VI6_BRU_BLD_ACMDY_COEFY		(4 << 16)
639*4882a593Smuzhiyun #define VI6_BRU_BLD_ACMDY_MASK		(7 << 16)
640*4882a593Smuzhiyun #define VI6_BRU_BLD_COEFX_MASK		(0xff << 8)
641*4882a593Smuzhiyun #define VI6_BRU_BLD_COEFX_SHIFT		8
642*4882a593Smuzhiyun #define VI6_BRU_BLD_COEFY_MASK		(0xff << 0)
643*4882a593Smuzhiyun #define VI6_BRU_BLD_COEFY_SHIFT		0
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun #define VI6_BRU_ROP			0x0030	/* Only available on BRU */
646*4882a593Smuzhiyun #define VI6_BRU_ROP_DSTSEL_BRUIN(n)	(((n) <= 3 ? (n) : (n)+1) << 20)
647*4882a593Smuzhiyun #define VI6_BRU_ROP_DSTSEL_VRPF		(4 << 20)
648*4882a593Smuzhiyun #define VI6_BRU_ROP_DSTSEL_MASK		(7 << 20)
649*4882a593Smuzhiyun #define VI6_BRU_ROP_CROP(rop)		((rop) << 4)
650*4882a593Smuzhiyun #define VI6_BRU_ROP_CROP_MASK		(0xf << 4)
651*4882a593Smuzhiyun #define VI6_BRU_ROP_AROP(rop)		((rop) << 0)
652*4882a593Smuzhiyun #define VI6_BRU_ROP_AROP_MASK		(0xf << 0)
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
655*4882a593Smuzhiyun  * HGO Control Registers
656*4882a593Smuzhiyun  */
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun #define VI6_HGO_OFFSET			0x3000
659*4882a593Smuzhiyun #define VI6_HGO_OFFSET_HOFFSET_SHIFT	16
660*4882a593Smuzhiyun #define VI6_HGO_OFFSET_VOFFSET_SHIFT	0
661*4882a593Smuzhiyun #define VI6_HGO_SIZE			0x3004
662*4882a593Smuzhiyun #define VI6_HGO_SIZE_HSIZE_SHIFT	16
663*4882a593Smuzhiyun #define VI6_HGO_SIZE_VSIZE_SHIFT	0
664*4882a593Smuzhiyun #define VI6_HGO_MODE			0x3008
665*4882a593Smuzhiyun #define VI6_HGO_MODE_STEP		BIT(10)
666*4882a593Smuzhiyun #define VI6_HGO_MODE_MAXRGB		BIT(7)
667*4882a593Smuzhiyun #define VI6_HGO_MODE_OFSB_R		BIT(6)
668*4882a593Smuzhiyun #define VI6_HGO_MODE_OFSB_G		BIT(5)
669*4882a593Smuzhiyun #define VI6_HGO_MODE_OFSB_B		BIT(4)
670*4882a593Smuzhiyun #define VI6_HGO_MODE_HRATIO_SHIFT	2
671*4882a593Smuzhiyun #define VI6_HGO_MODE_VRATIO_SHIFT	0
672*4882a593Smuzhiyun #define VI6_HGO_LB_TH			0x300c
673*4882a593Smuzhiyun #define VI6_HGO_LBn_H(n)		(0x3010 + (n) * 8)
674*4882a593Smuzhiyun #define VI6_HGO_LBn_V(n)		(0x3014 + (n) * 8)
675*4882a593Smuzhiyun #define VI6_HGO_R_HISTO(n)		(0x3030 + (n) * 4)
676*4882a593Smuzhiyun #define VI6_HGO_R_MAXMIN		0x3130
677*4882a593Smuzhiyun #define VI6_HGO_R_SUM			0x3134
678*4882a593Smuzhiyun #define VI6_HGO_R_LB_DET		0x3138
679*4882a593Smuzhiyun #define VI6_HGO_G_HISTO(n)		(0x3140 + (n) * 4)
680*4882a593Smuzhiyun #define VI6_HGO_G_MAXMIN		0x3240
681*4882a593Smuzhiyun #define VI6_HGO_G_SUM			0x3244
682*4882a593Smuzhiyun #define VI6_HGO_G_LB_DET		0x3248
683*4882a593Smuzhiyun #define VI6_HGO_B_HISTO(n)		(0x3250 + (n) * 4)
684*4882a593Smuzhiyun #define VI6_HGO_B_MAXMIN		0x3350
685*4882a593Smuzhiyun #define VI6_HGO_B_SUM			0x3354
686*4882a593Smuzhiyun #define VI6_HGO_B_LB_DET		0x3358
687*4882a593Smuzhiyun #define VI6_HGO_EXT_HIST_ADDR		0x335c
688*4882a593Smuzhiyun #define VI6_HGO_EXT_HIST_DATA		0x3360
689*4882a593Smuzhiyun #define VI6_HGO_REGRST			0x33fc
690*4882a593Smuzhiyun #define VI6_HGO_REGRST_RCLEA		BIT(0)
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
693*4882a593Smuzhiyun  * HGT Control Registers
694*4882a593Smuzhiyun  */
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun #define VI6_HGT_OFFSET			0x3400
697*4882a593Smuzhiyun #define VI6_HGT_OFFSET_HOFFSET_SHIFT	16
698*4882a593Smuzhiyun #define VI6_HGT_OFFSET_VOFFSET_SHIFT	0
699*4882a593Smuzhiyun #define VI6_HGT_SIZE			0x3404
700*4882a593Smuzhiyun #define VI6_HGT_SIZE_HSIZE_SHIFT	16
701*4882a593Smuzhiyun #define VI6_HGT_SIZE_VSIZE_SHIFT	0
702*4882a593Smuzhiyun #define VI6_HGT_MODE			0x3408
703*4882a593Smuzhiyun #define VI6_HGT_MODE_HRATIO_SHIFT	2
704*4882a593Smuzhiyun #define VI6_HGT_MODE_VRATIO_SHIFT	0
705*4882a593Smuzhiyun #define VI6_HGT_HUE_AREA(n)		(0x340c + (n) * 4)
706*4882a593Smuzhiyun #define VI6_HGT_HUE_AREA_LOWER_SHIFT	16
707*4882a593Smuzhiyun #define VI6_HGT_HUE_AREA_UPPER_SHIFT	0
708*4882a593Smuzhiyun #define VI6_HGT_LB_TH			0x3424
709*4882a593Smuzhiyun #define VI6_HGT_LBn_H(n)		(0x3428 + (n) * 8)
710*4882a593Smuzhiyun #define VI6_HGT_LBn_V(n)		(0x342c + (n) * 8)
711*4882a593Smuzhiyun #define VI6_HGT_HISTO(m, n)		(0x3450 + (m) * 128 + (n) * 4)
712*4882a593Smuzhiyun #define VI6_HGT_MAXMIN			0x3750
713*4882a593Smuzhiyun #define VI6_HGT_SUM			0x3754
714*4882a593Smuzhiyun #define VI6_HGT_LB_DET			0x3758
715*4882a593Smuzhiyun #define VI6_HGT_REGRST			0x37fc
716*4882a593Smuzhiyun #define VI6_HGT_REGRST_RCLEA		BIT(0)
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
719*4882a593Smuzhiyun  * LIF Control Registers
720*4882a593Smuzhiyun  */
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun #define VI6_LIF_OFFSET			(-0x100)
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun #define VI6_LIF_CTRL			0x3b00
725*4882a593Smuzhiyun #define VI6_LIF_CTRL_OBTH_MASK		(0x7ff << 16)
726*4882a593Smuzhiyun #define VI6_LIF_CTRL_OBTH_SHIFT		16
727*4882a593Smuzhiyun #define VI6_LIF_CTRL_CFMT		BIT(4)
728*4882a593Smuzhiyun #define VI6_LIF_CTRL_REQSEL		BIT(1)
729*4882a593Smuzhiyun #define VI6_LIF_CTRL_LIF_EN		BIT(0)
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun #define VI6_LIF_CSBTH			0x3b04
732*4882a593Smuzhiyun #define VI6_LIF_CSBTH_HBTH_MASK		(0x7ff << 16)
733*4882a593Smuzhiyun #define VI6_LIF_CSBTH_HBTH_SHIFT	16
734*4882a593Smuzhiyun #define VI6_LIF_CSBTH_LBTH_MASK		(0x7ff << 0)
735*4882a593Smuzhiyun #define VI6_LIF_CSBTH_LBTH_SHIFT	0
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun #define VI6_LIF_LBA			0x3b0c
738*4882a593Smuzhiyun #define VI6_LIF_LBA_LBA0		BIT(31)
739*4882a593Smuzhiyun #define VI6_LIF_LBA_LBA1_MASK		(0xfff << 16)
740*4882a593Smuzhiyun #define VI6_LIF_LBA_LBA1_SHIFT		16
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
743*4882a593Smuzhiyun  * Security Control Registers
744*4882a593Smuzhiyun  */
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun #define VI6_SECURITY_CTRL0		0x3d00
747*4882a593Smuzhiyun #define VI6_SECURITY_CTRL1		0x3d04
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
750*4882a593Smuzhiyun  * IP Version Registers
751*4882a593Smuzhiyun  */
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun #define VI6_IP_VERSION			0x3f00
754*4882a593Smuzhiyun #define VI6_IP_VERSION_MASK		(0xffff << 0)
755*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_MASK	(0xff << 8)
756*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPS_H2	(0x09 << 8)
757*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPR_H2	(0x0a << 8)
758*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPD_GEN2	(0x0b << 8)
759*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPS_M2	(0x0c << 8)
760*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPS_V2H	(0x12 << 8)
761*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPD_V2H	(0x13 << 8)
762*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPI_GEN3	(0x14 << 8)
763*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPBD_GEN3	(0x15 << 8)
764*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPBC_GEN3	(0x16 << 8)
765*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPD_GEN3	(0x17 << 8)
766*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPD_V3	(0x18 << 8)
767*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPDL_GEN3	(0x19 << 8)
768*4882a593Smuzhiyun #define VI6_IP_VERSION_MODEL_VSPBS_GEN3	(0x1a << 8)
769*4882a593Smuzhiyun #define VI6_IP_VERSION_SOC_MASK		(0xff << 0)
770*4882a593Smuzhiyun #define VI6_IP_VERSION_SOC_H2		(0x01 << 0)
771*4882a593Smuzhiyun #define VI6_IP_VERSION_SOC_V2H		(0x01 << 0)
772*4882a593Smuzhiyun #define VI6_IP_VERSION_SOC_V3M		(0x01 << 0)
773*4882a593Smuzhiyun #define VI6_IP_VERSION_SOC_M2		(0x02 << 0)
774*4882a593Smuzhiyun #define VI6_IP_VERSION_SOC_M3W		(0x02 << 0)
775*4882a593Smuzhiyun #define VI6_IP_VERSION_SOC_V3H		(0x02 << 0)
776*4882a593Smuzhiyun #define VI6_IP_VERSION_SOC_H3		(0x03 << 0)
777*4882a593Smuzhiyun #define VI6_IP_VERSION_SOC_D3		(0x04 << 0)
778*4882a593Smuzhiyun #define VI6_IP_VERSION_SOC_M3N		(0x04 << 0)
779*4882a593Smuzhiyun #define VI6_IP_VERSION_SOC_E3		(0x04 << 0)
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
782*4882a593Smuzhiyun  * RPF CLUT Registers
783*4882a593Smuzhiyun  */
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun #define VI6_CLUT_TABLE			0x4000
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
788*4882a593Smuzhiyun  * 1D LUT Registers
789*4882a593Smuzhiyun  */
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun #define VI6_LUT_TABLE			0x7000
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
794*4882a593Smuzhiyun  * 3D LUT Registers
795*4882a593Smuzhiyun  */
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun #define VI6_CLU_ADDR			0x7400
798*4882a593Smuzhiyun #define VI6_CLU_DATA			0x7404
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
801*4882a593Smuzhiyun  * Formats
802*4882a593Smuzhiyun  */
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun #define VI6_FMT_RGB_332			0x00
805*4882a593Smuzhiyun #define VI6_FMT_XRGB_4444		0x01
806*4882a593Smuzhiyun #define VI6_FMT_RGBX_4444		0x02
807*4882a593Smuzhiyun #define VI6_FMT_XRGB_1555		0x04
808*4882a593Smuzhiyun #define VI6_FMT_RGBX_5551		0x05
809*4882a593Smuzhiyun #define VI6_FMT_RGB_565			0x06
810*4882a593Smuzhiyun #define VI6_FMT_AXRGB_86666		0x07
811*4882a593Smuzhiyun #define VI6_FMT_RGBXA_66668		0x08
812*4882a593Smuzhiyun #define VI6_FMT_XRGBA_66668		0x09
813*4882a593Smuzhiyun #define VI6_FMT_ARGBX_86666		0x0a
814*4882a593Smuzhiyun #define VI6_FMT_AXRXGXB_8262626		0x0b
815*4882a593Smuzhiyun #define VI6_FMT_XRXGXBA_2626268		0x0c
816*4882a593Smuzhiyun #define VI6_FMT_ARXGXBX_8626262		0x0d
817*4882a593Smuzhiyun #define VI6_FMT_RXGXBXA_6262628		0x0e
818*4882a593Smuzhiyun #define VI6_FMT_XRGB_6666		0x0f
819*4882a593Smuzhiyun #define VI6_FMT_RGBX_6666		0x10
820*4882a593Smuzhiyun #define VI6_FMT_XRXGXB_262626		0x11
821*4882a593Smuzhiyun #define VI6_FMT_RXGXBX_626262		0x12
822*4882a593Smuzhiyun #define VI6_FMT_ARGB_8888		0x13
823*4882a593Smuzhiyun #define VI6_FMT_RGBA_8888		0x14
824*4882a593Smuzhiyun #define VI6_FMT_RGB_888			0x15
825*4882a593Smuzhiyun #define VI6_FMT_XRGXGB_763763		0x16
826*4882a593Smuzhiyun #define VI6_FMT_XXRGB_86666		0x17
827*4882a593Smuzhiyun #define VI6_FMT_BGR_888			0x18
828*4882a593Smuzhiyun #define VI6_FMT_ARGB_4444		0x19
829*4882a593Smuzhiyun #define VI6_FMT_RGBA_4444		0x1a
830*4882a593Smuzhiyun #define VI6_FMT_ARGB_1555		0x1b
831*4882a593Smuzhiyun #define VI6_FMT_RGBA_5551		0x1c
832*4882a593Smuzhiyun #define VI6_FMT_ABGR_4444		0x1d
833*4882a593Smuzhiyun #define VI6_FMT_BGRA_4444		0x1e
834*4882a593Smuzhiyun #define VI6_FMT_ABGR_1555		0x1f
835*4882a593Smuzhiyun #define VI6_FMT_BGRA_5551		0x20
836*4882a593Smuzhiyun #define VI6_FMT_XBXGXR_262626		0x21
837*4882a593Smuzhiyun #define VI6_FMT_ABGR_8888		0x22
838*4882a593Smuzhiyun #define VI6_FMT_XXRGB_88565		0x23
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun #define VI6_FMT_Y_UV_444		0x40
841*4882a593Smuzhiyun #define VI6_FMT_Y_UV_422		0x41
842*4882a593Smuzhiyun #define VI6_FMT_Y_UV_420		0x42
843*4882a593Smuzhiyun #define VI6_FMT_YUV_444			0x46
844*4882a593Smuzhiyun #define VI6_FMT_YUYV_422		0x47
845*4882a593Smuzhiyun #define VI6_FMT_YYUV_422		0x48
846*4882a593Smuzhiyun #define VI6_FMT_YUV_420			0x49
847*4882a593Smuzhiyun #define VI6_FMT_Y_U_V_444		0x4a
848*4882a593Smuzhiyun #define VI6_FMT_Y_U_V_422		0x4b
849*4882a593Smuzhiyun #define VI6_FMT_Y_U_V_420		0x4c
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun #endif /* __VSP1_REGS_H__ */
852