1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * TI VPE mem2mem driver, based on the virtual v4l2-mem2mem example driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2013 Texas Instruments Inc.
6*4882a593Smuzhiyun * David Griego, <dagriego@biglakesoftware.com>
7*4882a593Smuzhiyun * Dale Farnsworth, <dale@farnsworth.org>
8*4882a593Smuzhiyun * Archit Taneja, <archit@ti.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (c) 2009-2010 Samsung Electronics Co., Ltd.
11*4882a593Smuzhiyun * Pawel Osciak, <pawel@osciak.com>
12*4882a593Smuzhiyun * Marek Szyprowski, <m.szyprowski@samsung.com>
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Based on the virtual v4l2-mem2mem example device
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/dma-mapping.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun #include <linux/fs.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/ioctl.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun #include <linux/platform_device.h>
27*4882a593Smuzhiyun #include <linux/pm_runtime.h>
28*4882a593Smuzhiyun #include <linux/sched.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun #include <linux/videodev2.h>
31*4882a593Smuzhiyun #include <linux/log2.h>
32*4882a593Smuzhiyun #include <linux/sizes.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <media/v4l2-common.h>
35*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
36*4882a593Smuzhiyun #include <media/v4l2-device.h>
37*4882a593Smuzhiyun #include <media/v4l2-event.h>
38*4882a593Smuzhiyun #include <media/v4l2-ioctl.h>
39*4882a593Smuzhiyun #include <media/v4l2-mem2mem.h>
40*4882a593Smuzhiyun #include <media/videobuf2-v4l2.h>
41*4882a593Smuzhiyun #include <media/videobuf2-dma-contig.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include "vpdma.h"
44*4882a593Smuzhiyun #include "vpdma_priv.h"
45*4882a593Smuzhiyun #include "vpe_regs.h"
46*4882a593Smuzhiyun #include "sc.h"
47*4882a593Smuzhiyun #include "csc.h"
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define VPE_MODULE_NAME "vpe"
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* minimum and maximum frame sizes */
52*4882a593Smuzhiyun #define MIN_W 32
53*4882a593Smuzhiyun #define MIN_H 32
54*4882a593Smuzhiyun #define MAX_W 2048
55*4882a593Smuzhiyun #define MAX_H 2048
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* required alignments */
58*4882a593Smuzhiyun #define S_ALIGN 0 /* multiple of 1 */
59*4882a593Smuzhiyun #define H_ALIGN 1 /* multiple of 2 */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* flags that indicate a format can be used for capture/output */
62*4882a593Smuzhiyun #define VPE_FMT_TYPE_CAPTURE (1 << 0)
63*4882a593Smuzhiyun #define VPE_FMT_TYPE_OUTPUT (1 << 1)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* used as plane indices */
66*4882a593Smuzhiyun #define VPE_MAX_PLANES 2
67*4882a593Smuzhiyun #define VPE_LUMA 0
68*4882a593Smuzhiyun #define VPE_CHROMA 1
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* per m2m context info */
71*4882a593Smuzhiyun #define VPE_MAX_SRC_BUFS 3 /* need 3 src fields to de-interlace */
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define VPE_DEF_BUFS_PER_JOB 1 /* default one buffer per batch job */
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * each VPE context can need up to 3 config descriptors, 7 input descriptors,
77*4882a593Smuzhiyun * 3 output descriptors, and 10 control descriptors
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun #define VPE_DESC_LIST_SIZE (10 * VPDMA_DTD_DESC_SIZE + \
80*4882a593Smuzhiyun 13 * VPDMA_CFD_CTD_DESC_SIZE)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define vpe_dbg(vpedev, fmt, arg...) \
83*4882a593Smuzhiyun dev_dbg((vpedev)->v4l2_dev.dev, fmt, ##arg)
84*4882a593Smuzhiyun #define vpe_err(vpedev, fmt, arg...) \
85*4882a593Smuzhiyun dev_err((vpedev)->v4l2_dev.dev, fmt, ##arg)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct vpe_us_coeffs {
88*4882a593Smuzhiyun unsigned short anchor_fid0_c0;
89*4882a593Smuzhiyun unsigned short anchor_fid0_c1;
90*4882a593Smuzhiyun unsigned short anchor_fid0_c2;
91*4882a593Smuzhiyun unsigned short anchor_fid0_c3;
92*4882a593Smuzhiyun unsigned short interp_fid0_c0;
93*4882a593Smuzhiyun unsigned short interp_fid0_c1;
94*4882a593Smuzhiyun unsigned short interp_fid0_c2;
95*4882a593Smuzhiyun unsigned short interp_fid0_c3;
96*4882a593Smuzhiyun unsigned short anchor_fid1_c0;
97*4882a593Smuzhiyun unsigned short anchor_fid1_c1;
98*4882a593Smuzhiyun unsigned short anchor_fid1_c2;
99*4882a593Smuzhiyun unsigned short anchor_fid1_c3;
100*4882a593Smuzhiyun unsigned short interp_fid1_c0;
101*4882a593Smuzhiyun unsigned short interp_fid1_c1;
102*4882a593Smuzhiyun unsigned short interp_fid1_c2;
103*4882a593Smuzhiyun unsigned short interp_fid1_c3;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun * Default upsampler coefficients
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun static const struct vpe_us_coeffs us_coeffs[] = {
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun /* Coefficients for progressive input */
112*4882a593Smuzhiyun 0x00C8, 0x0348, 0x0018, 0x3FD8, 0x3FB8, 0x0378, 0x00E8, 0x3FE8,
113*4882a593Smuzhiyun 0x00C8, 0x0348, 0x0018, 0x3FD8, 0x3FB8, 0x0378, 0x00E8, 0x3FE8,
114*4882a593Smuzhiyun },
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun /* Coefficients for Top Field Interlaced input */
117*4882a593Smuzhiyun 0x0051, 0x03D5, 0x3FE3, 0x3FF7, 0x3FB5, 0x02E9, 0x018F, 0x3FD3,
118*4882a593Smuzhiyun /* Coefficients for Bottom Field Interlaced input */
119*4882a593Smuzhiyun 0x016B, 0x0247, 0x00B1, 0x3F9D, 0x3FCF, 0x03DB, 0x005D, 0x3FF9,
120*4882a593Smuzhiyun },
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * the following registers are for configuring some of the parameters of the
125*4882a593Smuzhiyun * motion and edge detection blocks inside DEI, these generally remain the same,
126*4882a593Smuzhiyun * these could be passed later via userspace if some one needs to tweak these.
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun struct vpe_dei_regs {
129*4882a593Smuzhiyun unsigned long mdt_spacial_freq_thr_reg; /* VPE_DEI_REG2 */
130*4882a593Smuzhiyun unsigned long edi_config_reg; /* VPE_DEI_REG3 */
131*4882a593Smuzhiyun unsigned long edi_lut_reg0; /* VPE_DEI_REG4 */
132*4882a593Smuzhiyun unsigned long edi_lut_reg1; /* VPE_DEI_REG5 */
133*4882a593Smuzhiyun unsigned long edi_lut_reg2; /* VPE_DEI_REG6 */
134*4882a593Smuzhiyun unsigned long edi_lut_reg3; /* VPE_DEI_REG7 */
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * default expert DEI register values, unlikely to be modified.
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun static const struct vpe_dei_regs dei_regs = {
141*4882a593Smuzhiyun .mdt_spacial_freq_thr_reg = 0x020C0804u,
142*4882a593Smuzhiyun .edi_config_reg = 0x0118100Cu,
143*4882a593Smuzhiyun .edi_lut_reg0 = 0x08040200u,
144*4882a593Smuzhiyun .edi_lut_reg1 = 0x1010100Cu,
145*4882a593Smuzhiyun .edi_lut_reg2 = 0x10101010u,
146*4882a593Smuzhiyun .edi_lut_reg3 = 0x10101010u,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * The port_data structure contains per-port data.
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun struct vpe_port_data {
153*4882a593Smuzhiyun enum vpdma_channel channel; /* VPDMA channel */
154*4882a593Smuzhiyun u8 vb_index; /* input frame f, f-1, f-2 index */
155*4882a593Smuzhiyun u8 vb_part; /* plane index for co-panar formats */
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Define indices into the port_data tables
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun #define VPE_PORT_LUMA1_IN 0
162*4882a593Smuzhiyun #define VPE_PORT_CHROMA1_IN 1
163*4882a593Smuzhiyun #define VPE_PORT_LUMA2_IN 2
164*4882a593Smuzhiyun #define VPE_PORT_CHROMA2_IN 3
165*4882a593Smuzhiyun #define VPE_PORT_LUMA3_IN 4
166*4882a593Smuzhiyun #define VPE_PORT_CHROMA3_IN 5
167*4882a593Smuzhiyun #define VPE_PORT_MV_IN 6
168*4882a593Smuzhiyun #define VPE_PORT_MV_OUT 7
169*4882a593Smuzhiyun #define VPE_PORT_LUMA_OUT 8
170*4882a593Smuzhiyun #define VPE_PORT_CHROMA_OUT 9
171*4882a593Smuzhiyun #define VPE_PORT_RGB_OUT 10
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static const struct vpe_port_data port_data[11] = {
174*4882a593Smuzhiyun [VPE_PORT_LUMA1_IN] = {
175*4882a593Smuzhiyun .channel = VPE_CHAN_LUMA1_IN,
176*4882a593Smuzhiyun .vb_index = 0,
177*4882a593Smuzhiyun .vb_part = VPE_LUMA,
178*4882a593Smuzhiyun },
179*4882a593Smuzhiyun [VPE_PORT_CHROMA1_IN] = {
180*4882a593Smuzhiyun .channel = VPE_CHAN_CHROMA1_IN,
181*4882a593Smuzhiyun .vb_index = 0,
182*4882a593Smuzhiyun .vb_part = VPE_CHROMA,
183*4882a593Smuzhiyun },
184*4882a593Smuzhiyun [VPE_PORT_LUMA2_IN] = {
185*4882a593Smuzhiyun .channel = VPE_CHAN_LUMA2_IN,
186*4882a593Smuzhiyun .vb_index = 1,
187*4882a593Smuzhiyun .vb_part = VPE_LUMA,
188*4882a593Smuzhiyun },
189*4882a593Smuzhiyun [VPE_PORT_CHROMA2_IN] = {
190*4882a593Smuzhiyun .channel = VPE_CHAN_CHROMA2_IN,
191*4882a593Smuzhiyun .vb_index = 1,
192*4882a593Smuzhiyun .vb_part = VPE_CHROMA,
193*4882a593Smuzhiyun },
194*4882a593Smuzhiyun [VPE_PORT_LUMA3_IN] = {
195*4882a593Smuzhiyun .channel = VPE_CHAN_LUMA3_IN,
196*4882a593Smuzhiyun .vb_index = 2,
197*4882a593Smuzhiyun .vb_part = VPE_LUMA,
198*4882a593Smuzhiyun },
199*4882a593Smuzhiyun [VPE_PORT_CHROMA3_IN] = {
200*4882a593Smuzhiyun .channel = VPE_CHAN_CHROMA3_IN,
201*4882a593Smuzhiyun .vb_index = 2,
202*4882a593Smuzhiyun .vb_part = VPE_CHROMA,
203*4882a593Smuzhiyun },
204*4882a593Smuzhiyun [VPE_PORT_MV_IN] = {
205*4882a593Smuzhiyun .channel = VPE_CHAN_MV_IN,
206*4882a593Smuzhiyun },
207*4882a593Smuzhiyun [VPE_PORT_MV_OUT] = {
208*4882a593Smuzhiyun .channel = VPE_CHAN_MV_OUT,
209*4882a593Smuzhiyun },
210*4882a593Smuzhiyun [VPE_PORT_LUMA_OUT] = {
211*4882a593Smuzhiyun .channel = VPE_CHAN_LUMA_OUT,
212*4882a593Smuzhiyun .vb_part = VPE_LUMA,
213*4882a593Smuzhiyun },
214*4882a593Smuzhiyun [VPE_PORT_CHROMA_OUT] = {
215*4882a593Smuzhiyun .channel = VPE_CHAN_CHROMA_OUT,
216*4882a593Smuzhiyun .vb_part = VPE_CHROMA,
217*4882a593Smuzhiyun },
218*4882a593Smuzhiyun [VPE_PORT_RGB_OUT] = {
219*4882a593Smuzhiyun .channel = VPE_CHAN_RGB_OUT,
220*4882a593Smuzhiyun .vb_part = VPE_LUMA,
221*4882a593Smuzhiyun },
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* driver info for each of the supported video formats */
226*4882a593Smuzhiyun struct vpe_fmt {
227*4882a593Smuzhiyun u32 fourcc; /* standard format identifier */
228*4882a593Smuzhiyun u8 types; /* CAPTURE and/or OUTPUT */
229*4882a593Smuzhiyun u8 coplanar; /* set for unpacked Luma and Chroma */
230*4882a593Smuzhiyun /* vpdma format info for each plane */
231*4882a593Smuzhiyun struct vpdma_data_format const *vpdma_fmt[VPE_MAX_PLANES];
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static struct vpe_fmt vpe_formats[] = {
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_NV16,
237*4882a593Smuzhiyun .types = VPE_FMT_TYPE_CAPTURE | VPE_FMT_TYPE_OUTPUT,
238*4882a593Smuzhiyun .coplanar = 1,
239*4882a593Smuzhiyun .vpdma_fmt = { &vpdma_yuv_fmts[VPDMA_DATA_FMT_Y444],
240*4882a593Smuzhiyun &vpdma_yuv_fmts[VPDMA_DATA_FMT_C444],
241*4882a593Smuzhiyun },
242*4882a593Smuzhiyun },
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_NV12,
245*4882a593Smuzhiyun .types = VPE_FMT_TYPE_CAPTURE | VPE_FMT_TYPE_OUTPUT,
246*4882a593Smuzhiyun .coplanar = 1,
247*4882a593Smuzhiyun .vpdma_fmt = { &vpdma_yuv_fmts[VPDMA_DATA_FMT_Y420],
248*4882a593Smuzhiyun &vpdma_yuv_fmts[VPDMA_DATA_FMT_C420],
249*4882a593Smuzhiyun },
250*4882a593Smuzhiyun },
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_NV21,
253*4882a593Smuzhiyun .types = VPE_FMT_TYPE_CAPTURE | VPE_FMT_TYPE_OUTPUT,
254*4882a593Smuzhiyun .coplanar = 1,
255*4882a593Smuzhiyun .vpdma_fmt = { &vpdma_yuv_fmts[VPDMA_DATA_FMT_Y420],
256*4882a593Smuzhiyun &vpdma_yuv_fmts[VPDMA_DATA_FMT_CB420],
257*4882a593Smuzhiyun },
258*4882a593Smuzhiyun },
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_YUYV,
261*4882a593Smuzhiyun .types = VPE_FMT_TYPE_CAPTURE | VPE_FMT_TYPE_OUTPUT,
262*4882a593Smuzhiyun .coplanar = 0,
263*4882a593Smuzhiyun .vpdma_fmt = { &vpdma_yuv_fmts[VPDMA_DATA_FMT_YCB422],
264*4882a593Smuzhiyun },
265*4882a593Smuzhiyun },
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_UYVY,
268*4882a593Smuzhiyun .types = VPE_FMT_TYPE_CAPTURE | VPE_FMT_TYPE_OUTPUT,
269*4882a593Smuzhiyun .coplanar = 0,
270*4882a593Smuzhiyun .vpdma_fmt = { &vpdma_yuv_fmts[VPDMA_DATA_FMT_CBY422],
271*4882a593Smuzhiyun },
272*4882a593Smuzhiyun },
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_RGB24,
275*4882a593Smuzhiyun .types = VPE_FMT_TYPE_CAPTURE,
276*4882a593Smuzhiyun .coplanar = 0,
277*4882a593Smuzhiyun .vpdma_fmt = { &vpdma_rgb_fmts[VPDMA_DATA_FMT_RGB24],
278*4882a593Smuzhiyun },
279*4882a593Smuzhiyun },
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_RGB32,
282*4882a593Smuzhiyun .types = VPE_FMT_TYPE_CAPTURE,
283*4882a593Smuzhiyun .coplanar = 0,
284*4882a593Smuzhiyun .vpdma_fmt = { &vpdma_rgb_fmts[VPDMA_DATA_FMT_ARGB32],
285*4882a593Smuzhiyun },
286*4882a593Smuzhiyun },
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_BGR24,
289*4882a593Smuzhiyun .types = VPE_FMT_TYPE_CAPTURE,
290*4882a593Smuzhiyun .coplanar = 0,
291*4882a593Smuzhiyun .vpdma_fmt = { &vpdma_rgb_fmts[VPDMA_DATA_FMT_BGR24],
292*4882a593Smuzhiyun },
293*4882a593Smuzhiyun },
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_BGR32,
296*4882a593Smuzhiyun .types = VPE_FMT_TYPE_CAPTURE,
297*4882a593Smuzhiyun .coplanar = 0,
298*4882a593Smuzhiyun .vpdma_fmt = { &vpdma_rgb_fmts[VPDMA_DATA_FMT_ABGR32],
299*4882a593Smuzhiyun },
300*4882a593Smuzhiyun },
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_RGB565,
303*4882a593Smuzhiyun .types = VPE_FMT_TYPE_CAPTURE,
304*4882a593Smuzhiyun .coplanar = 0,
305*4882a593Smuzhiyun .vpdma_fmt = { &vpdma_rgb_fmts[VPDMA_DATA_FMT_RGB565],
306*4882a593Smuzhiyun },
307*4882a593Smuzhiyun },
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_RGB555,
310*4882a593Smuzhiyun .types = VPE_FMT_TYPE_CAPTURE,
311*4882a593Smuzhiyun .coplanar = 0,
312*4882a593Smuzhiyun .vpdma_fmt = { &vpdma_rgb_fmts[VPDMA_DATA_FMT_RGBA16_5551],
313*4882a593Smuzhiyun },
314*4882a593Smuzhiyun },
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /*
318*4882a593Smuzhiyun * per-queue, driver-specific private data.
319*4882a593Smuzhiyun * there is one source queue and one destination queue for each m2m context.
320*4882a593Smuzhiyun */
321*4882a593Smuzhiyun struct vpe_q_data {
322*4882a593Smuzhiyun /* current v4l2 format info */
323*4882a593Smuzhiyun struct v4l2_format format;
324*4882a593Smuzhiyun unsigned int flags;
325*4882a593Smuzhiyun struct v4l2_rect c_rect; /* crop/compose rectangle */
326*4882a593Smuzhiyun struct vpe_fmt *fmt; /* format info */
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* vpe_q_data flag bits */
330*4882a593Smuzhiyun #define Q_DATA_FRAME_1D BIT(0)
331*4882a593Smuzhiyun #define Q_DATA_MODE_TILED BIT(1)
332*4882a593Smuzhiyun #define Q_DATA_INTERLACED_ALTERNATE BIT(2)
333*4882a593Smuzhiyun #define Q_DATA_INTERLACED_SEQ_TB BIT(3)
334*4882a593Smuzhiyun #define Q_DATA_INTERLACED_SEQ_BT BIT(4)
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun #define Q_IS_SEQ_XX (Q_DATA_INTERLACED_SEQ_TB | \
337*4882a593Smuzhiyun Q_DATA_INTERLACED_SEQ_BT)
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #define Q_IS_INTERLACED (Q_DATA_INTERLACED_ALTERNATE | \
340*4882a593Smuzhiyun Q_DATA_INTERLACED_SEQ_TB | \
341*4882a593Smuzhiyun Q_DATA_INTERLACED_SEQ_BT)
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun enum {
344*4882a593Smuzhiyun Q_DATA_SRC = 0,
345*4882a593Smuzhiyun Q_DATA_DST = 1,
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* find our format description corresponding to the passed v4l2_format */
__find_format(u32 fourcc)349*4882a593Smuzhiyun static struct vpe_fmt *__find_format(u32 fourcc)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun struct vpe_fmt *fmt;
352*4882a593Smuzhiyun unsigned int k;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun for (k = 0; k < ARRAY_SIZE(vpe_formats); k++) {
355*4882a593Smuzhiyun fmt = &vpe_formats[k];
356*4882a593Smuzhiyun if (fmt->fourcc == fourcc)
357*4882a593Smuzhiyun return fmt;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return NULL;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
find_format(struct v4l2_format * f)363*4882a593Smuzhiyun static struct vpe_fmt *find_format(struct v4l2_format *f)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun return __find_format(f->fmt.pix.pixelformat);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /*
369*4882a593Smuzhiyun * there is one vpe_dev structure in the driver, it is shared by
370*4882a593Smuzhiyun * all instances.
371*4882a593Smuzhiyun */
372*4882a593Smuzhiyun struct vpe_dev {
373*4882a593Smuzhiyun struct v4l2_device v4l2_dev;
374*4882a593Smuzhiyun struct video_device vfd;
375*4882a593Smuzhiyun struct v4l2_m2m_dev *m2m_dev;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun atomic_t num_instances; /* count of driver instances */
378*4882a593Smuzhiyun dma_addr_t loaded_mmrs; /* shadow mmrs in device */
379*4882a593Smuzhiyun struct mutex dev_mutex;
380*4882a593Smuzhiyun spinlock_t lock;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun int irq;
383*4882a593Smuzhiyun void __iomem *base;
384*4882a593Smuzhiyun struct resource *res;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun struct vpdma_data vpdma_data;
387*4882a593Smuzhiyun struct vpdma_data *vpdma; /* vpdma data handle */
388*4882a593Smuzhiyun struct sc_data *sc; /* scaler data handle */
389*4882a593Smuzhiyun struct csc_data *csc; /* csc data handle */
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /*
393*4882a593Smuzhiyun * There is one vpe_ctx structure for each m2m context.
394*4882a593Smuzhiyun */
395*4882a593Smuzhiyun struct vpe_ctx {
396*4882a593Smuzhiyun struct v4l2_fh fh;
397*4882a593Smuzhiyun struct vpe_dev *dev;
398*4882a593Smuzhiyun struct v4l2_ctrl_handler hdl;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun unsigned int field; /* current field */
401*4882a593Smuzhiyun unsigned int sequence; /* current frame/field seq */
402*4882a593Smuzhiyun unsigned int aborting; /* abort after next irq */
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun unsigned int bufs_per_job; /* input buffers per batch */
405*4882a593Smuzhiyun unsigned int bufs_completed; /* bufs done in this batch */
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun struct vpe_q_data q_data[2]; /* src & dst queue data */
408*4882a593Smuzhiyun struct vb2_v4l2_buffer *src_vbs[VPE_MAX_SRC_BUFS];
409*4882a593Smuzhiyun struct vb2_v4l2_buffer *dst_vb;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun dma_addr_t mv_buf_dma[2]; /* dma addrs of motion vector in/out bufs */
412*4882a593Smuzhiyun void *mv_buf[2]; /* virtual addrs of motion vector bufs */
413*4882a593Smuzhiyun size_t mv_buf_size; /* current motion vector buffer size */
414*4882a593Smuzhiyun struct vpdma_buf mmr_adb; /* shadow reg addr/data block */
415*4882a593Smuzhiyun struct vpdma_buf sc_coeff_h; /* h coeff buffer */
416*4882a593Smuzhiyun struct vpdma_buf sc_coeff_v; /* v coeff buffer */
417*4882a593Smuzhiyun struct vpdma_desc_list desc_list; /* DMA descriptor list */
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun bool deinterlacing; /* using de-interlacer */
420*4882a593Smuzhiyun bool load_mmrs; /* have new shadow reg values */
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun unsigned int src_mv_buf_selector;
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun * M2M devices get 2 queues.
428*4882a593Smuzhiyun * Return the queue given the type.
429*4882a593Smuzhiyun */
get_q_data(struct vpe_ctx * ctx,enum v4l2_buf_type type)430*4882a593Smuzhiyun static struct vpe_q_data *get_q_data(struct vpe_ctx *ctx,
431*4882a593Smuzhiyun enum v4l2_buf_type type)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun switch (type) {
434*4882a593Smuzhiyun case V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE:
435*4882a593Smuzhiyun case V4L2_BUF_TYPE_VIDEO_OUTPUT:
436*4882a593Smuzhiyun return &ctx->q_data[Q_DATA_SRC];
437*4882a593Smuzhiyun case V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE:
438*4882a593Smuzhiyun case V4L2_BUF_TYPE_VIDEO_CAPTURE:
439*4882a593Smuzhiyun return &ctx->q_data[Q_DATA_DST];
440*4882a593Smuzhiyun default:
441*4882a593Smuzhiyun return NULL;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun return NULL;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
read_reg(struct vpe_dev * dev,int offset)446*4882a593Smuzhiyun static u32 read_reg(struct vpe_dev *dev, int offset)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun return ioread32(dev->base + offset);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
write_reg(struct vpe_dev * dev,int offset,u32 value)451*4882a593Smuzhiyun static void write_reg(struct vpe_dev *dev, int offset, u32 value)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun iowrite32(value, dev->base + offset);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* register field read/write helpers */
get_field(u32 value,u32 mask,int shift)457*4882a593Smuzhiyun static int get_field(u32 value, u32 mask, int shift)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun return (value & (mask << shift)) >> shift;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
read_field_reg(struct vpe_dev * dev,int offset,u32 mask,int shift)462*4882a593Smuzhiyun static int read_field_reg(struct vpe_dev *dev, int offset, u32 mask, int shift)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun return get_field(read_reg(dev, offset), mask, shift);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
write_field(u32 * valp,u32 field,u32 mask,int shift)467*4882a593Smuzhiyun static void write_field(u32 *valp, u32 field, u32 mask, int shift)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun u32 val = *valp;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun val &= ~(mask << shift);
472*4882a593Smuzhiyun val |= (field & mask) << shift;
473*4882a593Smuzhiyun *valp = val;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
write_field_reg(struct vpe_dev * dev,int offset,u32 field,u32 mask,int shift)476*4882a593Smuzhiyun static void write_field_reg(struct vpe_dev *dev, int offset, u32 field,
477*4882a593Smuzhiyun u32 mask, int shift)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun u32 val = read_reg(dev, offset);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun write_field(&val, field, mask, shift);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun write_reg(dev, offset, val);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /*
487*4882a593Smuzhiyun * DMA address/data block for the shadow registers
488*4882a593Smuzhiyun */
489*4882a593Smuzhiyun struct vpe_mmr_adb {
490*4882a593Smuzhiyun struct vpdma_adb_hdr out_fmt_hdr;
491*4882a593Smuzhiyun u32 out_fmt_reg[1];
492*4882a593Smuzhiyun u32 out_fmt_pad[3];
493*4882a593Smuzhiyun struct vpdma_adb_hdr us1_hdr;
494*4882a593Smuzhiyun u32 us1_regs[8];
495*4882a593Smuzhiyun struct vpdma_adb_hdr us2_hdr;
496*4882a593Smuzhiyun u32 us2_regs[8];
497*4882a593Smuzhiyun struct vpdma_adb_hdr us3_hdr;
498*4882a593Smuzhiyun u32 us3_regs[8];
499*4882a593Smuzhiyun struct vpdma_adb_hdr dei_hdr;
500*4882a593Smuzhiyun u32 dei_regs[8];
501*4882a593Smuzhiyun struct vpdma_adb_hdr sc_hdr0;
502*4882a593Smuzhiyun u32 sc_regs0[7];
503*4882a593Smuzhiyun u32 sc_pad0[1];
504*4882a593Smuzhiyun struct vpdma_adb_hdr sc_hdr8;
505*4882a593Smuzhiyun u32 sc_regs8[6];
506*4882a593Smuzhiyun u32 sc_pad8[2];
507*4882a593Smuzhiyun struct vpdma_adb_hdr sc_hdr17;
508*4882a593Smuzhiyun u32 sc_regs17[9];
509*4882a593Smuzhiyun u32 sc_pad17[3];
510*4882a593Smuzhiyun struct vpdma_adb_hdr csc_hdr;
511*4882a593Smuzhiyun u32 csc_regs[6];
512*4882a593Smuzhiyun u32 csc_pad[2];
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun #define GET_OFFSET_TOP(ctx, obj, reg) \
516*4882a593Smuzhiyun ((obj)->res->start - ctx->dev->res->start + reg)
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun #define VPE_SET_MMR_ADB_HDR(ctx, hdr, regs, offset_a) \
519*4882a593Smuzhiyun VPDMA_SET_MMR_ADB_HDR(ctx->mmr_adb, vpe_mmr_adb, hdr, regs, offset_a)
520*4882a593Smuzhiyun /*
521*4882a593Smuzhiyun * Set the headers for all of the address/data block structures.
522*4882a593Smuzhiyun */
init_adb_hdrs(struct vpe_ctx * ctx)523*4882a593Smuzhiyun static void init_adb_hdrs(struct vpe_ctx *ctx)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun VPE_SET_MMR_ADB_HDR(ctx, out_fmt_hdr, out_fmt_reg, VPE_CLK_FORMAT_SELECT);
526*4882a593Smuzhiyun VPE_SET_MMR_ADB_HDR(ctx, us1_hdr, us1_regs, VPE_US1_R0);
527*4882a593Smuzhiyun VPE_SET_MMR_ADB_HDR(ctx, us2_hdr, us2_regs, VPE_US2_R0);
528*4882a593Smuzhiyun VPE_SET_MMR_ADB_HDR(ctx, us3_hdr, us3_regs, VPE_US3_R0);
529*4882a593Smuzhiyun VPE_SET_MMR_ADB_HDR(ctx, dei_hdr, dei_regs, VPE_DEI_FRAME_SIZE);
530*4882a593Smuzhiyun VPE_SET_MMR_ADB_HDR(ctx, sc_hdr0, sc_regs0,
531*4882a593Smuzhiyun GET_OFFSET_TOP(ctx, ctx->dev->sc, CFG_SC0));
532*4882a593Smuzhiyun VPE_SET_MMR_ADB_HDR(ctx, sc_hdr8, sc_regs8,
533*4882a593Smuzhiyun GET_OFFSET_TOP(ctx, ctx->dev->sc, CFG_SC8));
534*4882a593Smuzhiyun VPE_SET_MMR_ADB_HDR(ctx, sc_hdr17, sc_regs17,
535*4882a593Smuzhiyun GET_OFFSET_TOP(ctx, ctx->dev->sc, CFG_SC17));
536*4882a593Smuzhiyun VPE_SET_MMR_ADB_HDR(ctx, csc_hdr, csc_regs,
537*4882a593Smuzhiyun GET_OFFSET_TOP(ctx, ctx->dev->csc, CSC_CSC00));
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /*
541*4882a593Smuzhiyun * Allocate or re-allocate the motion vector DMA buffers
542*4882a593Smuzhiyun * There are two buffers, one for input and one for output.
543*4882a593Smuzhiyun * However, the roles are reversed after each field is processed.
544*4882a593Smuzhiyun * In other words, after each field is processed, the previous
545*4882a593Smuzhiyun * output (dst) MV buffer becomes the new input (src) MV buffer.
546*4882a593Smuzhiyun */
realloc_mv_buffers(struct vpe_ctx * ctx,size_t size)547*4882a593Smuzhiyun static int realloc_mv_buffers(struct vpe_ctx *ctx, size_t size)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun struct device *dev = ctx->dev->v4l2_dev.dev;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (ctx->mv_buf_size == size)
552*4882a593Smuzhiyun return 0;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (ctx->mv_buf[0])
555*4882a593Smuzhiyun dma_free_coherent(dev, ctx->mv_buf_size, ctx->mv_buf[0],
556*4882a593Smuzhiyun ctx->mv_buf_dma[0]);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (ctx->mv_buf[1])
559*4882a593Smuzhiyun dma_free_coherent(dev, ctx->mv_buf_size, ctx->mv_buf[1],
560*4882a593Smuzhiyun ctx->mv_buf_dma[1]);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun if (size == 0)
563*4882a593Smuzhiyun return 0;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun ctx->mv_buf[0] = dma_alloc_coherent(dev, size, &ctx->mv_buf_dma[0],
566*4882a593Smuzhiyun GFP_KERNEL);
567*4882a593Smuzhiyun if (!ctx->mv_buf[0]) {
568*4882a593Smuzhiyun vpe_err(ctx->dev, "failed to allocate motion vector buffer\n");
569*4882a593Smuzhiyun return -ENOMEM;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun ctx->mv_buf[1] = dma_alloc_coherent(dev, size, &ctx->mv_buf_dma[1],
573*4882a593Smuzhiyun GFP_KERNEL);
574*4882a593Smuzhiyun if (!ctx->mv_buf[1]) {
575*4882a593Smuzhiyun vpe_err(ctx->dev, "failed to allocate motion vector buffer\n");
576*4882a593Smuzhiyun dma_free_coherent(dev, size, ctx->mv_buf[0],
577*4882a593Smuzhiyun ctx->mv_buf_dma[0]);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun return -ENOMEM;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun ctx->mv_buf_size = size;
583*4882a593Smuzhiyun ctx->src_mv_buf_selector = 0;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
free_mv_buffers(struct vpe_ctx * ctx)588*4882a593Smuzhiyun static void free_mv_buffers(struct vpe_ctx *ctx)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun realloc_mv_buffers(ctx, 0);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /*
594*4882a593Smuzhiyun * While de-interlacing, we keep the two most recent input buffers
595*4882a593Smuzhiyun * around. This function frees those two buffers when we have
596*4882a593Smuzhiyun * finished processing the current stream.
597*4882a593Smuzhiyun */
free_vbs(struct vpe_ctx * ctx)598*4882a593Smuzhiyun static void free_vbs(struct vpe_ctx *ctx)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun struct vpe_dev *dev = ctx->dev;
601*4882a593Smuzhiyun unsigned long flags;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun if (ctx->src_vbs[2] == NULL)
604*4882a593Smuzhiyun return;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun spin_lock_irqsave(&dev->lock, flags);
607*4882a593Smuzhiyun if (ctx->src_vbs[2]) {
608*4882a593Smuzhiyun v4l2_m2m_buf_done(ctx->src_vbs[2], VB2_BUF_STATE_DONE);
609*4882a593Smuzhiyun if (ctx->src_vbs[1] && (ctx->src_vbs[1] != ctx->src_vbs[2]))
610*4882a593Smuzhiyun v4l2_m2m_buf_done(ctx->src_vbs[1], VB2_BUF_STATE_DONE);
611*4882a593Smuzhiyun ctx->src_vbs[2] = NULL;
612*4882a593Smuzhiyun ctx->src_vbs[1] = NULL;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->lock, flags);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /*
618*4882a593Smuzhiyun * Enable or disable the VPE clocks
619*4882a593Smuzhiyun */
vpe_set_clock_enable(struct vpe_dev * dev,bool on)620*4882a593Smuzhiyun static void vpe_set_clock_enable(struct vpe_dev *dev, bool on)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun u32 val = 0;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (on)
625*4882a593Smuzhiyun val = VPE_DATA_PATH_CLK_ENABLE | VPE_VPEDMA_CLK_ENABLE;
626*4882a593Smuzhiyun write_reg(dev, VPE_CLK_ENABLE, val);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
vpe_top_reset(struct vpe_dev * dev)629*4882a593Smuzhiyun static void vpe_top_reset(struct vpe_dev *dev)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun write_field_reg(dev, VPE_CLK_RESET, 1, VPE_DATA_PATH_CLK_RESET_MASK,
633*4882a593Smuzhiyun VPE_DATA_PATH_CLK_RESET_SHIFT);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun usleep_range(100, 150);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun write_field_reg(dev, VPE_CLK_RESET, 0, VPE_DATA_PATH_CLK_RESET_MASK,
638*4882a593Smuzhiyun VPE_DATA_PATH_CLK_RESET_SHIFT);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
vpe_top_vpdma_reset(struct vpe_dev * dev)641*4882a593Smuzhiyun static void vpe_top_vpdma_reset(struct vpe_dev *dev)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun write_field_reg(dev, VPE_CLK_RESET, 1, VPE_VPDMA_CLK_RESET_MASK,
644*4882a593Smuzhiyun VPE_VPDMA_CLK_RESET_SHIFT);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun usleep_range(100, 150);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun write_field_reg(dev, VPE_CLK_RESET, 0, VPE_VPDMA_CLK_RESET_MASK,
649*4882a593Smuzhiyun VPE_VPDMA_CLK_RESET_SHIFT);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /*
653*4882a593Smuzhiyun * Load the correct of upsampler coefficients into the shadow MMRs
654*4882a593Smuzhiyun */
set_us_coefficients(struct vpe_ctx * ctx)655*4882a593Smuzhiyun static void set_us_coefficients(struct vpe_ctx *ctx)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun struct vpe_mmr_adb *mmr_adb = ctx->mmr_adb.addr;
658*4882a593Smuzhiyun struct vpe_q_data *s_q_data = &ctx->q_data[Q_DATA_SRC];
659*4882a593Smuzhiyun u32 *us1_reg = &mmr_adb->us1_regs[0];
660*4882a593Smuzhiyun u32 *us2_reg = &mmr_adb->us2_regs[0];
661*4882a593Smuzhiyun u32 *us3_reg = &mmr_adb->us3_regs[0];
662*4882a593Smuzhiyun const unsigned short *cp, *end_cp;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun cp = &us_coeffs[0].anchor_fid0_c0;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun if (s_q_data->flags & Q_IS_INTERLACED) /* interlaced */
667*4882a593Smuzhiyun cp += sizeof(us_coeffs[0]) / sizeof(*cp);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun end_cp = cp + sizeof(us_coeffs[0]) / sizeof(*cp);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun while (cp < end_cp) {
672*4882a593Smuzhiyun write_field(us1_reg, *cp++, VPE_US_C0_MASK, VPE_US_C0_SHIFT);
673*4882a593Smuzhiyun write_field(us1_reg, *cp++, VPE_US_C1_MASK, VPE_US_C1_SHIFT);
674*4882a593Smuzhiyun *us2_reg++ = *us1_reg;
675*4882a593Smuzhiyun *us3_reg++ = *us1_reg++;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun ctx->load_mmrs = true;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /*
681*4882a593Smuzhiyun * Set the upsampler config mode and the VPDMA line mode in the shadow MMRs.
682*4882a593Smuzhiyun */
set_cfg_modes(struct vpe_ctx * ctx)683*4882a593Smuzhiyun static void set_cfg_modes(struct vpe_ctx *ctx)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun struct vpe_fmt *fmt = ctx->q_data[Q_DATA_SRC].fmt;
686*4882a593Smuzhiyun struct vpe_mmr_adb *mmr_adb = ctx->mmr_adb.addr;
687*4882a593Smuzhiyun u32 *us1_reg0 = &mmr_adb->us1_regs[0];
688*4882a593Smuzhiyun u32 *us2_reg0 = &mmr_adb->us2_regs[0];
689*4882a593Smuzhiyun u32 *us3_reg0 = &mmr_adb->us3_regs[0];
690*4882a593Smuzhiyun int cfg_mode = 1;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /*
693*4882a593Smuzhiyun * Cfg Mode 0: YUV420 source, enable upsampler, DEI is de-interlacing.
694*4882a593Smuzhiyun * Cfg Mode 1: YUV422 source, disable upsampler, DEI is de-interlacing.
695*4882a593Smuzhiyun */
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun if (fmt->fourcc == V4L2_PIX_FMT_NV12 ||
698*4882a593Smuzhiyun fmt->fourcc == V4L2_PIX_FMT_NV21)
699*4882a593Smuzhiyun cfg_mode = 0;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun write_field(us1_reg0, cfg_mode, VPE_US_MODE_MASK, VPE_US_MODE_SHIFT);
702*4882a593Smuzhiyun write_field(us2_reg0, cfg_mode, VPE_US_MODE_MASK, VPE_US_MODE_SHIFT);
703*4882a593Smuzhiyun write_field(us3_reg0, cfg_mode, VPE_US_MODE_MASK, VPE_US_MODE_SHIFT);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun ctx->load_mmrs = true;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
set_line_modes(struct vpe_ctx * ctx)708*4882a593Smuzhiyun static void set_line_modes(struct vpe_ctx *ctx)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct vpe_fmt *fmt = ctx->q_data[Q_DATA_SRC].fmt;
711*4882a593Smuzhiyun int line_mode = 1;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (fmt->fourcc == V4L2_PIX_FMT_NV12 ||
714*4882a593Smuzhiyun fmt->fourcc == V4L2_PIX_FMT_NV21)
715*4882a593Smuzhiyun line_mode = 0; /* double lines to line buffer */
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* regs for now */
718*4882a593Smuzhiyun vpdma_set_line_mode(ctx->dev->vpdma, line_mode, VPE_CHAN_CHROMA1_IN);
719*4882a593Smuzhiyun vpdma_set_line_mode(ctx->dev->vpdma, line_mode, VPE_CHAN_CHROMA2_IN);
720*4882a593Smuzhiyun vpdma_set_line_mode(ctx->dev->vpdma, line_mode, VPE_CHAN_CHROMA3_IN);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* frame start for input luma */
723*4882a593Smuzhiyun vpdma_set_frame_start_event(ctx->dev->vpdma, VPDMA_FSEVENT_CHANNEL_ACTIVE,
724*4882a593Smuzhiyun VPE_CHAN_LUMA1_IN);
725*4882a593Smuzhiyun vpdma_set_frame_start_event(ctx->dev->vpdma, VPDMA_FSEVENT_CHANNEL_ACTIVE,
726*4882a593Smuzhiyun VPE_CHAN_LUMA2_IN);
727*4882a593Smuzhiyun vpdma_set_frame_start_event(ctx->dev->vpdma, VPDMA_FSEVENT_CHANNEL_ACTIVE,
728*4882a593Smuzhiyun VPE_CHAN_LUMA3_IN);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* frame start for input chroma */
731*4882a593Smuzhiyun vpdma_set_frame_start_event(ctx->dev->vpdma, VPDMA_FSEVENT_CHANNEL_ACTIVE,
732*4882a593Smuzhiyun VPE_CHAN_CHROMA1_IN);
733*4882a593Smuzhiyun vpdma_set_frame_start_event(ctx->dev->vpdma, VPDMA_FSEVENT_CHANNEL_ACTIVE,
734*4882a593Smuzhiyun VPE_CHAN_CHROMA2_IN);
735*4882a593Smuzhiyun vpdma_set_frame_start_event(ctx->dev->vpdma, VPDMA_FSEVENT_CHANNEL_ACTIVE,
736*4882a593Smuzhiyun VPE_CHAN_CHROMA3_IN);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /* frame start for MV in client */
739*4882a593Smuzhiyun vpdma_set_frame_start_event(ctx->dev->vpdma, VPDMA_FSEVENT_CHANNEL_ACTIVE,
740*4882a593Smuzhiyun VPE_CHAN_MV_IN);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /*
744*4882a593Smuzhiyun * Set the shadow registers that are modified when the source
745*4882a593Smuzhiyun * format changes.
746*4882a593Smuzhiyun */
set_src_registers(struct vpe_ctx * ctx)747*4882a593Smuzhiyun static void set_src_registers(struct vpe_ctx *ctx)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun set_us_coefficients(ctx);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /*
753*4882a593Smuzhiyun * Set the shadow registers that are modified when the destination
754*4882a593Smuzhiyun * format changes.
755*4882a593Smuzhiyun */
set_dst_registers(struct vpe_ctx * ctx)756*4882a593Smuzhiyun static void set_dst_registers(struct vpe_ctx *ctx)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun struct vpe_mmr_adb *mmr_adb = ctx->mmr_adb.addr;
759*4882a593Smuzhiyun struct vpe_fmt *fmt = ctx->q_data[Q_DATA_DST].fmt;
760*4882a593Smuzhiyun const struct v4l2_format_info *finfo;
761*4882a593Smuzhiyun u32 val = 0;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun finfo = v4l2_format_info(fmt->fourcc);
764*4882a593Smuzhiyun if (v4l2_is_format_rgb(finfo)) {
765*4882a593Smuzhiyun val |= VPE_RGB_OUT_SELECT;
766*4882a593Smuzhiyun vpdma_set_bg_color(ctx->dev->vpdma,
767*4882a593Smuzhiyun (struct vpdma_data_format *)fmt->vpdma_fmt[0], 0xff);
768*4882a593Smuzhiyun } else if (fmt->fourcc == V4L2_PIX_FMT_NV16)
769*4882a593Smuzhiyun val |= VPE_COLOR_SEPARATE_422;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /*
772*4882a593Smuzhiyun * the source of CHR_DS and CSC is always the scaler, irrespective of
773*4882a593Smuzhiyun * whether it's used or not
774*4882a593Smuzhiyun */
775*4882a593Smuzhiyun val |= VPE_DS_SRC_DEI_SCALER | VPE_CSC_SRC_DEI_SCALER;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (fmt->fourcc != V4L2_PIX_FMT_NV12 &&
778*4882a593Smuzhiyun fmt->fourcc != V4L2_PIX_FMT_NV21)
779*4882a593Smuzhiyun val |= VPE_DS_BYPASS;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun mmr_adb->out_fmt_reg[0] = val;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun ctx->load_mmrs = true;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /*
787*4882a593Smuzhiyun * Set the de-interlacer shadow register values
788*4882a593Smuzhiyun */
set_dei_regs(struct vpe_ctx * ctx)789*4882a593Smuzhiyun static void set_dei_regs(struct vpe_ctx *ctx)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun struct vpe_mmr_adb *mmr_adb = ctx->mmr_adb.addr;
792*4882a593Smuzhiyun struct vpe_q_data *s_q_data = &ctx->q_data[Q_DATA_SRC];
793*4882a593Smuzhiyun unsigned int src_h = s_q_data->c_rect.height;
794*4882a593Smuzhiyun unsigned int src_w = s_q_data->c_rect.width;
795*4882a593Smuzhiyun u32 *dei_mmr0 = &mmr_adb->dei_regs[0];
796*4882a593Smuzhiyun bool deinterlace = true;
797*4882a593Smuzhiyun u32 val = 0;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /*
800*4882a593Smuzhiyun * according to TRM, we should set DEI in progressive bypass mode when
801*4882a593Smuzhiyun * the input content is progressive, however, DEI is bypassed correctly
802*4882a593Smuzhiyun * for both progressive and interlace content in interlace bypass mode.
803*4882a593Smuzhiyun * It has been recommended not to use progressive bypass mode.
804*4882a593Smuzhiyun */
805*4882a593Smuzhiyun if (!(s_q_data->flags & Q_IS_INTERLACED) || !ctx->deinterlacing) {
806*4882a593Smuzhiyun deinterlace = false;
807*4882a593Smuzhiyun val = VPE_DEI_INTERLACE_BYPASS;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun src_h = deinterlace ? src_h * 2 : src_h;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun val |= (src_h << VPE_DEI_HEIGHT_SHIFT) |
813*4882a593Smuzhiyun (src_w << VPE_DEI_WIDTH_SHIFT) |
814*4882a593Smuzhiyun VPE_DEI_FIELD_FLUSH;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun *dei_mmr0 = val;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun ctx->load_mmrs = true;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
set_dei_shadow_registers(struct vpe_ctx * ctx)821*4882a593Smuzhiyun static void set_dei_shadow_registers(struct vpe_ctx *ctx)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun struct vpe_mmr_adb *mmr_adb = ctx->mmr_adb.addr;
824*4882a593Smuzhiyun u32 *dei_mmr = &mmr_adb->dei_regs[0];
825*4882a593Smuzhiyun const struct vpe_dei_regs *cur = &dei_regs;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun dei_mmr[2] = cur->mdt_spacial_freq_thr_reg;
828*4882a593Smuzhiyun dei_mmr[3] = cur->edi_config_reg;
829*4882a593Smuzhiyun dei_mmr[4] = cur->edi_lut_reg0;
830*4882a593Smuzhiyun dei_mmr[5] = cur->edi_lut_reg1;
831*4882a593Smuzhiyun dei_mmr[6] = cur->edi_lut_reg2;
832*4882a593Smuzhiyun dei_mmr[7] = cur->edi_lut_reg3;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun ctx->load_mmrs = true;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
config_edi_input_mode(struct vpe_ctx * ctx,int mode)837*4882a593Smuzhiyun static void config_edi_input_mode(struct vpe_ctx *ctx, int mode)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun struct vpe_mmr_adb *mmr_adb = ctx->mmr_adb.addr;
840*4882a593Smuzhiyun u32 *edi_config_reg = &mmr_adb->dei_regs[3];
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (mode & 0x2)
843*4882a593Smuzhiyun write_field(edi_config_reg, 1, 1, 2); /* EDI_ENABLE_3D */
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun if (mode & 0x3)
846*4882a593Smuzhiyun write_field(edi_config_reg, 1, 1, 3); /* EDI_CHROMA_3D */
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun write_field(edi_config_reg, mode, VPE_EDI_INP_MODE_MASK,
849*4882a593Smuzhiyun VPE_EDI_INP_MODE_SHIFT);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun ctx->load_mmrs = true;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /*
855*4882a593Smuzhiyun * Set the shadow registers whose values are modified when either the
856*4882a593Smuzhiyun * source or destination format is changed.
857*4882a593Smuzhiyun */
set_srcdst_params(struct vpe_ctx * ctx)858*4882a593Smuzhiyun static int set_srcdst_params(struct vpe_ctx *ctx)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun struct vpe_q_data *s_q_data = &ctx->q_data[Q_DATA_SRC];
861*4882a593Smuzhiyun struct vpe_q_data *d_q_data = &ctx->q_data[Q_DATA_DST];
862*4882a593Smuzhiyun struct vpe_mmr_adb *mmr_adb = ctx->mmr_adb.addr;
863*4882a593Smuzhiyun unsigned int src_w = s_q_data->c_rect.width;
864*4882a593Smuzhiyun unsigned int src_h = s_q_data->c_rect.height;
865*4882a593Smuzhiyun unsigned int dst_w = d_q_data->c_rect.width;
866*4882a593Smuzhiyun unsigned int dst_h = d_q_data->c_rect.height;
867*4882a593Smuzhiyun struct v4l2_pix_format_mplane *spix;
868*4882a593Smuzhiyun size_t mv_buf_size;
869*4882a593Smuzhiyun int ret;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun ctx->sequence = 0;
872*4882a593Smuzhiyun ctx->field = V4L2_FIELD_TOP;
873*4882a593Smuzhiyun spix = &s_q_data->format.fmt.pix_mp;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun if ((s_q_data->flags & Q_IS_INTERLACED) &&
876*4882a593Smuzhiyun !(d_q_data->flags & Q_IS_INTERLACED)) {
877*4882a593Smuzhiyun int bytes_per_line;
878*4882a593Smuzhiyun const struct vpdma_data_format *mv =
879*4882a593Smuzhiyun &vpdma_misc_fmts[VPDMA_DATA_FMT_MV];
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /*
882*4882a593Smuzhiyun * we make sure that the source image has a 16 byte aligned
883*4882a593Smuzhiyun * stride, we need to do the same for the motion vector buffer
884*4882a593Smuzhiyun * by aligning it's stride to the next 16 byte boundary. this
885*4882a593Smuzhiyun * extra space will not be used by the de-interlacer, but will
886*4882a593Smuzhiyun * ensure that vpdma operates correctly
887*4882a593Smuzhiyun */
888*4882a593Smuzhiyun bytes_per_line = ALIGN((spix->width * mv->depth) >> 3,
889*4882a593Smuzhiyun VPDMA_STRIDE_ALIGN);
890*4882a593Smuzhiyun mv_buf_size = bytes_per_line * spix->height;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun ctx->deinterlacing = true;
893*4882a593Smuzhiyun src_h <<= 1;
894*4882a593Smuzhiyun } else {
895*4882a593Smuzhiyun ctx->deinterlacing = false;
896*4882a593Smuzhiyun mv_buf_size = 0;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun free_vbs(ctx);
900*4882a593Smuzhiyun ctx->src_vbs[2] = ctx->src_vbs[1] = ctx->src_vbs[0] = NULL;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun ret = realloc_mv_buffers(ctx, mv_buf_size);
903*4882a593Smuzhiyun if (ret)
904*4882a593Smuzhiyun return ret;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun set_cfg_modes(ctx);
907*4882a593Smuzhiyun set_dei_regs(ctx);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun csc_set_coeff(ctx->dev->csc, &mmr_adb->csc_regs[0],
910*4882a593Smuzhiyun &s_q_data->format, &d_q_data->format);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun sc_set_hs_coeffs(ctx->dev->sc, ctx->sc_coeff_h.addr, src_w, dst_w);
913*4882a593Smuzhiyun sc_set_vs_coeffs(ctx->dev->sc, ctx->sc_coeff_v.addr, src_h, dst_h);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun sc_config_scaler(ctx->dev->sc, &mmr_adb->sc_regs0[0],
916*4882a593Smuzhiyun &mmr_adb->sc_regs8[0], &mmr_adb->sc_regs17[0],
917*4882a593Smuzhiyun src_w, src_h, dst_w, dst_h);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun return 0;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /*
923*4882a593Smuzhiyun * mem2mem callbacks
924*4882a593Smuzhiyun */
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /*
927*4882a593Smuzhiyun * job_ready() - check whether an instance is ready to be scheduled to run
928*4882a593Smuzhiyun */
job_ready(void * priv)929*4882a593Smuzhiyun static int job_ready(void *priv)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun struct vpe_ctx *ctx = priv;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /*
934*4882a593Smuzhiyun * This check is needed as this might be called directly from driver
935*4882a593Smuzhiyun * When called by m2m framework, this will always satisfy, but when
936*4882a593Smuzhiyun * called from vpe_irq, this might fail. (src stream with zero buffers)
937*4882a593Smuzhiyun */
938*4882a593Smuzhiyun if (v4l2_m2m_num_src_bufs_ready(ctx->fh.m2m_ctx) <= 0 ||
939*4882a593Smuzhiyun v4l2_m2m_num_dst_bufs_ready(ctx->fh.m2m_ctx) <= 0)
940*4882a593Smuzhiyun return 0;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun return 1;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
job_abort(void * priv)945*4882a593Smuzhiyun static void job_abort(void *priv)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun struct vpe_ctx *ctx = priv;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun /* Will cancel the transaction in the next interrupt handler */
950*4882a593Smuzhiyun ctx->aborting = 1;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
vpe_dump_regs(struct vpe_dev * dev)953*4882a593Smuzhiyun static void vpe_dump_regs(struct vpe_dev *dev)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun #define DUMPREG(r) vpe_dbg(dev, "%-35s %08x\n", #r, read_reg(dev, VPE_##r))
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun vpe_dbg(dev, "VPE Registers:\n");
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun DUMPREG(PID);
960*4882a593Smuzhiyun DUMPREG(SYSCONFIG);
961*4882a593Smuzhiyun DUMPREG(INT0_STATUS0_RAW);
962*4882a593Smuzhiyun DUMPREG(INT0_STATUS0);
963*4882a593Smuzhiyun DUMPREG(INT0_ENABLE0);
964*4882a593Smuzhiyun DUMPREG(INT0_STATUS1_RAW);
965*4882a593Smuzhiyun DUMPREG(INT0_STATUS1);
966*4882a593Smuzhiyun DUMPREG(INT0_ENABLE1);
967*4882a593Smuzhiyun DUMPREG(CLK_ENABLE);
968*4882a593Smuzhiyun DUMPREG(CLK_RESET);
969*4882a593Smuzhiyun DUMPREG(CLK_FORMAT_SELECT);
970*4882a593Smuzhiyun DUMPREG(CLK_RANGE_MAP);
971*4882a593Smuzhiyun DUMPREG(US1_R0);
972*4882a593Smuzhiyun DUMPREG(US1_R1);
973*4882a593Smuzhiyun DUMPREG(US1_R2);
974*4882a593Smuzhiyun DUMPREG(US1_R3);
975*4882a593Smuzhiyun DUMPREG(US1_R4);
976*4882a593Smuzhiyun DUMPREG(US1_R5);
977*4882a593Smuzhiyun DUMPREG(US1_R6);
978*4882a593Smuzhiyun DUMPREG(US1_R7);
979*4882a593Smuzhiyun DUMPREG(US2_R0);
980*4882a593Smuzhiyun DUMPREG(US2_R1);
981*4882a593Smuzhiyun DUMPREG(US2_R2);
982*4882a593Smuzhiyun DUMPREG(US2_R3);
983*4882a593Smuzhiyun DUMPREG(US2_R4);
984*4882a593Smuzhiyun DUMPREG(US2_R5);
985*4882a593Smuzhiyun DUMPREG(US2_R6);
986*4882a593Smuzhiyun DUMPREG(US2_R7);
987*4882a593Smuzhiyun DUMPREG(US3_R0);
988*4882a593Smuzhiyun DUMPREG(US3_R1);
989*4882a593Smuzhiyun DUMPREG(US3_R2);
990*4882a593Smuzhiyun DUMPREG(US3_R3);
991*4882a593Smuzhiyun DUMPREG(US3_R4);
992*4882a593Smuzhiyun DUMPREG(US3_R5);
993*4882a593Smuzhiyun DUMPREG(US3_R6);
994*4882a593Smuzhiyun DUMPREG(US3_R7);
995*4882a593Smuzhiyun DUMPREG(DEI_FRAME_SIZE);
996*4882a593Smuzhiyun DUMPREG(MDT_BYPASS);
997*4882a593Smuzhiyun DUMPREG(MDT_SF_THRESHOLD);
998*4882a593Smuzhiyun DUMPREG(EDI_CONFIG);
999*4882a593Smuzhiyun DUMPREG(DEI_EDI_LUT_R0);
1000*4882a593Smuzhiyun DUMPREG(DEI_EDI_LUT_R1);
1001*4882a593Smuzhiyun DUMPREG(DEI_EDI_LUT_R2);
1002*4882a593Smuzhiyun DUMPREG(DEI_EDI_LUT_R3);
1003*4882a593Smuzhiyun DUMPREG(DEI_FMD_WINDOW_R0);
1004*4882a593Smuzhiyun DUMPREG(DEI_FMD_WINDOW_R1);
1005*4882a593Smuzhiyun DUMPREG(DEI_FMD_CONTROL_R0);
1006*4882a593Smuzhiyun DUMPREG(DEI_FMD_CONTROL_R1);
1007*4882a593Smuzhiyun DUMPREG(DEI_FMD_STATUS_R0);
1008*4882a593Smuzhiyun DUMPREG(DEI_FMD_STATUS_R1);
1009*4882a593Smuzhiyun DUMPREG(DEI_FMD_STATUS_R2);
1010*4882a593Smuzhiyun #undef DUMPREG
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun sc_dump_regs(dev->sc);
1013*4882a593Smuzhiyun csc_dump_regs(dev->csc);
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
add_out_dtd(struct vpe_ctx * ctx,int port)1016*4882a593Smuzhiyun static void add_out_dtd(struct vpe_ctx *ctx, int port)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun struct vpe_q_data *q_data = &ctx->q_data[Q_DATA_DST];
1019*4882a593Smuzhiyun const struct vpe_port_data *p_data = &port_data[port];
1020*4882a593Smuzhiyun struct vb2_buffer *vb = &ctx->dst_vb->vb2_buf;
1021*4882a593Smuzhiyun struct vpe_fmt *fmt = q_data->fmt;
1022*4882a593Smuzhiyun const struct vpdma_data_format *vpdma_fmt;
1023*4882a593Smuzhiyun int mv_buf_selector = !ctx->src_mv_buf_selector;
1024*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix;
1025*4882a593Smuzhiyun dma_addr_t dma_addr;
1026*4882a593Smuzhiyun u32 flags = 0;
1027*4882a593Smuzhiyun u32 offset = 0;
1028*4882a593Smuzhiyun u32 stride;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun if (port == VPE_PORT_MV_OUT) {
1031*4882a593Smuzhiyun vpdma_fmt = &vpdma_misc_fmts[VPDMA_DATA_FMT_MV];
1032*4882a593Smuzhiyun dma_addr = ctx->mv_buf_dma[mv_buf_selector];
1033*4882a593Smuzhiyun q_data = &ctx->q_data[Q_DATA_SRC];
1034*4882a593Smuzhiyun pix = &q_data->format.fmt.pix_mp;
1035*4882a593Smuzhiyun stride = ALIGN((pix->width * vpdma_fmt->depth) >> 3,
1036*4882a593Smuzhiyun VPDMA_STRIDE_ALIGN);
1037*4882a593Smuzhiyun } else {
1038*4882a593Smuzhiyun /* to incorporate interleaved formats */
1039*4882a593Smuzhiyun int plane = fmt->coplanar ? p_data->vb_part : 0;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun pix = &q_data->format.fmt.pix_mp;
1042*4882a593Smuzhiyun vpdma_fmt = fmt->vpdma_fmt[plane];
1043*4882a593Smuzhiyun /*
1044*4882a593Smuzhiyun * If we are using a single plane buffer and
1045*4882a593Smuzhiyun * we need to set a separate vpdma chroma channel.
1046*4882a593Smuzhiyun */
1047*4882a593Smuzhiyun if (pix->num_planes == 1 && plane) {
1048*4882a593Smuzhiyun dma_addr = vb2_dma_contig_plane_dma_addr(vb, 0);
1049*4882a593Smuzhiyun /* Compute required offset */
1050*4882a593Smuzhiyun offset = pix->plane_fmt[0].bytesperline * pix->height;
1051*4882a593Smuzhiyun } else {
1052*4882a593Smuzhiyun dma_addr = vb2_dma_contig_plane_dma_addr(vb, plane);
1053*4882a593Smuzhiyun /* Use address as is, no offset */
1054*4882a593Smuzhiyun offset = 0;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun if (!dma_addr) {
1057*4882a593Smuzhiyun vpe_err(ctx->dev,
1058*4882a593Smuzhiyun "acquiring output buffer(%d) dma_addr failed\n",
1059*4882a593Smuzhiyun port);
1060*4882a593Smuzhiyun return;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun /* Apply the offset */
1063*4882a593Smuzhiyun dma_addr += offset;
1064*4882a593Smuzhiyun stride = pix->plane_fmt[VPE_LUMA].bytesperline;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun if (q_data->flags & Q_DATA_FRAME_1D)
1068*4882a593Smuzhiyun flags |= VPDMA_DATA_FRAME_1D;
1069*4882a593Smuzhiyun if (q_data->flags & Q_DATA_MODE_TILED)
1070*4882a593Smuzhiyun flags |= VPDMA_DATA_MODE_TILED;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun vpdma_set_max_size(ctx->dev->vpdma, VPDMA_MAX_SIZE1,
1073*4882a593Smuzhiyun MAX_W, MAX_H);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun vpdma_add_out_dtd(&ctx->desc_list, pix->width,
1076*4882a593Smuzhiyun stride, &q_data->c_rect,
1077*4882a593Smuzhiyun vpdma_fmt, dma_addr, MAX_OUT_WIDTH_REG1,
1078*4882a593Smuzhiyun MAX_OUT_HEIGHT_REG1, p_data->channel, flags);
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
add_in_dtd(struct vpe_ctx * ctx,int port)1081*4882a593Smuzhiyun static void add_in_dtd(struct vpe_ctx *ctx, int port)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun struct vpe_q_data *q_data = &ctx->q_data[Q_DATA_SRC];
1084*4882a593Smuzhiyun const struct vpe_port_data *p_data = &port_data[port];
1085*4882a593Smuzhiyun struct vb2_buffer *vb = &ctx->src_vbs[p_data->vb_index]->vb2_buf;
1086*4882a593Smuzhiyun struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
1087*4882a593Smuzhiyun struct vpe_fmt *fmt = q_data->fmt;
1088*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix;
1089*4882a593Smuzhiyun const struct vpdma_data_format *vpdma_fmt;
1090*4882a593Smuzhiyun int mv_buf_selector = ctx->src_mv_buf_selector;
1091*4882a593Smuzhiyun int field = vbuf->field == V4L2_FIELD_BOTTOM;
1092*4882a593Smuzhiyun int frame_width, frame_height;
1093*4882a593Smuzhiyun dma_addr_t dma_addr;
1094*4882a593Smuzhiyun u32 flags = 0;
1095*4882a593Smuzhiyun u32 offset = 0;
1096*4882a593Smuzhiyun u32 stride;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun pix = &q_data->format.fmt.pix_mp;
1099*4882a593Smuzhiyun if (port == VPE_PORT_MV_IN) {
1100*4882a593Smuzhiyun vpdma_fmt = &vpdma_misc_fmts[VPDMA_DATA_FMT_MV];
1101*4882a593Smuzhiyun dma_addr = ctx->mv_buf_dma[mv_buf_selector];
1102*4882a593Smuzhiyun stride = ALIGN((pix->width * vpdma_fmt->depth) >> 3,
1103*4882a593Smuzhiyun VPDMA_STRIDE_ALIGN);
1104*4882a593Smuzhiyun } else {
1105*4882a593Smuzhiyun /* to incorporate interleaved formats */
1106*4882a593Smuzhiyun int plane = fmt->coplanar ? p_data->vb_part : 0;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun vpdma_fmt = fmt->vpdma_fmt[plane];
1109*4882a593Smuzhiyun /*
1110*4882a593Smuzhiyun * If we are using a single plane buffer and
1111*4882a593Smuzhiyun * we need to set a separate vpdma chroma channel.
1112*4882a593Smuzhiyun */
1113*4882a593Smuzhiyun if (pix->num_planes == 1 && plane) {
1114*4882a593Smuzhiyun dma_addr = vb2_dma_contig_plane_dma_addr(vb, 0);
1115*4882a593Smuzhiyun /* Compute required offset */
1116*4882a593Smuzhiyun offset = pix->plane_fmt[0].bytesperline * pix->height;
1117*4882a593Smuzhiyun } else {
1118*4882a593Smuzhiyun dma_addr = vb2_dma_contig_plane_dma_addr(vb, plane);
1119*4882a593Smuzhiyun /* Use address as is, no offset */
1120*4882a593Smuzhiyun offset = 0;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun if (!dma_addr) {
1123*4882a593Smuzhiyun vpe_err(ctx->dev,
1124*4882a593Smuzhiyun "acquiring output buffer(%d) dma_addr failed\n",
1125*4882a593Smuzhiyun port);
1126*4882a593Smuzhiyun return;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun /* Apply the offset */
1129*4882a593Smuzhiyun dma_addr += offset;
1130*4882a593Smuzhiyun stride = pix->plane_fmt[VPE_LUMA].bytesperline;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /*
1133*4882a593Smuzhiyun * field used in VPDMA desc = 0 (top) / 1 (bottom)
1134*4882a593Smuzhiyun * Use top or bottom field from same vb alternately
1135*4882a593Smuzhiyun * For each de-interlacing operation, f,f-1,f-2 should be one
1136*4882a593Smuzhiyun * of TBT or BTB
1137*4882a593Smuzhiyun */
1138*4882a593Smuzhiyun if (q_data->flags & Q_DATA_INTERLACED_SEQ_TB ||
1139*4882a593Smuzhiyun q_data->flags & Q_DATA_INTERLACED_SEQ_BT) {
1140*4882a593Smuzhiyun /* Select initial value based on format */
1141*4882a593Smuzhiyun if (q_data->flags & Q_DATA_INTERLACED_SEQ_BT)
1142*4882a593Smuzhiyun field = 1;
1143*4882a593Smuzhiyun else
1144*4882a593Smuzhiyun field = 0;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* Toggle for each vb_index and each operation */
1147*4882a593Smuzhiyun field = (field + p_data->vb_index + ctx->sequence) % 2;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun if (field) {
1150*4882a593Smuzhiyun int height = pix->height / 2;
1151*4882a593Smuzhiyun int bpp;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun if (fmt->fourcc == V4L2_PIX_FMT_NV12 ||
1154*4882a593Smuzhiyun fmt->fourcc == V4L2_PIX_FMT_NV21)
1155*4882a593Smuzhiyun bpp = 1;
1156*4882a593Smuzhiyun else
1157*4882a593Smuzhiyun bpp = vpdma_fmt->depth >> 3;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun if (plane)
1160*4882a593Smuzhiyun height /= 2;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun dma_addr += pix->width * height * bpp;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun if (q_data->flags & Q_DATA_FRAME_1D)
1168*4882a593Smuzhiyun flags |= VPDMA_DATA_FRAME_1D;
1169*4882a593Smuzhiyun if (q_data->flags & Q_DATA_MODE_TILED)
1170*4882a593Smuzhiyun flags |= VPDMA_DATA_MODE_TILED;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun frame_width = q_data->c_rect.width;
1173*4882a593Smuzhiyun frame_height = q_data->c_rect.height;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun if (p_data->vb_part && (fmt->fourcc == V4L2_PIX_FMT_NV12 ||
1176*4882a593Smuzhiyun fmt->fourcc == V4L2_PIX_FMT_NV21))
1177*4882a593Smuzhiyun frame_height /= 2;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun vpdma_add_in_dtd(&ctx->desc_list, pix->width, stride,
1180*4882a593Smuzhiyun &q_data->c_rect, vpdma_fmt, dma_addr,
1181*4882a593Smuzhiyun p_data->channel, field, flags, frame_width,
1182*4882a593Smuzhiyun frame_height, 0, 0);
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /*
1186*4882a593Smuzhiyun * Enable the expected IRQ sources
1187*4882a593Smuzhiyun */
enable_irqs(struct vpe_ctx * ctx)1188*4882a593Smuzhiyun static void enable_irqs(struct vpe_ctx *ctx)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun write_reg(ctx->dev, VPE_INT0_ENABLE0_SET, VPE_INT0_LIST0_COMPLETE);
1191*4882a593Smuzhiyun write_reg(ctx->dev, VPE_INT0_ENABLE1_SET, VPE_DEI_ERROR_INT |
1192*4882a593Smuzhiyun VPE_DS1_UV_ERROR_INT);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun vpdma_enable_list_complete_irq(ctx->dev->vpdma, 0, 0, true);
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun
disable_irqs(struct vpe_ctx * ctx)1197*4882a593Smuzhiyun static void disable_irqs(struct vpe_ctx *ctx)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun write_reg(ctx->dev, VPE_INT0_ENABLE0_CLR, 0xffffffff);
1200*4882a593Smuzhiyun write_reg(ctx->dev, VPE_INT0_ENABLE1_CLR, 0xffffffff);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun vpdma_enable_list_complete_irq(ctx->dev->vpdma, 0, 0, false);
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /* device_run() - prepares and starts the device
1206*4882a593Smuzhiyun *
1207*4882a593Smuzhiyun * This function is only called when both the source and destination
1208*4882a593Smuzhiyun * buffers are in place.
1209*4882a593Smuzhiyun */
device_run(void * priv)1210*4882a593Smuzhiyun static void device_run(void *priv)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun struct vpe_ctx *ctx = priv;
1213*4882a593Smuzhiyun struct sc_data *sc = ctx->dev->sc;
1214*4882a593Smuzhiyun struct vpe_q_data *d_q_data = &ctx->q_data[Q_DATA_DST];
1215*4882a593Smuzhiyun struct vpe_q_data *s_q_data = &ctx->q_data[Q_DATA_SRC];
1216*4882a593Smuzhiyun const struct v4l2_format_info *d_finfo;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun d_finfo = v4l2_format_info(d_q_data->fmt->fourcc);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun if (ctx->deinterlacing && s_q_data->flags & Q_IS_SEQ_XX &&
1221*4882a593Smuzhiyun ctx->sequence % 2 == 0) {
1222*4882a593Smuzhiyun /* When using SEQ_XX type buffers, each buffer has two fields
1223*4882a593Smuzhiyun * each buffer has two fields (top & bottom)
1224*4882a593Smuzhiyun * Removing one buffer is actually getting two fields
1225*4882a593Smuzhiyun * Alternate between two operations:-
1226*4882a593Smuzhiyun * Even : consume one field but DO NOT REMOVE from queue
1227*4882a593Smuzhiyun * Odd : consume other field and REMOVE from queue
1228*4882a593Smuzhiyun */
1229*4882a593Smuzhiyun ctx->src_vbs[0] = v4l2_m2m_next_src_buf(ctx->fh.m2m_ctx);
1230*4882a593Smuzhiyun WARN_ON(ctx->src_vbs[0] == NULL);
1231*4882a593Smuzhiyun } else {
1232*4882a593Smuzhiyun ctx->src_vbs[0] = v4l2_m2m_src_buf_remove(ctx->fh.m2m_ctx);
1233*4882a593Smuzhiyun WARN_ON(ctx->src_vbs[0] == NULL);
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun ctx->dst_vb = v4l2_m2m_dst_buf_remove(ctx->fh.m2m_ctx);
1237*4882a593Smuzhiyun WARN_ON(ctx->dst_vb == NULL);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun if (ctx->deinterlacing) {
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun if (ctx->src_vbs[2] == NULL) {
1242*4882a593Smuzhiyun ctx->src_vbs[2] = ctx->src_vbs[0];
1243*4882a593Smuzhiyun WARN_ON(ctx->src_vbs[2] == NULL);
1244*4882a593Smuzhiyun ctx->src_vbs[1] = ctx->src_vbs[0];
1245*4882a593Smuzhiyun WARN_ON(ctx->src_vbs[1] == NULL);
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun /*
1249*4882a593Smuzhiyun * we have output the first 2 frames through line average, we
1250*4882a593Smuzhiyun * now switch to EDI de-interlacer
1251*4882a593Smuzhiyun */
1252*4882a593Smuzhiyun if (ctx->sequence == 2)
1253*4882a593Smuzhiyun config_edi_input_mode(ctx, 0x3); /* EDI (Y + UV) */
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun /* config descriptors */
1257*4882a593Smuzhiyun if (ctx->dev->loaded_mmrs != ctx->mmr_adb.dma_addr || ctx->load_mmrs) {
1258*4882a593Smuzhiyun vpdma_map_desc_buf(ctx->dev->vpdma, &ctx->mmr_adb);
1259*4882a593Smuzhiyun vpdma_add_cfd_adb(&ctx->desc_list, CFD_MMR_CLIENT, &ctx->mmr_adb);
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun set_line_modes(ctx);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun ctx->dev->loaded_mmrs = ctx->mmr_adb.dma_addr;
1264*4882a593Smuzhiyun ctx->load_mmrs = false;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun if (sc->loaded_coeff_h != ctx->sc_coeff_h.dma_addr ||
1268*4882a593Smuzhiyun sc->load_coeff_h) {
1269*4882a593Smuzhiyun vpdma_map_desc_buf(ctx->dev->vpdma, &ctx->sc_coeff_h);
1270*4882a593Smuzhiyun vpdma_add_cfd_block(&ctx->desc_list, CFD_SC_CLIENT,
1271*4882a593Smuzhiyun &ctx->sc_coeff_h, 0);
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun sc->loaded_coeff_h = ctx->sc_coeff_h.dma_addr;
1274*4882a593Smuzhiyun sc->load_coeff_h = false;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun if (sc->loaded_coeff_v != ctx->sc_coeff_v.dma_addr ||
1278*4882a593Smuzhiyun sc->load_coeff_v) {
1279*4882a593Smuzhiyun vpdma_map_desc_buf(ctx->dev->vpdma, &ctx->sc_coeff_v);
1280*4882a593Smuzhiyun vpdma_add_cfd_block(&ctx->desc_list, CFD_SC_CLIENT,
1281*4882a593Smuzhiyun &ctx->sc_coeff_v, SC_COEF_SRAM_SIZE >> 4);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun sc->loaded_coeff_v = ctx->sc_coeff_v.dma_addr;
1284*4882a593Smuzhiyun sc->load_coeff_v = false;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun /* output data descriptors */
1288*4882a593Smuzhiyun if (ctx->deinterlacing)
1289*4882a593Smuzhiyun add_out_dtd(ctx, VPE_PORT_MV_OUT);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun if (v4l2_is_format_rgb(d_finfo)) {
1292*4882a593Smuzhiyun add_out_dtd(ctx, VPE_PORT_RGB_OUT);
1293*4882a593Smuzhiyun } else {
1294*4882a593Smuzhiyun add_out_dtd(ctx, VPE_PORT_LUMA_OUT);
1295*4882a593Smuzhiyun if (d_q_data->fmt->coplanar)
1296*4882a593Smuzhiyun add_out_dtd(ctx, VPE_PORT_CHROMA_OUT);
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /* input data descriptors */
1300*4882a593Smuzhiyun if (ctx->deinterlacing) {
1301*4882a593Smuzhiyun add_in_dtd(ctx, VPE_PORT_LUMA3_IN);
1302*4882a593Smuzhiyun add_in_dtd(ctx, VPE_PORT_CHROMA3_IN);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun add_in_dtd(ctx, VPE_PORT_LUMA2_IN);
1305*4882a593Smuzhiyun add_in_dtd(ctx, VPE_PORT_CHROMA2_IN);
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun add_in_dtd(ctx, VPE_PORT_LUMA1_IN);
1309*4882a593Smuzhiyun add_in_dtd(ctx, VPE_PORT_CHROMA1_IN);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun if (ctx->deinterlacing)
1312*4882a593Smuzhiyun add_in_dtd(ctx, VPE_PORT_MV_IN);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /* sync on channel control descriptors for input ports */
1315*4882a593Smuzhiyun vpdma_add_sync_on_channel_ctd(&ctx->desc_list, VPE_CHAN_LUMA1_IN);
1316*4882a593Smuzhiyun vpdma_add_sync_on_channel_ctd(&ctx->desc_list, VPE_CHAN_CHROMA1_IN);
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun if (ctx->deinterlacing) {
1319*4882a593Smuzhiyun vpdma_add_sync_on_channel_ctd(&ctx->desc_list,
1320*4882a593Smuzhiyun VPE_CHAN_LUMA2_IN);
1321*4882a593Smuzhiyun vpdma_add_sync_on_channel_ctd(&ctx->desc_list,
1322*4882a593Smuzhiyun VPE_CHAN_CHROMA2_IN);
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun vpdma_add_sync_on_channel_ctd(&ctx->desc_list,
1325*4882a593Smuzhiyun VPE_CHAN_LUMA3_IN);
1326*4882a593Smuzhiyun vpdma_add_sync_on_channel_ctd(&ctx->desc_list,
1327*4882a593Smuzhiyun VPE_CHAN_CHROMA3_IN);
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun vpdma_add_sync_on_channel_ctd(&ctx->desc_list, VPE_CHAN_MV_IN);
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun /* sync on channel control descriptors for output ports */
1333*4882a593Smuzhiyun if (v4l2_is_format_rgb(d_finfo)) {
1334*4882a593Smuzhiyun vpdma_add_sync_on_channel_ctd(&ctx->desc_list,
1335*4882a593Smuzhiyun VPE_CHAN_RGB_OUT);
1336*4882a593Smuzhiyun } else {
1337*4882a593Smuzhiyun vpdma_add_sync_on_channel_ctd(&ctx->desc_list,
1338*4882a593Smuzhiyun VPE_CHAN_LUMA_OUT);
1339*4882a593Smuzhiyun if (d_q_data->fmt->coplanar)
1340*4882a593Smuzhiyun vpdma_add_sync_on_channel_ctd(&ctx->desc_list,
1341*4882a593Smuzhiyun VPE_CHAN_CHROMA_OUT);
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun if (ctx->deinterlacing)
1345*4882a593Smuzhiyun vpdma_add_sync_on_channel_ctd(&ctx->desc_list, VPE_CHAN_MV_OUT);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun enable_irqs(ctx);
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun vpdma_map_desc_buf(ctx->dev->vpdma, &ctx->desc_list.buf);
1350*4882a593Smuzhiyun vpdma_submit_descs(ctx->dev->vpdma, &ctx->desc_list, 0);
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
dei_error(struct vpe_ctx * ctx)1353*4882a593Smuzhiyun static void dei_error(struct vpe_ctx *ctx)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun dev_warn(ctx->dev->v4l2_dev.dev,
1356*4882a593Smuzhiyun "received DEI error interrupt\n");
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
ds1_uv_error(struct vpe_ctx * ctx)1359*4882a593Smuzhiyun static void ds1_uv_error(struct vpe_ctx *ctx)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun dev_warn(ctx->dev->v4l2_dev.dev,
1362*4882a593Smuzhiyun "received downsampler error interrupt\n");
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
vpe_irq(int irq_vpe,void * data)1365*4882a593Smuzhiyun static irqreturn_t vpe_irq(int irq_vpe, void *data)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun struct vpe_dev *dev = (struct vpe_dev *)data;
1368*4882a593Smuzhiyun struct vpe_ctx *ctx;
1369*4882a593Smuzhiyun struct vpe_q_data *d_q_data;
1370*4882a593Smuzhiyun struct vb2_v4l2_buffer *s_vb, *d_vb;
1371*4882a593Smuzhiyun unsigned long flags;
1372*4882a593Smuzhiyun u32 irqst0, irqst1;
1373*4882a593Smuzhiyun bool list_complete = false;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun irqst0 = read_reg(dev, VPE_INT0_STATUS0);
1376*4882a593Smuzhiyun if (irqst0) {
1377*4882a593Smuzhiyun write_reg(dev, VPE_INT0_STATUS0_CLR, irqst0);
1378*4882a593Smuzhiyun vpe_dbg(dev, "INT0_STATUS0 = 0x%08x\n", irqst0);
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun irqst1 = read_reg(dev, VPE_INT0_STATUS1);
1382*4882a593Smuzhiyun if (irqst1) {
1383*4882a593Smuzhiyun write_reg(dev, VPE_INT0_STATUS1_CLR, irqst1);
1384*4882a593Smuzhiyun vpe_dbg(dev, "INT0_STATUS1 = 0x%08x\n", irqst1);
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun ctx = v4l2_m2m_get_curr_priv(dev->m2m_dev);
1388*4882a593Smuzhiyun if (!ctx) {
1389*4882a593Smuzhiyun vpe_err(dev, "instance released before end of transaction\n");
1390*4882a593Smuzhiyun goto handled;
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun if (irqst1) {
1394*4882a593Smuzhiyun if (irqst1 & VPE_DEI_ERROR_INT) {
1395*4882a593Smuzhiyun irqst1 &= ~VPE_DEI_ERROR_INT;
1396*4882a593Smuzhiyun dei_error(ctx);
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun if (irqst1 & VPE_DS1_UV_ERROR_INT) {
1399*4882a593Smuzhiyun irqst1 &= ~VPE_DS1_UV_ERROR_INT;
1400*4882a593Smuzhiyun ds1_uv_error(ctx);
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun if (irqst0) {
1405*4882a593Smuzhiyun if (irqst0 & VPE_INT0_LIST0_COMPLETE)
1406*4882a593Smuzhiyun vpdma_clear_list_stat(ctx->dev->vpdma, 0, 0);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun irqst0 &= ~(VPE_INT0_LIST0_COMPLETE);
1409*4882a593Smuzhiyun list_complete = true;
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun if (irqst0 | irqst1) {
1413*4882a593Smuzhiyun dev_warn(dev->v4l2_dev.dev, "Unexpected interrupt: INT0_STATUS0 = 0x%08x, INT0_STATUS1 = 0x%08x\n",
1414*4882a593Smuzhiyun irqst0, irqst1);
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /*
1418*4882a593Smuzhiyun * Setup next operation only when list complete IRQ occurs
1419*4882a593Smuzhiyun * otherwise, skip the following code
1420*4882a593Smuzhiyun */
1421*4882a593Smuzhiyun if (!list_complete)
1422*4882a593Smuzhiyun goto handled;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun disable_irqs(ctx);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun vpdma_unmap_desc_buf(dev->vpdma, &ctx->desc_list.buf);
1427*4882a593Smuzhiyun vpdma_unmap_desc_buf(dev->vpdma, &ctx->mmr_adb);
1428*4882a593Smuzhiyun vpdma_unmap_desc_buf(dev->vpdma, &ctx->sc_coeff_h);
1429*4882a593Smuzhiyun vpdma_unmap_desc_buf(dev->vpdma, &ctx->sc_coeff_v);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun vpdma_reset_desc_list(&ctx->desc_list);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun /* the previous dst mv buffer becomes the next src mv buffer */
1434*4882a593Smuzhiyun ctx->src_mv_buf_selector = !ctx->src_mv_buf_selector;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun s_vb = ctx->src_vbs[0];
1437*4882a593Smuzhiyun d_vb = ctx->dst_vb;
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun d_vb->flags = s_vb->flags;
1440*4882a593Smuzhiyun d_vb->vb2_buf.timestamp = s_vb->vb2_buf.timestamp;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun if (s_vb->flags & V4L2_BUF_FLAG_TIMECODE)
1443*4882a593Smuzhiyun d_vb->timecode = s_vb->timecode;
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun d_vb->sequence = ctx->sequence;
1446*4882a593Smuzhiyun s_vb->sequence = ctx->sequence;
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun d_q_data = &ctx->q_data[Q_DATA_DST];
1449*4882a593Smuzhiyun if (d_q_data->flags & Q_IS_INTERLACED) {
1450*4882a593Smuzhiyun d_vb->field = ctx->field;
1451*4882a593Smuzhiyun if (ctx->field == V4L2_FIELD_BOTTOM) {
1452*4882a593Smuzhiyun ctx->sequence++;
1453*4882a593Smuzhiyun ctx->field = V4L2_FIELD_TOP;
1454*4882a593Smuzhiyun } else {
1455*4882a593Smuzhiyun WARN_ON(ctx->field != V4L2_FIELD_TOP);
1456*4882a593Smuzhiyun ctx->field = V4L2_FIELD_BOTTOM;
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun } else {
1459*4882a593Smuzhiyun d_vb->field = V4L2_FIELD_NONE;
1460*4882a593Smuzhiyun ctx->sequence++;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun if (ctx->deinterlacing) {
1464*4882a593Smuzhiyun /*
1465*4882a593Smuzhiyun * Allow source buffer to be dequeued only if it won't be used
1466*4882a593Smuzhiyun * in the next iteration. All vbs are initialized to first
1467*4882a593Smuzhiyun * buffer and we are shifting buffers every iteration, for the
1468*4882a593Smuzhiyun * first two iterations, no buffer will be dequeued.
1469*4882a593Smuzhiyun * This ensures that driver will keep (n-2)th (n-1)th and (n)th
1470*4882a593Smuzhiyun * field when deinterlacing is enabled
1471*4882a593Smuzhiyun */
1472*4882a593Smuzhiyun if (ctx->src_vbs[2] != ctx->src_vbs[1])
1473*4882a593Smuzhiyun s_vb = ctx->src_vbs[2];
1474*4882a593Smuzhiyun else
1475*4882a593Smuzhiyun s_vb = NULL;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun spin_lock_irqsave(&dev->lock, flags);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun if (s_vb)
1481*4882a593Smuzhiyun v4l2_m2m_buf_done(s_vb, VB2_BUF_STATE_DONE);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun v4l2_m2m_buf_done(d_vb, VB2_BUF_STATE_DONE);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->lock, flags);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun if (ctx->deinterlacing) {
1488*4882a593Smuzhiyun ctx->src_vbs[2] = ctx->src_vbs[1];
1489*4882a593Smuzhiyun ctx->src_vbs[1] = ctx->src_vbs[0];
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun /*
1493*4882a593Smuzhiyun * Since the vb2_buf_done has already been called fir therse
1494*4882a593Smuzhiyun * buffer we can now NULL them out so that we won't try
1495*4882a593Smuzhiyun * to clean out stray pointer later on.
1496*4882a593Smuzhiyun */
1497*4882a593Smuzhiyun ctx->src_vbs[0] = NULL;
1498*4882a593Smuzhiyun ctx->dst_vb = NULL;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun if (ctx->aborting)
1501*4882a593Smuzhiyun goto finished;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun ctx->bufs_completed++;
1504*4882a593Smuzhiyun if (ctx->bufs_completed < ctx->bufs_per_job && job_ready(ctx)) {
1505*4882a593Smuzhiyun device_run(ctx);
1506*4882a593Smuzhiyun goto handled;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun finished:
1510*4882a593Smuzhiyun vpe_dbg(ctx->dev, "finishing transaction\n");
1511*4882a593Smuzhiyun ctx->bufs_completed = 0;
1512*4882a593Smuzhiyun v4l2_m2m_job_finish(dev->m2m_dev, ctx->fh.m2m_ctx);
1513*4882a593Smuzhiyun handled:
1514*4882a593Smuzhiyun return IRQ_HANDLED;
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun /*
1518*4882a593Smuzhiyun * video ioctls
1519*4882a593Smuzhiyun */
vpe_querycap(struct file * file,void * priv,struct v4l2_capability * cap)1520*4882a593Smuzhiyun static int vpe_querycap(struct file *file, void *priv,
1521*4882a593Smuzhiyun struct v4l2_capability *cap)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun strscpy(cap->driver, VPE_MODULE_NAME, sizeof(cap->driver));
1524*4882a593Smuzhiyun strscpy(cap->card, VPE_MODULE_NAME, sizeof(cap->card));
1525*4882a593Smuzhiyun snprintf(cap->bus_info, sizeof(cap->bus_info), "platform:%s",
1526*4882a593Smuzhiyun VPE_MODULE_NAME);
1527*4882a593Smuzhiyun return 0;
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun
__enum_fmt(struct v4l2_fmtdesc * f,u32 type)1530*4882a593Smuzhiyun static int __enum_fmt(struct v4l2_fmtdesc *f, u32 type)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun int i, index;
1533*4882a593Smuzhiyun struct vpe_fmt *fmt = NULL;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun index = 0;
1536*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(vpe_formats); ++i) {
1537*4882a593Smuzhiyun if (vpe_formats[i].types & type) {
1538*4882a593Smuzhiyun if (index == f->index) {
1539*4882a593Smuzhiyun fmt = &vpe_formats[i];
1540*4882a593Smuzhiyun break;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun index++;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun if (!fmt)
1547*4882a593Smuzhiyun return -EINVAL;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun f->pixelformat = fmt->fourcc;
1550*4882a593Smuzhiyun return 0;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun
vpe_enum_fmt(struct file * file,void * priv,struct v4l2_fmtdesc * f)1553*4882a593Smuzhiyun static int vpe_enum_fmt(struct file *file, void *priv,
1554*4882a593Smuzhiyun struct v4l2_fmtdesc *f)
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun if (V4L2_TYPE_IS_OUTPUT(f->type))
1557*4882a593Smuzhiyun return __enum_fmt(f, VPE_FMT_TYPE_OUTPUT);
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun return __enum_fmt(f, VPE_FMT_TYPE_CAPTURE);
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
vpe_g_fmt(struct file * file,void * priv,struct v4l2_format * f)1562*4882a593Smuzhiyun static int vpe_g_fmt(struct file *file, void *priv, struct v4l2_format *f)
1563*4882a593Smuzhiyun {
1564*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix = &f->fmt.pix_mp;
1565*4882a593Smuzhiyun struct vpe_ctx *ctx = file->private_data;
1566*4882a593Smuzhiyun struct vb2_queue *vq;
1567*4882a593Smuzhiyun struct vpe_q_data *q_data;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun vq = v4l2_m2m_get_vq(ctx->fh.m2m_ctx, f->type);
1570*4882a593Smuzhiyun if (!vq)
1571*4882a593Smuzhiyun return -EINVAL;
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun q_data = get_q_data(ctx, f->type);
1574*4882a593Smuzhiyun if (!q_data)
1575*4882a593Smuzhiyun return -EINVAL;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun *f = q_data->format;
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun if (V4L2_TYPE_IS_CAPTURE(f->type)) {
1580*4882a593Smuzhiyun struct vpe_q_data *s_q_data;
1581*4882a593Smuzhiyun struct v4l2_pix_format_mplane *spix;
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun /* get colorimetry from the source queue */
1584*4882a593Smuzhiyun s_q_data = get_q_data(ctx, V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE);
1585*4882a593Smuzhiyun spix = &s_q_data->format.fmt.pix_mp;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun pix->colorspace = spix->colorspace;
1588*4882a593Smuzhiyun pix->xfer_func = spix->xfer_func;
1589*4882a593Smuzhiyun pix->ycbcr_enc = spix->ycbcr_enc;
1590*4882a593Smuzhiyun pix->quantization = spix->quantization;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun return 0;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
__vpe_try_fmt(struct vpe_ctx * ctx,struct v4l2_format * f,struct vpe_fmt * fmt,int type)1596*4882a593Smuzhiyun static int __vpe_try_fmt(struct vpe_ctx *ctx, struct v4l2_format *f,
1597*4882a593Smuzhiyun struct vpe_fmt *fmt, int type)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix = &f->fmt.pix_mp;
1600*4882a593Smuzhiyun struct v4l2_plane_pix_format *plane_fmt;
1601*4882a593Smuzhiyun unsigned int w_align;
1602*4882a593Smuzhiyun int i, depth, depth_bytes, height;
1603*4882a593Smuzhiyun unsigned int stride = 0;
1604*4882a593Smuzhiyun const struct v4l2_format_info *finfo;
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun if (!fmt || !(fmt->types & type)) {
1607*4882a593Smuzhiyun vpe_dbg(ctx->dev, "Fourcc format (0x%08x) invalid.\n",
1608*4882a593Smuzhiyun pix->pixelformat);
1609*4882a593Smuzhiyun fmt = __find_format(V4L2_PIX_FMT_YUYV);
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun if (pix->field != V4L2_FIELD_NONE &&
1613*4882a593Smuzhiyun pix->field != V4L2_FIELD_ALTERNATE &&
1614*4882a593Smuzhiyun pix->field != V4L2_FIELD_SEQ_TB &&
1615*4882a593Smuzhiyun pix->field != V4L2_FIELD_SEQ_BT)
1616*4882a593Smuzhiyun pix->field = V4L2_FIELD_NONE;
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun depth = fmt->vpdma_fmt[VPE_LUMA]->depth;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun /*
1621*4882a593Smuzhiyun * the line stride should 16 byte aligned for VPDMA to work, based on
1622*4882a593Smuzhiyun * the bytes per pixel, figure out how much the width should be aligned
1623*4882a593Smuzhiyun * to make sure line stride is 16 byte aligned
1624*4882a593Smuzhiyun */
1625*4882a593Smuzhiyun depth_bytes = depth >> 3;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun if (depth_bytes == 3) {
1628*4882a593Smuzhiyun /*
1629*4882a593Smuzhiyun * if bpp is 3(as in some RGB formats), the pixel width doesn't
1630*4882a593Smuzhiyun * really help in ensuring line stride is 16 byte aligned
1631*4882a593Smuzhiyun */
1632*4882a593Smuzhiyun w_align = 4;
1633*4882a593Smuzhiyun } else {
1634*4882a593Smuzhiyun /*
1635*4882a593Smuzhiyun * for the remainder bpp(4, 2 and 1), the pixel width alignment
1636*4882a593Smuzhiyun * can ensure a line stride alignment of 16 bytes. For example,
1637*4882a593Smuzhiyun * if bpp is 2, then the line stride can be 16 byte aligned if
1638*4882a593Smuzhiyun * the width is 8 byte aligned
1639*4882a593Smuzhiyun */
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun /*
1642*4882a593Smuzhiyun * HACK: using order_base_2() here causes lots of asm output
1643*4882a593Smuzhiyun * errors with smatch, on i386:
1644*4882a593Smuzhiyun * ./arch/x86/include/asm/bitops.h:457:22:
1645*4882a593Smuzhiyun * warning: asm output is not an lvalue
1646*4882a593Smuzhiyun * Perhaps some gcc optimization is doing the wrong thing
1647*4882a593Smuzhiyun * there.
1648*4882a593Smuzhiyun * Let's get rid of them by doing the calculus on two steps
1649*4882a593Smuzhiyun */
1650*4882a593Smuzhiyun w_align = roundup_pow_of_two(VPDMA_DESC_ALIGN / depth_bytes);
1651*4882a593Smuzhiyun w_align = ilog2(w_align);
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun v4l_bound_align_image(&pix->width, MIN_W, MAX_W, w_align,
1655*4882a593Smuzhiyun &pix->height, MIN_H, MAX_H, H_ALIGN,
1656*4882a593Smuzhiyun S_ALIGN);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun if (!pix->num_planes || pix->num_planes > 2)
1659*4882a593Smuzhiyun pix->num_planes = fmt->coplanar ? 2 : 1;
1660*4882a593Smuzhiyun else if (pix->num_planes > 1 && !fmt->coplanar)
1661*4882a593Smuzhiyun pix->num_planes = 1;
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun pix->pixelformat = fmt->fourcc;
1664*4882a593Smuzhiyun finfo = v4l2_format_info(fmt->fourcc);
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /*
1667*4882a593Smuzhiyun * For the actual image parameters, we need to consider the field
1668*4882a593Smuzhiyun * height of the image for SEQ_XX buffers.
1669*4882a593Smuzhiyun */
1670*4882a593Smuzhiyun if (pix->field == V4L2_FIELD_SEQ_TB || pix->field == V4L2_FIELD_SEQ_BT)
1671*4882a593Smuzhiyun height = pix->height / 2;
1672*4882a593Smuzhiyun else
1673*4882a593Smuzhiyun height = pix->height;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun if (!pix->colorspace) {
1676*4882a593Smuzhiyun if (v4l2_is_format_rgb(finfo)) {
1677*4882a593Smuzhiyun pix->colorspace = V4L2_COLORSPACE_SRGB;
1678*4882a593Smuzhiyun } else {
1679*4882a593Smuzhiyun if (height > 1280) /* HD */
1680*4882a593Smuzhiyun pix->colorspace = V4L2_COLORSPACE_REC709;
1681*4882a593Smuzhiyun else /* SD */
1682*4882a593Smuzhiyun pix->colorspace = V4L2_COLORSPACE_SMPTE170M;
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun memset(pix->reserved, 0, sizeof(pix->reserved));
1687*4882a593Smuzhiyun for (i = 0; i < pix->num_planes; i++) {
1688*4882a593Smuzhiyun plane_fmt = &pix->plane_fmt[i];
1689*4882a593Smuzhiyun depth = fmt->vpdma_fmt[i]->depth;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun stride = (pix->width * fmt->vpdma_fmt[VPE_LUMA]->depth) >> 3;
1692*4882a593Smuzhiyun if (stride > plane_fmt->bytesperline)
1693*4882a593Smuzhiyun plane_fmt->bytesperline = stride;
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun plane_fmt->bytesperline = clamp_t(u32, plane_fmt->bytesperline,
1696*4882a593Smuzhiyun stride,
1697*4882a593Smuzhiyun VPDMA_MAX_STRIDE);
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun plane_fmt->bytesperline = ALIGN(plane_fmt->bytesperline,
1700*4882a593Smuzhiyun VPDMA_STRIDE_ALIGN);
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun if (i == VPE_LUMA) {
1703*4882a593Smuzhiyun plane_fmt->sizeimage = pix->height *
1704*4882a593Smuzhiyun plane_fmt->bytesperline;
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun if (pix->num_planes == 1 && fmt->coplanar)
1707*4882a593Smuzhiyun plane_fmt->sizeimage += pix->height *
1708*4882a593Smuzhiyun plane_fmt->bytesperline *
1709*4882a593Smuzhiyun fmt->vpdma_fmt[VPE_CHROMA]->depth >> 3;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun } else { /* i == VIP_CHROMA */
1712*4882a593Smuzhiyun plane_fmt->sizeimage = (pix->height *
1713*4882a593Smuzhiyun plane_fmt->bytesperline *
1714*4882a593Smuzhiyun depth) >> 3;
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun memset(plane_fmt->reserved, 0, sizeof(plane_fmt->reserved));
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun return 0;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun
vpe_try_fmt(struct file * file,void * priv,struct v4l2_format * f)1722*4882a593Smuzhiyun static int vpe_try_fmt(struct file *file, void *priv, struct v4l2_format *f)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun struct vpe_ctx *ctx = file->private_data;
1725*4882a593Smuzhiyun struct vpe_fmt *fmt = find_format(f);
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun if (V4L2_TYPE_IS_OUTPUT(f->type))
1728*4882a593Smuzhiyun return __vpe_try_fmt(ctx, f, fmt, VPE_FMT_TYPE_OUTPUT);
1729*4882a593Smuzhiyun else
1730*4882a593Smuzhiyun return __vpe_try_fmt(ctx, f, fmt, VPE_FMT_TYPE_CAPTURE);
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
__vpe_s_fmt(struct vpe_ctx * ctx,struct v4l2_format * f)1733*4882a593Smuzhiyun static int __vpe_s_fmt(struct vpe_ctx *ctx, struct v4l2_format *f)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix = &f->fmt.pix_mp;
1736*4882a593Smuzhiyun struct v4l2_pix_format_mplane *qpix;
1737*4882a593Smuzhiyun struct vpe_q_data *q_data;
1738*4882a593Smuzhiyun struct vb2_queue *vq;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun vq = v4l2_m2m_get_vq(ctx->fh.m2m_ctx, f->type);
1741*4882a593Smuzhiyun if (!vq)
1742*4882a593Smuzhiyun return -EINVAL;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun if (vb2_is_busy(vq)) {
1745*4882a593Smuzhiyun vpe_err(ctx->dev, "queue busy\n");
1746*4882a593Smuzhiyun return -EBUSY;
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun q_data = get_q_data(ctx, f->type);
1750*4882a593Smuzhiyun if (!q_data)
1751*4882a593Smuzhiyun return -EINVAL;
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun qpix = &q_data->format.fmt.pix_mp;
1754*4882a593Smuzhiyun q_data->fmt = find_format(f);
1755*4882a593Smuzhiyun q_data->format = *f;
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun q_data->c_rect.left = 0;
1758*4882a593Smuzhiyun q_data->c_rect.top = 0;
1759*4882a593Smuzhiyun q_data->c_rect.width = pix->width;
1760*4882a593Smuzhiyun q_data->c_rect.height = pix->height;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun if (qpix->field == V4L2_FIELD_ALTERNATE)
1763*4882a593Smuzhiyun q_data->flags |= Q_DATA_INTERLACED_ALTERNATE;
1764*4882a593Smuzhiyun else if (qpix->field == V4L2_FIELD_SEQ_TB)
1765*4882a593Smuzhiyun q_data->flags |= Q_DATA_INTERLACED_SEQ_TB;
1766*4882a593Smuzhiyun else if (qpix->field == V4L2_FIELD_SEQ_BT)
1767*4882a593Smuzhiyun q_data->flags |= Q_DATA_INTERLACED_SEQ_BT;
1768*4882a593Smuzhiyun else
1769*4882a593Smuzhiyun q_data->flags &= ~Q_IS_INTERLACED;
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun /* the crop height is halved for the case of SEQ_XX buffers */
1772*4882a593Smuzhiyun if (q_data->flags & Q_IS_SEQ_XX)
1773*4882a593Smuzhiyun q_data->c_rect.height /= 2;
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun vpe_dbg(ctx->dev, "Setting format for type %d, wxh: %dx%d, fmt: %d bpl_y %d",
1776*4882a593Smuzhiyun f->type, pix->width, pix->height, pix->pixelformat,
1777*4882a593Smuzhiyun pix->plane_fmt[0].bytesperline);
1778*4882a593Smuzhiyun if (pix->num_planes == 2)
1779*4882a593Smuzhiyun vpe_dbg(ctx->dev, " bpl_uv %d\n",
1780*4882a593Smuzhiyun pix->plane_fmt[1].bytesperline);
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun return 0;
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun
vpe_s_fmt(struct file * file,void * priv,struct v4l2_format * f)1785*4882a593Smuzhiyun static int vpe_s_fmt(struct file *file, void *priv, struct v4l2_format *f)
1786*4882a593Smuzhiyun {
1787*4882a593Smuzhiyun int ret;
1788*4882a593Smuzhiyun struct vpe_ctx *ctx = file->private_data;
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun ret = vpe_try_fmt(file, priv, f);
1791*4882a593Smuzhiyun if (ret)
1792*4882a593Smuzhiyun return ret;
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun ret = __vpe_s_fmt(ctx, f);
1795*4882a593Smuzhiyun if (ret)
1796*4882a593Smuzhiyun return ret;
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun if (V4L2_TYPE_IS_OUTPUT(f->type))
1799*4882a593Smuzhiyun set_src_registers(ctx);
1800*4882a593Smuzhiyun else
1801*4882a593Smuzhiyun set_dst_registers(ctx);
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun return set_srcdst_params(ctx);
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun
__vpe_try_selection(struct vpe_ctx * ctx,struct v4l2_selection * s)1806*4882a593Smuzhiyun static int __vpe_try_selection(struct vpe_ctx *ctx, struct v4l2_selection *s)
1807*4882a593Smuzhiyun {
1808*4882a593Smuzhiyun struct vpe_q_data *q_data;
1809*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix;
1810*4882a593Smuzhiyun int height;
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun if ((s->type != V4L2_BUF_TYPE_VIDEO_CAPTURE) &&
1813*4882a593Smuzhiyun (s->type != V4L2_BUF_TYPE_VIDEO_OUTPUT))
1814*4882a593Smuzhiyun return -EINVAL;
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun q_data = get_q_data(ctx, s->type);
1817*4882a593Smuzhiyun if (!q_data)
1818*4882a593Smuzhiyun return -EINVAL;
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun pix = &q_data->format.fmt.pix_mp;
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun switch (s->target) {
1823*4882a593Smuzhiyun case V4L2_SEL_TGT_COMPOSE:
1824*4882a593Smuzhiyun /*
1825*4882a593Smuzhiyun * COMPOSE target is only valid for capture buffer type, return
1826*4882a593Smuzhiyun * error for output buffer type
1827*4882a593Smuzhiyun */
1828*4882a593Smuzhiyun if (s->type == V4L2_BUF_TYPE_VIDEO_OUTPUT)
1829*4882a593Smuzhiyun return -EINVAL;
1830*4882a593Smuzhiyun break;
1831*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP:
1832*4882a593Smuzhiyun /*
1833*4882a593Smuzhiyun * CROP target is only valid for output buffer type, return
1834*4882a593Smuzhiyun * error for capture buffer type
1835*4882a593Smuzhiyun */
1836*4882a593Smuzhiyun if (s->type == V4L2_BUF_TYPE_VIDEO_CAPTURE)
1837*4882a593Smuzhiyun return -EINVAL;
1838*4882a593Smuzhiyun break;
1839*4882a593Smuzhiyun /*
1840*4882a593Smuzhiyun * bound and default crop/compose targets are invalid targets to
1841*4882a593Smuzhiyun * try/set
1842*4882a593Smuzhiyun */
1843*4882a593Smuzhiyun default:
1844*4882a593Smuzhiyun return -EINVAL;
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun /*
1848*4882a593Smuzhiyun * For SEQ_XX buffers, crop height should be less than the height of
1849*4882a593Smuzhiyun * the field height, not the buffer height
1850*4882a593Smuzhiyun */
1851*4882a593Smuzhiyun if (q_data->flags & Q_IS_SEQ_XX)
1852*4882a593Smuzhiyun height = pix->height / 2;
1853*4882a593Smuzhiyun else
1854*4882a593Smuzhiyun height = pix->height;
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun if (s->r.top < 0 || s->r.left < 0) {
1857*4882a593Smuzhiyun vpe_err(ctx->dev, "negative values for top and left\n");
1858*4882a593Smuzhiyun s->r.top = s->r.left = 0;
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun v4l_bound_align_image(&s->r.width, MIN_W, pix->width, 1,
1862*4882a593Smuzhiyun &s->r.height, MIN_H, height, H_ALIGN, S_ALIGN);
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun /* adjust left/top if cropping rectangle is out of bounds */
1865*4882a593Smuzhiyun if (s->r.left + s->r.width > pix->width)
1866*4882a593Smuzhiyun s->r.left = pix->width - s->r.width;
1867*4882a593Smuzhiyun if (s->r.top + s->r.height > pix->height)
1868*4882a593Smuzhiyun s->r.top = pix->height - s->r.height;
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun return 0;
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun
vpe_g_selection(struct file * file,void * fh,struct v4l2_selection * s)1873*4882a593Smuzhiyun static int vpe_g_selection(struct file *file, void *fh,
1874*4882a593Smuzhiyun struct v4l2_selection *s)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun struct vpe_ctx *ctx = file->private_data;
1877*4882a593Smuzhiyun struct vpe_q_data *q_data;
1878*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix;
1879*4882a593Smuzhiyun bool use_c_rect = false;
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun if ((s->type != V4L2_BUF_TYPE_VIDEO_CAPTURE) &&
1882*4882a593Smuzhiyun (s->type != V4L2_BUF_TYPE_VIDEO_OUTPUT))
1883*4882a593Smuzhiyun return -EINVAL;
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun q_data = get_q_data(ctx, s->type);
1886*4882a593Smuzhiyun if (!q_data)
1887*4882a593Smuzhiyun return -EINVAL;
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun pix = &q_data->format.fmt.pix_mp;
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun switch (s->target) {
1892*4882a593Smuzhiyun case V4L2_SEL_TGT_COMPOSE_DEFAULT:
1893*4882a593Smuzhiyun case V4L2_SEL_TGT_COMPOSE_BOUNDS:
1894*4882a593Smuzhiyun if (s->type == V4L2_BUF_TYPE_VIDEO_OUTPUT)
1895*4882a593Smuzhiyun return -EINVAL;
1896*4882a593Smuzhiyun break;
1897*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP_BOUNDS:
1898*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP_DEFAULT:
1899*4882a593Smuzhiyun if (s->type == V4L2_BUF_TYPE_VIDEO_CAPTURE)
1900*4882a593Smuzhiyun return -EINVAL;
1901*4882a593Smuzhiyun break;
1902*4882a593Smuzhiyun case V4L2_SEL_TGT_COMPOSE:
1903*4882a593Smuzhiyun if (s->type == V4L2_BUF_TYPE_VIDEO_OUTPUT)
1904*4882a593Smuzhiyun return -EINVAL;
1905*4882a593Smuzhiyun use_c_rect = true;
1906*4882a593Smuzhiyun break;
1907*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP:
1908*4882a593Smuzhiyun if (s->type == V4L2_BUF_TYPE_VIDEO_CAPTURE)
1909*4882a593Smuzhiyun return -EINVAL;
1910*4882a593Smuzhiyun use_c_rect = true;
1911*4882a593Smuzhiyun break;
1912*4882a593Smuzhiyun default:
1913*4882a593Smuzhiyun return -EINVAL;
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun if (use_c_rect) {
1917*4882a593Smuzhiyun /*
1918*4882a593Smuzhiyun * for CROP/COMPOSE target type, return c_rect params from the
1919*4882a593Smuzhiyun * respective buffer type
1920*4882a593Smuzhiyun */
1921*4882a593Smuzhiyun s->r = q_data->c_rect;
1922*4882a593Smuzhiyun } else {
1923*4882a593Smuzhiyun /*
1924*4882a593Smuzhiyun * for DEFAULT/BOUNDS target type, return width and height from
1925*4882a593Smuzhiyun * S_FMT of the respective buffer type
1926*4882a593Smuzhiyun */
1927*4882a593Smuzhiyun s->r.left = 0;
1928*4882a593Smuzhiyun s->r.top = 0;
1929*4882a593Smuzhiyun s->r.width = pix->width;
1930*4882a593Smuzhiyun s->r.height = pix->height;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun return 0;
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun
vpe_s_selection(struct file * file,void * fh,struct v4l2_selection * s)1937*4882a593Smuzhiyun static int vpe_s_selection(struct file *file, void *fh,
1938*4882a593Smuzhiyun struct v4l2_selection *s)
1939*4882a593Smuzhiyun {
1940*4882a593Smuzhiyun struct vpe_ctx *ctx = file->private_data;
1941*4882a593Smuzhiyun struct vpe_q_data *q_data;
1942*4882a593Smuzhiyun struct v4l2_selection sel = *s;
1943*4882a593Smuzhiyun int ret;
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun ret = __vpe_try_selection(ctx, &sel);
1946*4882a593Smuzhiyun if (ret)
1947*4882a593Smuzhiyun return ret;
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun q_data = get_q_data(ctx, sel.type);
1950*4882a593Smuzhiyun if (!q_data)
1951*4882a593Smuzhiyun return -EINVAL;
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun if ((q_data->c_rect.left == sel.r.left) &&
1954*4882a593Smuzhiyun (q_data->c_rect.top == sel.r.top) &&
1955*4882a593Smuzhiyun (q_data->c_rect.width == sel.r.width) &&
1956*4882a593Smuzhiyun (q_data->c_rect.height == sel.r.height)) {
1957*4882a593Smuzhiyun vpe_dbg(ctx->dev,
1958*4882a593Smuzhiyun "requested crop/compose values are already set\n");
1959*4882a593Smuzhiyun return 0;
1960*4882a593Smuzhiyun }
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun q_data->c_rect = sel.r;
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun return set_srcdst_params(ctx);
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun /*
1968*4882a593Smuzhiyun * defines number of buffers/frames a context can process with VPE before
1969*4882a593Smuzhiyun * switching to a different context. default value is 1 buffer per context
1970*4882a593Smuzhiyun */
1971*4882a593Smuzhiyun #define V4L2_CID_VPE_BUFS_PER_JOB (V4L2_CID_USER_TI_VPE_BASE + 0)
1972*4882a593Smuzhiyun
vpe_s_ctrl(struct v4l2_ctrl * ctrl)1973*4882a593Smuzhiyun static int vpe_s_ctrl(struct v4l2_ctrl *ctrl)
1974*4882a593Smuzhiyun {
1975*4882a593Smuzhiyun struct vpe_ctx *ctx =
1976*4882a593Smuzhiyun container_of(ctrl->handler, struct vpe_ctx, hdl);
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun switch (ctrl->id) {
1979*4882a593Smuzhiyun case V4L2_CID_VPE_BUFS_PER_JOB:
1980*4882a593Smuzhiyun ctx->bufs_per_job = ctrl->val;
1981*4882a593Smuzhiyun break;
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun default:
1984*4882a593Smuzhiyun vpe_err(ctx->dev, "Invalid control\n");
1985*4882a593Smuzhiyun return -EINVAL;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun return 0;
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun static const struct v4l2_ctrl_ops vpe_ctrl_ops = {
1992*4882a593Smuzhiyun .s_ctrl = vpe_s_ctrl,
1993*4882a593Smuzhiyun };
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun static const struct v4l2_ioctl_ops vpe_ioctl_ops = {
1996*4882a593Smuzhiyun .vidioc_querycap = vpe_querycap,
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun .vidioc_enum_fmt_vid_cap = vpe_enum_fmt,
1999*4882a593Smuzhiyun .vidioc_g_fmt_vid_cap_mplane = vpe_g_fmt,
2000*4882a593Smuzhiyun .vidioc_try_fmt_vid_cap_mplane = vpe_try_fmt,
2001*4882a593Smuzhiyun .vidioc_s_fmt_vid_cap_mplane = vpe_s_fmt,
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun .vidioc_enum_fmt_vid_out = vpe_enum_fmt,
2004*4882a593Smuzhiyun .vidioc_g_fmt_vid_out_mplane = vpe_g_fmt,
2005*4882a593Smuzhiyun .vidioc_try_fmt_vid_out_mplane = vpe_try_fmt,
2006*4882a593Smuzhiyun .vidioc_s_fmt_vid_out_mplane = vpe_s_fmt,
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun .vidioc_g_selection = vpe_g_selection,
2009*4882a593Smuzhiyun .vidioc_s_selection = vpe_s_selection,
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun .vidioc_reqbufs = v4l2_m2m_ioctl_reqbufs,
2012*4882a593Smuzhiyun .vidioc_querybuf = v4l2_m2m_ioctl_querybuf,
2013*4882a593Smuzhiyun .vidioc_qbuf = v4l2_m2m_ioctl_qbuf,
2014*4882a593Smuzhiyun .vidioc_dqbuf = v4l2_m2m_ioctl_dqbuf,
2015*4882a593Smuzhiyun .vidioc_expbuf = v4l2_m2m_ioctl_expbuf,
2016*4882a593Smuzhiyun .vidioc_streamon = v4l2_m2m_ioctl_streamon,
2017*4882a593Smuzhiyun .vidioc_streamoff = v4l2_m2m_ioctl_streamoff,
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun .vidioc_subscribe_event = v4l2_ctrl_subscribe_event,
2020*4882a593Smuzhiyun .vidioc_unsubscribe_event = v4l2_event_unsubscribe,
2021*4882a593Smuzhiyun };
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun /*
2024*4882a593Smuzhiyun * Queue operations
2025*4882a593Smuzhiyun */
vpe_queue_setup(struct vb2_queue * vq,unsigned int * nbuffers,unsigned int * nplanes,unsigned int sizes[],struct device * alloc_devs[])2026*4882a593Smuzhiyun static int vpe_queue_setup(struct vb2_queue *vq,
2027*4882a593Smuzhiyun unsigned int *nbuffers, unsigned int *nplanes,
2028*4882a593Smuzhiyun unsigned int sizes[], struct device *alloc_devs[])
2029*4882a593Smuzhiyun {
2030*4882a593Smuzhiyun int i;
2031*4882a593Smuzhiyun struct vpe_ctx *ctx = vb2_get_drv_priv(vq);
2032*4882a593Smuzhiyun struct vpe_q_data *q_data;
2033*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun q_data = get_q_data(ctx, vq->type);
2036*4882a593Smuzhiyun if (!q_data)
2037*4882a593Smuzhiyun return -EINVAL;
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun pix = &q_data->format.fmt.pix_mp;
2040*4882a593Smuzhiyun *nplanes = pix->num_planes;
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun for (i = 0; i < *nplanes; i++)
2043*4882a593Smuzhiyun sizes[i] = pix->plane_fmt[i].sizeimage;
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun vpe_dbg(ctx->dev, "get %d buffer(s) of size %d", *nbuffers,
2046*4882a593Smuzhiyun sizes[VPE_LUMA]);
2047*4882a593Smuzhiyun if (*nplanes == 2)
2048*4882a593Smuzhiyun vpe_dbg(ctx->dev, " and %d\n", sizes[VPE_CHROMA]);
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun return 0;
2051*4882a593Smuzhiyun }
2052*4882a593Smuzhiyun
vpe_buf_prepare(struct vb2_buffer * vb)2053*4882a593Smuzhiyun static int vpe_buf_prepare(struct vb2_buffer *vb)
2054*4882a593Smuzhiyun {
2055*4882a593Smuzhiyun struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
2056*4882a593Smuzhiyun struct vpe_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
2057*4882a593Smuzhiyun struct vpe_q_data *q_data;
2058*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix;
2059*4882a593Smuzhiyun int i;
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun vpe_dbg(ctx->dev, "type: %d\n", vb->vb2_queue->type);
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun q_data = get_q_data(ctx, vb->vb2_queue->type);
2064*4882a593Smuzhiyun if (!q_data)
2065*4882a593Smuzhiyun return -EINVAL;
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun pix = &q_data->format.fmt.pix_mp;
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun if (vb->vb2_queue->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
2070*4882a593Smuzhiyun if (!(q_data->flags & Q_IS_INTERLACED)) {
2071*4882a593Smuzhiyun vbuf->field = V4L2_FIELD_NONE;
2072*4882a593Smuzhiyun } else {
2073*4882a593Smuzhiyun if (vbuf->field != V4L2_FIELD_TOP &&
2074*4882a593Smuzhiyun vbuf->field != V4L2_FIELD_BOTTOM &&
2075*4882a593Smuzhiyun vbuf->field != V4L2_FIELD_SEQ_TB &&
2076*4882a593Smuzhiyun vbuf->field != V4L2_FIELD_SEQ_BT)
2077*4882a593Smuzhiyun return -EINVAL;
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun for (i = 0; i < pix->num_planes; i++) {
2082*4882a593Smuzhiyun if (vb2_plane_size(vb, i) < pix->plane_fmt[i].sizeimage) {
2083*4882a593Smuzhiyun vpe_err(ctx->dev,
2084*4882a593Smuzhiyun "data will not fit into plane (%lu < %lu)\n",
2085*4882a593Smuzhiyun vb2_plane_size(vb, i),
2086*4882a593Smuzhiyun (long)pix->plane_fmt[i].sizeimage);
2087*4882a593Smuzhiyun return -EINVAL;
2088*4882a593Smuzhiyun }
2089*4882a593Smuzhiyun }
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun for (i = 0; i < pix->num_planes; i++)
2092*4882a593Smuzhiyun vb2_set_plane_payload(vb, i, pix->plane_fmt[i].sizeimage);
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun return 0;
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun
vpe_buf_queue(struct vb2_buffer * vb)2097*4882a593Smuzhiyun static void vpe_buf_queue(struct vb2_buffer *vb)
2098*4882a593Smuzhiyun {
2099*4882a593Smuzhiyun struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
2100*4882a593Smuzhiyun struct vpe_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun v4l2_m2m_buf_queue(ctx->fh.m2m_ctx, vbuf);
2103*4882a593Smuzhiyun }
2104*4882a593Smuzhiyun
check_srcdst_sizes(struct vpe_ctx * ctx)2105*4882a593Smuzhiyun static int check_srcdst_sizes(struct vpe_ctx *ctx)
2106*4882a593Smuzhiyun {
2107*4882a593Smuzhiyun struct vpe_q_data *s_q_data = &ctx->q_data[Q_DATA_SRC];
2108*4882a593Smuzhiyun struct vpe_q_data *d_q_data = &ctx->q_data[Q_DATA_DST];
2109*4882a593Smuzhiyun unsigned int src_w = s_q_data->c_rect.width;
2110*4882a593Smuzhiyun unsigned int src_h = s_q_data->c_rect.height;
2111*4882a593Smuzhiyun unsigned int dst_w = d_q_data->c_rect.width;
2112*4882a593Smuzhiyun unsigned int dst_h = d_q_data->c_rect.height;
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun if (src_w == dst_w && src_h == dst_h)
2115*4882a593Smuzhiyun return 0;
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun if (src_h <= SC_MAX_PIXEL_HEIGHT &&
2118*4882a593Smuzhiyun src_w <= SC_MAX_PIXEL_WIDTH &&
2119*4882a593Smuzhiyun dst_h <= SC_MAX_PIXEL_HEIGHT &&
2120*4882a593Smuzhiyun dst_w <= SC_MAX_PIXEL_WIDTH)
2121*4882a593Smuzhiyun return 0;
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun return -1;
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun
vpe_return_all_buffers(struct vpe_ctx * ctx,struct vb2_queue * q,enum vb2_buffer_state state)2126*4882a593Smuzhiyun static void vpe_return_all_buffers(struct vpe_ctx *ctx, struct vb2_queue *q,
2127*4882a593Smuzhiyun enum vb2_buffer_state state)
2128*4882a593Smuzhiyun {
2129*4882a593Smuzhiyun struct vb2_v4l2_buffer *vb;
2130*4882a593Smuzhiyun unsigned long flags;
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun for (;;) {
2133*4882a593Smuzhiyun if (V4L2_TYPE_IS_OUTPUT(q->type))
2134*4882a593Smuzhiyun vb = v4l2_m2m_src_buf_remove(ctx->fh.m2m_ctx);
2135*4882a593Smuzhiyun else
2136*4882a593Smuzhiyun vb = v4l2_m2m_dst_buf_remove(ctx->fh.m2m_ctx);
2137*4882a593Smuzhiyun if (!vb)
2138*4882a593Smuzhiyun break;
2139*4882a593Smuzhiyun spin_lock_irqsave(&ctx->dev->lock, flags);
2140*4882a593Smuzhiyun v4l2_m2m_buf_done(vb, state);
2141*4882a593Smuzhiyun spin_unlock_irqrestore(&ctx->dev->lock, flags);
2142*4882a593Smuzhiyun }
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun /*
2145*4882a593Smuzhiyun * Cleanup the in-transit vb2 buffers that have been
2146*4882a593Smuzhiyun * removed from their respective queue already but for
2147*4882a593Smuzhiyun * which procecessing has not been completed yet.
2148*4882a593Smuzhiyun */
2149*4882a593Smuzhiyun if (V4L2_TYPE_IS_OUTPUT(q->type)) {
2150*4882a593Smuzhiyun spin_lock_irqsave(&ctx->dev->lock, flags);
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun if (ctx->src_vbs[2])
2153*4882a593Smuzhiyun v4l2_m2m_buf_done(ctx->src_vbs[2], state);
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun if (ctx->src_vbs[1] && (ctx->src_vbs[1] != ctx->src_vbs[2]))
2156*4882a593Smuzhiyun v4l2_m2m_buf_done(ctx->src_vbs[1], state);
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun if (ctx->src_vbs[0] &&
2159*4882a593Smuzhiyun (ctx->src_vbs[0] != ctx->src_vbs[1]) &&
2160*4882a593Smuzhiyun (ctx->src_vbs[0] != ctx->src_vbs[2]))
2161*4882a593Smuzhiyun v4l2_m2m_buf_done(ctx->src_vbs[0], state);
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun ctx->src_vbs[2] = NULL;
2164*4882a593Smuzhiyun ctx->src_vbs[1] = NULL;
2165*4882a593Smuzhiyun ctx->src_vbs[0] = NULL;
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun spin_unlock_irqrestore(&ctx->dev->lock, flags);
2168*4882a593Smuzhiyun } else {
2169*4882a593Smuzhiyun if (ctx->dst_vb) {
2170*4882a593Smuzhiyun spin_lock_irqsave(&ctx->dev->lock, flags);
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun v4l2_m2m_buf_done(ctx->dst_vb, state);
2173*4882a593Smuzhiyun ctx->dst_vb = NULL;
2174*4882a593Smuzhiyun spin_unlock_irqrestore(&ctx->dev->lock, flags);
2175*4882a593Smuzhiyun }
2176*4882a593Smuzhiyun }
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun
vpe_start_streaming(struct vb2_queue * q,unsigned int count)2179*4882a593Smuzhiyun static int vpe_start_streaming(struct vb2_queue *q, unsigned int count)
2180*4882a593Smuzhiyun {
2181*4882a593Smuzhiyun struct vpe_ctx *ctx = vb2_get_drv_priv(q);
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun /* Check any of the size exceed maximum scaling sizes */
2184*4882a593Smuzhiyun if (check_srcdst_sizes(ctx)) {
2185*4882a593Smuzhiyun vpe_err(ctx->dev,
2186*4882a593Smuzhiyun "Conversion setup failed, check source and destination parameters\n"
2187*4882a593Smuzhiyun );
2188*4882a593Smuzhiyun vpe_return_all_buffers(ctx, q, VB2_BUF_STATE_QUEUED);
2189*4882a593Smuzhiyun return -EINVAL;
2190*4882a593Smuzhiyun }
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun if (ctx->deinterlacing)
2193*4882a593Smuzhiyun config_edi_input_mode(ctx, 0x0);
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun if (ctx->sequence != 0)
2196*4882a593Smuzhiyun set_srcdst_params(ctx);
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun return 0;
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun
vpe_stop_streaming(struct vb2_queue * q)2201*4882a593Smuzhiyun static void vpe_stop_streaming(struct vb2_queue *q)
2202*4882a593Smuzhiyun {
2203*4882a593Smuzhiyun struct vpe_ctx *ctx = vb2_get_drv_priv(q);
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun vpe_dump_regs(ctx->dev);
2206*4882a593Smuzhiyun vpdma_dump_regs(ctx->dev->vpdma);
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun vpe_return_all_buffers(ctx, q, VB2_BUF_STATE_ERROR);
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun static const struct vb2_ops vpe_qops = {
2212*4882a593Smuzhiyun .queue_setup = vpe_queue_setup,
2213*4882a593Smuzhiyun .buf_prepare = vpe_buf_prepare,
2214*4882a593Smuzhiyun .buf_queue = vpe_buf_queue,
2215*4882a593Smuzhiyun .wait_prepare = vb2_ops_wait_prepare,
2216*4882a593Smuzhiyun .wait_finish = vb2_ops_wait_finish,
2217*4882a593Smuzhiyun .start_streaming = vpe_start_streaming,
2218*4882a593Smuzhiyun .stop_streaming = vpe_stop_streaming,
2219*4882a593Smuzhiyun };
2220*4882a593Smuzhiyun
queue_init(void * priv,struct vb2_queue * src_vq,struct vb2_queue * dst_vq)2221*4882a593Smuzhiyun static int queue_init(void *priv, struct vb2_queue *src_vq,
2222*4882a593Smuzhiyun struct vb2_queue *dst_vq)
2223*4882a593Smuzhiyun {
2224*4882a593Smuzhiyun struct vpe_ctx *ctx = priv;
2225*4882a593Smuzhiyun struct vpe_dev *dev = ctx->dev;
2226*4882a593Smuzhiyun int ret;
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun memset(src_vq, 0, sizeof(*src_vq));
2229*4882a593Smuzhiyun src_vq->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
2230*4882a593Smuzhiyun src_vq->io_modes = VB2_MMAP | VB2_DMABUF;
2231*4882a593Smuzhiyun src_vq->drv_priv = ctx;
2232*4882a593Smuzhiyun src_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
2233*4882a593Smuzhiyun src_vq->ops = &vpe_qops;
2234*4882a593Smuzhiyun src_vq->mem_ops = &vb2_dma_contig_memops;
2235*4882a593Smuzhiyun src_vq->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_COPY;
2236*4882a593Smuzhiyun src_vq->lock = &dev->dev_mutex;
2237*4882a593Smuzhiyun src_vq->dev = dev->v4l2_dev.dev;
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun ret = vb2_queue_init(src_vq);
2240*4882a593Smuzhiyun if (ret)
2241*4882a593Smuzhiyun return ret;
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun memset(dst_vq, 0, sizeof(*dst_vq));
2244*4882a593Smuzhiyun dst_vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
2245*4882a593Smuzhiyun dst_vq->io_modes = VB2_MMAP | VB2_DMABUF;
2246*4882a593Smuzhiyun dst_vq->drv_priv = ctx;
2247*4882a593Smuzhiyun dst_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
2248*4882a593Smuzhiyun dst_vq->ops = &vpe_qops;
2249*4882a593Smuzhiyun dst_vq->mem_ops = &vb2_dma_contig_memops;
2250*4882a593Smuzhiyun dst_vq->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_COPY;
2251*4882a593Smuzhiyun dst_vq->lock = &dev->dev_mutex;
2252*4882a593Smuzhiyun dst_vq->dev = dev->v4l2_dev.dev;
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun return vb2_queue_init(dst_vq);
2255*4882a593Smuzhiyun }
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun static const struct v4l2_ctrl_config vpe_bufs_per_job = {
2258*4882a593Smuzhiyun .ops = &vpe_ctrl_ops,
2259*4882a593Smuzhiyun .id = V4L2_CID_VPE_BUFS_PER_JOB,
2260*4882a593Smuzhiyun .name = "Buffers Per Transaction",
2261*4882a593Smuzhiyun .type = V4L2_CTRL_TYPE_INTEGER,
2262*4882a593Smuzhiyun .def = VPE_DEF_BUFS_PER_JOB,
2263*4882a593Smuzhiyun .min = 1,
2264*4882a593Smuzhiyun .max = VIDEO_MAX_FRAME,
2265*4882a593Smuzhiyun .step = 1,
2266*4882a593Smuzhiyun };
2267*4882a593Smuzhiyun
2268*4882a593Smuzhiyun /*
2269*4882a593Smuzhiyun * File operations
2270*4882a593Smuzhiyun */
vpe_open(struct file * file)2271*4882a593Smuzhiyun static int vpe_open(struct file *file)
2272*4882a593Smuzhiyun {
2273*4882a593Smuzhiyun struct vpe_dev *dev = video_drvdata(file);
2274*4882a593Smuzhiyun struct vpe_q_data *s_q_data;
2275*4882a593Smuzhiyun struct v4l2_ctrl_handler *hdl;
2276*4882a593Smuzhiyun struct vpe_ctx *ctx;
2277*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix;
2278*4882a593Smuzhiyun int ret;
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun vpe_dbg(dev, "vpe_open\n");
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2283*4882a593Smuzhiyun if (!ctx)
2284*4882a593Smuzhiyun return -ENOMEM;
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun ctx->dev = dev;
2287*4882a593Smuzhiyun
2288*4882a593Smuzhiyun if (mutex_lock_interruptible(&dev->dev_mutex)) {
2289*4882a593Smuzhiyun ret = -ERESTARTSYS;
2290*4882a593Smuzhiyun goto free_ctx;
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun ret = vpdma_create_desc_list(&ctx->desc_list, VPE_DESC_LIST_SIZE,
2294*4882a593Smuzhiyun VPDMA_LIST_TYPE_NORMAL);
2295*4882a593Smuzhiyun if (ret != 0)
2296*4882a593Smuzhiyun goto unlock;
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun ret = vpdma_alloc_desc_buf(&ctx->mmr_adb, sizeof(struct vpe_mmr_adb));
2299*4882a593Smuzhiyun if (ret != 0)
2300*4882a593Smuzhiyun goto free_desc_list;
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun ret = vpdma_alloc_desc_buf(&ctx->sc_coeff_h, SC_COEF_SRAM_SIZE);
2303*4882a593Smuzhiyun if (ret != 0)
2304*4882a593Smuzhiyun goto free_mmr_adb;
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun ret = vpdma_alloc_desc_buf(&ctx->sc_coeff_v, SC_COEF_SRAM_SIZE);
2307*4882a593Smuzhiyun if (ret != 0)
2308*4882a593Smuzhiyun goto free_sc_h;
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun init_adb_hdrs(ctx);
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun v4l2_fh_init(&ctx->fh, video_devdata(file));
2313*4882a593Smuzhiyun file->private_data = ctx;
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun hdl = &ctx->hdl;
2316*4882a593Smuzhiyun v4l2_ctrl_handler_init(hdl, 1);
2317*4882a593Smuzhiyun v4l2_ctrl_new_custom(hdl, &vpe_bufs_per_job, NULL);
2318*4882a593Smuzhiyun if (hdl->error) {
2319*4882a593Smuzhiyun ret = hdl->error;
2320*4882a593Smuzhiyun goto exit_fh;
2321*4882a593Smuzhiyun }
2322*4882a593Smuzhiyun ctx->fh.ctrl_handler = hdl;
2323*4882a593Smuzhiyun v4l2_ctrl_handler_setup(hdl);
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun s_q_data = &ctx->q_data[Q_DATA_SRC];
2326*4882a593Smuzhiyun pix = &s_q_data->format.fmt.pix_mp;
2327*4882a593Smuzhiyun s_q_data->fmt = __find_format(V4L2_PIX_FMT_YUYV);
2328*4882a593Smuzhiyun pix->pixelformat = s_q_data->fmt->fourcc;
2329*4882a593Smuzhiyun s_q_data->format.type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
2330*4882a593Smuzhiyun pix->width = 1920;
2331*4882a593Smuzhiyun pix->height = 1080;
2332*4882a593Smuzhiyun pix->num_planes = 1;
2333*4882a593Smuzhiyun pix->plane_fmt[VPE_LUMA].bytesperline = (pix->width *
2334*4882a593Smuzhiyun s_q_data->fmt->vpdma_fmt[VPE_LUMA]->depth) >> 3;
2335*4882a593Smuzhiyun pix->plane_fmt[VPE_LUMA].sizeimage =
2336*4882a593Smuzhiyun pix->plane_fmt[VPE_LUMA].bytesperline *
2337*4882a593Smuzhiyun pix->height;
2338*4882a593Smuzhiyun pix->colorspace = V4L2_COLORSPACE_REC709;
2339*4882a593Smuzhiyun pix->xfer_func = V4L2_XFER_FUNC_DEFAULT;
2340*4882a593Smuzhiyun pix->ycbcr_enc = V4L2_YCBCR_ENC_DEFAULT;
2341*4882a593Smuzhiyun pix->quantization = V4L2_QUANTIZATION_DEFAULT;
2342*4882a593Smuzhiyun pix->field = V4L2_FIELD_NONE;
2343*4882a593Smuzhiyun s_q_data->c_rect.left = 0;
2344*4882a593Smuzhiyun s_q_data->c_rect.top = 0;
2345*4882a593Smuzhiyun s_q_data->c_rect.width = pix->width;
2346*4882a593Smuzhiyun s_q_data->c_rect.height = pix->height;
2347*4882a593Smuzhiyun s_q_data->flags = 0;
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun ctx->q_data[Q_DATA_DST] = *s_q_data;
2350*4882a593Smuzhiyun ctx->q_data[Q_DATA_DST].format.type =
2351*4882a593Smuzhiyun V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
2352*4882a593Smuzhiyun
2353*4882a593Smuzhiyun set_dei_shadow_registers(ctx);
2354*4882a593Smuzhiyun set_src_registers(ctx);
2355*4882a593Smuzhiyun set_dst_registers(ctx);
2356*4882a593Smuzhiyun ret = set_srcdst_params(ctx);
2357*4882a593Smuzhiyun if (ret)
2358*4882a593Smuzhiyun goto exit_fh;
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun ctx->fh.m2m_ctx = v4l2_m2m_ctx_init(dev->m2m_dev, ctx, &queue_init);
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun if (IS_ERR(ctx->fh.m2m_ctx)) {
2363*4882a593Smuzhiyun ret = PTR_ERR(ctx->fh.m2m_ctx);
2364*4882a593Smuzhiyun goto exit_fh;
2365*4882a593Smuzhiyun }
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun v4l2_fh_add(&ctx->fh);
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun /*
2370*4882a593Smuzhiyun * for now, just report the creation of the first instance, we can later
2371*4882a593Smuzhiyun * optimize the driver to enable or disable clocks when the first
2372*4882a593Smuzhiyun * instance is created or the last instance released
2373*4882a593Smuzhiyun */
2374*4882a593Smuzhiyun if (atomic_inc_return(&dev->num_instances) == 1)
2375*4882a593Smuzhiyun vpe_dbg(dev, "first instance created\n");
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun ctx->bufs_per_job = VPE_DEF_BUFS_PER_JOB;
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun ctx->load_mmrs = true;
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun vpe_dbg(dev, "created instance %p, m2m_ctx: %p\n",
2382*4882a593Smuzhiyun ctx, ctx->fh.m2m_ctx);
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun mutex_unlock(&dev->dev_mutex);
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun return 0;
2387*4882a593Smuzhiyun exit_fh:
2388*4882a593Smuzhiyun v4l2_ctrl_handler_free(hdl);
2389*4882a593Smuzhiyun v4l2_fh_exit(&ctx->fh);
2390*4882a593Smuzhiyun vpdma_free_desc_buf(&ctx->sc_coeff_v);
2391*4882a593Smuzhiyun free_sc_h:
2392*4882a593Smuzhiyun vpdma_free_desc_buf(&ctx->sc_coeff_h);
2393*4882a593Smuzhiyun free_mmr_adb:
2394*4882a593Smuzhiyun vpdma_free_desc_buf(&ctx->mmr_adb);
2395*4882a593Smuzhiyun free_desc_list:
2396*4882a593Smuzhiyun vpdma_free_desc_list(&ctx->desc_list);
2397*4882a593Smuzhiyun unlock:
2398*4882a593Smuzhiyun mutex_unlock(&dev->dev_mutex);
2399*4882a593Smuzhiyun free_ctx:
2400*4882a593Smuzhiyun kfree(ctx);
2401*4882a593Smuzhiyun return ret;
2402*4882a593Smuzhiyun }
2403*4882a593Smuzhiyun
vpe_release(struct file * file)2404*4882a593Smuzhiyun static int vpe_release(struct file *file)
2405*4882a593Smuzhiyun {
2406*4882a593Smuzhiyun struct vpe_dev *dev = video_drvdata(file);
2407*4882a593Smuzhiyun struct vpe_ctx *ctx = file->private_data;
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun vpe_dbg(dev, "releasing instance %p\n", ctx);
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun mutex_lock(&dev->dev_mutex);
2412*4882a593Smuzhiyun free_mv_buffers(ctx);
2413*4882a593Smuzhiyun
2414*4882a593Smuzhiyun vpdma_unmap_desc_buf(dev->vpdma, &ctx->desc_list.buf);
2415*4882a593Smuzhiyun vpdma_unmap_desc_buf(dev->vpdma, &ctx->mmr_adb);
2416*4882a593Smuzhiyun vpdma_unmap_desc_buf(dev->vpdma, &ctx->sc_coeff_h);
2417*4882a593Smuzhiyun vpdma_unmap_desc_buf(dev->vpdma, &ctx->sc_coeff_v);
2418*4882a593Smuzhiyun
2419*4882a593Smuzhiyun vpdma_free_desc_list(&ctx->desc_list);
2420*4882a593Smuzhiyun vpdma_free_desc_buf(&ctx->mmr_adb);
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun vpdma_free_desc_buf(&ctx->sc_coeff_v);
2423*4882a593Smuzhiyun vpdma_free_desc_buf(&ctx->sc_coeff_h);
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun v4l2_fh_del(&ctx->fh);
2426*4882a593Smuzhiyun v4l2_fh_exit(&ctx->fh);
2427*4882a593Smuzhiyun v4l2_ctrl_handler_free(&ctx->hdl);
2428*4882a593Smuzhiyun v4l2_m2m_ctx_release(ctx->fh.m2m_ctx);
2429*4882a593Smuzhiyun
2430*4882a593Smuzhiyun kfree(ctx);
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun /*
2433*4882a593Smuzhiyun * for now, just report the release of the last instance, we can later
2434*4882a593Smuzhiyun * optimize the driver to enable or disable clocks when the first
2435*4882a593Smuzhiyun * instance is created or the last instance released
2436*4882a593Smuzhiyun */
2437*4882a593Smuzhiyun if (atomic_dec_return(&dev->num_instances) == 0)
2438*4882a593Smuzhiyun vpe_dbg(dev, "last instance released\n");
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun mutex_unlock(&dev->dev_mutex);
2441*4882a593Smuzhiyun
2442*4882a593Smuzhiyun return 0;
2443*4882a593Smuzhiyun }
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun static const struct v4l2_file_operations vpe_fops = {
2446*4882a593Smuzhiyun .owner = THIS_MODULE,
2447*4882a593Smuzhiyun .open = vpe_open,
2448*4882a593Smuzhiyun .release = vpe_release,
2449*4882a593Smuzhiyun .poll = v4l2_m2m_fop_poll,
2450*4882a593Smuzhiyun .unlocked_ioctl = video_ioctl2,
2451*4882a593Smuzhiyun .mmap = v4l2_m2m_fop_mmap,
2452*4882a593Smuzhiyun };
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun static const struct video_device vpe_videodev = {
2455*4882a593Smuzhiyun .name = VPE_MODULE_NAME,
2456*4882a593Smuzhiyun .fops = &vpe_fops,
2457*4882a593Smuzhiyun .ioctl_ops = &vpe_ioctl_ops,
2458*4882a593Smuzhiyun .minor = -1,
2459*4882a593Smuzhiyun .release = video_device_release_empty,
2460*4882a593Smuzhiyun .vfl_dir = VFL_DIR_M2M,
2461*4882a593Smuzhiyun .device_caps = V4L2_CAP_VIDEO_M2M_MPLANE | V4L2_CAP_STREAMING,
2462*4882a593Smuzhiyun };
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun static const struct v4l2_m2m_ops m2m_ops = {
2465*4882a593Smuzhiyun .device_run = device_run,
2466*4882a593Smuzhiyun .job_ready = job_ready,
2467*4882a593Smuzhiyun .job_abort = job_abort,
2468*4882a593Smuzhiyun };
2469*4882a593Smuzhiyun
vpe_runtime_get(struct platform_device * pdev)2470*4882a593Smuzhiyun static int vpe_runtime_get(struct platform_device *pdev)
2471*4882a593Smuzhiyun {
2472*4882a593Smuzhiyun int r;
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun dev_dbg(&pdev->dev, "vpe_runtime_get\n");
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun r = pm_runtime_get_sync(&pdev->dev);
2477*4882a593Smuzhiyun WARN_ON(r < 0);
2478*4882a593Smuzhiyun if (r)
2479*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
2480*4882a593Smuzhiyun return r < 0 ? r : 0;
2481*4882a593Smuzhiyun }
2482*4882a593Smuzhiyun
vpe_runtime_put(struct platform_device * pdev)2483*4882a593Smuzhiyun static void vpe_runtime_put(struct platform_device *pdev)
2484*4882a593Smuzhiyun {
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun int r;
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun dev_dbg(&pdev->dev, "vpe_runtime_put\n");
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun r = pm_runtime_put_sync(&pdev->dev);
2491*4882a593Smuzhiyun WARN_ON(r < 0 && r != -ENOSYS);
2492*4882a593Smuzhiyun }
2493*4882a593Smuzhiyun
vpe_fw_cb(struct platform_device * pdev)2494*4882a593Smuzhiyun static void vpe_fw_cb(struct platform_device *pdev)
2495*4882a593Smuzhiyun {
2496*4882a593Smuzhiyun struct vpe_dev *dev = platform_get_drvdata(pdev);
2497*4882a593Smuzhiyun struct video_device *vfd;
2498*4882a593Smuzhiyun int ret;
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun vfd = &dev->vfd;
2501*4882a593Smuzhiyun *vfd = vpe_videodev;
2502*4882a593Smuzhiyun vfd->lock = &dev->dev_mutex;
2503*4882a593Smuzhiyun vfd->v4l2_dev = &dev->v4l2_dev;
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun ret = video_register_device(vfd, VFL_TYPE_VIDEO, 0);
2506*4882a593Smuzhiyun if (ret) {
2507*4882a593Smuzhiyun vpe_err(dev, "Failed to register video device\n");
2508*4882a593Smuzhiyun
2509*4882a593Smuzhiyun vpe_set_clock_enable(dev, 0);
2510*4882a593Smuzhiyun vpe_runtime_put(pdev);
2511*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
2512*4882a593Smuzhiyun v4l2_m2m_release(dev->m2m_dev);
2513*4882a593Smuzhiyun v4l2_device_unregister(&dev->v4l2_dev);
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun return;
2516*4882a593Smuzhiyun }
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun video_set_drvdata(vfd, dev);
2519*4882a593Smuzhiyun dev_info(dev->v4l2_dev.dev, "Device registered as /dev/video%d\n",
2520*4882a593Smuzhiyun vfd->num);
2521*4882a593Smuzhiyun }
2522*4882a593Smuzhiyun
vpe_probe(struct platform_device * pdev)2523*4882a593Smuzhiyun static int vpe_probe(struct platform_device *pdev)
2524*4882a593Smuzhiyun {
2525*4882a593Smuzhiyun struct vpe_dev *dev;
2526*4882a593Smuzhiyun int ret, irq, func;
2527*4882a593Smuzhiyun
2528*4882a593Smuzhiyun ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
2529*4882a593Smuzhiyun if (ret) {
2530*4882a593Smuzhiyun dev_err(&pdev->dev,
2531*4882a593Smuzhiyun "32-bit consistent DMA enable failed\n");
2532*4882a593Smuzhiyun return ret;
2533*4882a593Smuzhiyun }
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
2536*4882a593Smuzhiyun if (!dev)
2537*4882a593Smuzhiyun return -ENOMEM;
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun spin_lock_init(&dev->lock);
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun ret = v4l2_device_register(&pdev->dev, &dev->v4l2_dev);
2542*4882a593Smuzhiyun if (ret)
2543*4882a593Smuzhiyun return ret;
2544*4882a593Smuzhiyun
2545*4882a593Smuzhiyun atomic_set(&dev->num_instances, 0);
2546*4882a593Smuzhiyun mutex_init(&dev->dev_mutex);
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun dev->res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
2549*4882a593Smuzhiyun "vpe_top");
2550*4882a593Smuzhiyun if (!dev->res) {
2551*4882a593Smuzhiyun dev_err(&pdev->dev, "missing 'vpe_top' resources data\n");
2552*4882a593Smuzhiyun return -ENODEV;
2553*4882a593Smuzhiyun }
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun /*
2556*4882a593Smuzhiyun * HACK: we get resource info from device tree in the form of a list of
2557*4882a593Smuzhiyun * VPE sub blocks, the driver currently uses only the base of vpe_top
2558*4882a593Smuzhiyun * for register access, the driver should be changed later to access
2559*4882a593Smuzhiyun * registers based on the sub block base addresses
2560*4882a593Smuzhiyun */
2561*4882a593Smuzhiyun dev->base = devm_ioremap(&pdev->dev, dev->res->start, SZ_32K);
2562*4882a593Smuzhiyun if (!dev->base) {
2563*4882a593Smuzhiyun ret = -ENOMEM;
2564*4882a593Smuzhiyun goto v4l2_dev_unreg;
2565*4882a593Smuzhiyun }
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
2568*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, vpe_irq, 0, VPE_MODULE_NAME,
2569*4882a593Smuzhiyun dev);
2570*4882a593Smuzhiyun if (ret)
2571*4882a593Smuzhiyun goto v4l2_dev_unreg;
2572*4882a593Smuzhiyun
2573*4882a593Smuzhiyun platform_set_drvdata(pdev, dev);
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun dev->m2m_dev = v4l2_m2m_init(&m2m_ops);
2576*4882a593Smuzhiyun if (IS_ERR(dev->m2m_dev)) {
2577*4882a593Smuzhiyun vpe_err(dev, "Failed to init mem2mem device\n");
2578*4882a593Smuzhiyun ret = PTR_ERR(dev->m2m_dev);
2579*4882a593Smuzhiyun goto v4l2_dev_unreg;
2580*4882a593Smuzhiyun }
2581*4882a593Smuzhiyun
2582*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun ret = vpe_runtime_get(pdev);
2585*4882a593Smuzhiyun if (ret)
2586*4882a593Smuzhiyun goto rel_m2m;
2587*4882a593Smuzhiyun
2588*4882a593Smuzhiyun /* Perform clk enable followed by reset */
2589*4882a593Smuzhiyun vpe_set_clock_enable(dev, 1);
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun vpe_top_reset(dev);
2592*4882a593Smuzhiyun
2593*4882a593Smuzhiyun func = read_field_reg(dev, VPE_PID, VPE_PID_FUNC_MASK,
2594*4882a593Smuzhiyun VPE_PID_FUNC_SHIFT);
2595*4882a593Smuzhiyun vpe_dbg(dev, "VPE PID function %x\n", func);
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun vpe_top_vpdma_reset(dev);
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun dev->sc = sc_create(pdev, "sc");
2600*4882a593Smuzhiyun if (IS_ERR(dev->sc)) {
2601*4882a593Smuzhiyun ret = PTR_ERR(dev->sc);
2602*4882a593Smuzhiyun goto runtime_put;
2603*4882a593Smuzhiyun }
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun dev->csc = csc_create(pdev, "csc");
2606*4882a593Smuzhiyun if (IS_ERR(dev->csc)) {
2607*4882a593Smuzhiyun ret = PTR_ERR(dev->csc);
2608*4882a593Smuzhiyun goto runtime_put;
2609*4882a593Smuzhiyun }
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun dev->vpdma = &dev->vpdma_data;
2612*4882a593Smuzhiyun ret = vpdma_create(pdev, dev->vpdma, vpe_fw_cb);
2613*4882a593Smuzhiyun if (ret)
2614*4882a593Smuzhiyun goto runtime_put;
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun return 0;
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun runtime_put:
2619*4882a593Smuzhiyun vpe_runtime_put(pdev);
2620*4882a593Smuzhiyun rel_m2m:
2621*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
2622*4882a593Smuzhiyun v4l2_m2m_release(dev->m2m_dev);
2623*4882a593Smuzhiyun v4l2_dev_unreg:
2624*4882a593Smuzhiyun v4l2_device_unregister(&dev->v4l2_dev);
2625*4882a593Smuzhiyun
2626*4882a593Smuzhiyun return ret;
2627*4882a593Smuzhiyun }
2628*4882a593Smuzhiyun
vpe_remove(struct platform_device * pdev)2629*4882a593Smuzhiyun static int vpe_remove(struct platform_device *pdev)
2630*4882a593Smuzhiyun {
2631*4882a593Smuzhiyun struct vpe_dev *dev = platform_get_drvdata(pdev);
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun v4l2_info(&dev->v4l2_dev, "Removing " VPE_MODULE_NAME);
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun v4l2_m2m_release(dev->m2m_dev);
2636*4882a593Smuzhiyun video_unregister_device(&dev->vfd);
2637*4882a593Smuzhiyun v4l2_device_unregister(&dev->v4l2_dev);
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun vpe_set_clock_enable(dev, 0);
2640*4882a593Smuzhiyun vpe_runtime_put(pdev);
2641*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
2642*4882a593Smuzhiyun
2643*4882a593Smuzhiyun return 0;
2644*4882a593Smuzhiyun }
2645*4882a593Smuzhiyun
2646*4882a593Smuzhiyun #if defined(CONFIG_OF)
2647*4882a593Smuzhiyun static const struct of_device_id vpe_of_match[] = {
2648*4882a593Smuzhiyun {
2649*4882a593Smuzhiyun .compatible = "ti,dra7-vpe",
2650*4882a593Smuzhiyun },
2651*4882a593Smuzhiyun {},
2652*4882a593Smuzhiyun };
2653*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, vpe_of_match);
2654*4882a593Smuzhiyun #endif
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun static struct platform_driver vpe_pdrv = {
2657*4882a593Smuzhiyun .probe = vpe_probe,
2658*4882a593Smuzhiyun .remove = vpe_remove,
2659*4882a593Smuzhiyun .driver = {
2660*4882a593Smuzhiyun .name = VPE_MODULE_NAME,
2661*4882a593Smuzhiyun .of_match_table = of_match_ptr(vpe_of_match),
2662*4882a593Smuzhiyun },
2663*4882a593Smuzhiyun };
2664*4882a593Smuzhiyun
2665*4882a593Smuzhiyun module_platform_driver(vpe_pdrv);
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun MODULE_DESCRIPTION("TI VPE driver");
2668*4882a593Smuzhiyun MODULE_AUTHOR("Dale Farnsworth, <dale@farnsworth.org>");
2669*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2670