xref: /OK3568_Linux_fs/kernel/drivers/media/platform/ti-vpe/vpdma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * VPDMA helper library
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2013 Texas Instruments Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * David Griego, <dagriego@biglakesoftware.com>
8*4882a593Smuzhiyun  * Dale Farnsworth, <dale@farnsworth.org>
9*4882a593Smuzhiyun  * Archit Taneja, <archit@ti.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/dma-mapping.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/firmware.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/sched.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/videodev2.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "vpdma.h"
24*4882a593Smuzhiyun #include "vpdma_priv.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define VPDMA_FIRMWARE	"vpdma-1b8.bin"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun const struct vpdma_data_format vpdma_yuv_fmts[] = {
29*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_Y444] = {
30*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
31*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_Y444,
32*4882a593Smuzhiyun 		.depth		= 8,
33*4882a593Smuzhiyun 	},
34*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_Y422] = {
35*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
36*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_Y422,
37*4882a593Smuzhiyun 		.depth		= 8,
38*4882a593Smuzhiyun 	},
39*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_Y420] = {
40*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
41*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_Y420,
42*4882a593Smuzhiyun 		.depth		= 8,
43*4882a593Smuzhiyun 	},
44*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_C444] = {
45*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
46*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_C444,
47*4882a593Smuzhiyun 		.depth		= 8,
48*4882a593Smuzhiyun 	},
49*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_C422] = {
50*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
51*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_C422,
52*4882a593Smuzhiyun 		.depth		= 8,
53*4882a593Smuzhiyun 	},
54*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_C420] = {
55*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
56*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_C420,
57*4882a593Smuzhiyun 		.depth		= 4,
58*4882a593Smuzhiyun 	},
59*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_CB420] = {
60*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
61*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_CB420,
62*4882a593Smuzhiyun 		.depth		= 4,
63*4882a593Smuzhiyun 	},
64*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_YCR422] = {
65*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
66*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_YCR422,
67*4882a593Smuzhiyun 		.depth		= 16,
68*4882a593Smuzhiyun 	},
69*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_YC444] = {
70*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
71*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_YC444,
72*4882a593Smuzhiyun 		.depth		= 24,
73*4882a593Smuzhiyun 	},
74*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_CRY422] = {
75*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
76*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_CRY422,
77*4882a593Smuzhiyun 		.depth		= 16,
78*4882a593Smuzhiyun 	},
79*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_CBY422] = {
80*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
81*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_CBY422,
82*4882a593Smuzhiyun 		.depth		= 16,
83*4882a593Smuzhiyun 	},
84*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_YCB422] = {
85*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
86*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_YCB422,
87*4882a593Smuzhiyun 		.depth		= 16,
88*4882a593Smuzhiyun 	},
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_yuv_fmts);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun const struct vpdma_data_format vpdma_rgb_fmts[] = {
93*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_RGB565] = {
94*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
95*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_RGB16_565,
96*4882a593Smuzhiyun 		.depth		= 16,
97*4882a593Smuzhiyun 	},
98*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_ARGB16_1555] = {
99*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
100*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_ARGB_1555,
101*4882a593Smuzhiyun 		.depth		= 16,
102*4882a593Smuzhiyun 	},
103*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_ARGB16] = {
104*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
105*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_ARGB_4444,
106*4882a593Smuzhiyun 		.depth		= 16,
107*4882a593Smuzhiyun 	},
108*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_RGBA16_5551] = {
109*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
110*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_RGBA_5551,
111*4882a593Smuzhiyun 		.depth		= 16,
112*4882a593Smuzhiyun 	},
113*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_RGBA16] = {
114*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
115*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_RGBA_4444,
116*4882a593Smuzhiyun 		.depth		= 16,
117*4882a593Smuzhiyun 	},
118*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_ARGB24] = {
119*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
120*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_ARGB24_6666,
121*4882a593Smuzhiyun 		.depth		= 24,
122*4882a593Smuzhiyun 	},
123*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_RGB24] = {
124*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
125*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_RGB24_888,
126*4882a593Smuzhiyun 		.depth		= 24,
127*4882a593Smuzhiyun 	},
128*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_ARGB32] = {
129*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
130*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_ARGB32_8888,
131*4882a593Smuzhiyun 		.depth		= 32,
132*4882a593Smuzhiyun 	},
133*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_RGBA24] = {
134*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
135*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_RGBA24_6666,
136*4882a593Smuzhiyun 		.depth		= 24,
137*4882a593Smuzhiyun 	},
138*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_RGBA32] = {
139*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
140*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_RGBA32_8888,
141*4882a593Smuzhiyun 		.depth		= 32,
142*4882a593Smuzhiyun 	},
143*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_BGR565] = {
144*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
145*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_BGR16_565,
146*4882a593Smuzhiyun 		.depth		= 16,
147*4882a593Smuzhiyun 	},
148*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_ABGR16_1555] = {
149*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
150*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_ABGR_1555,
151*4882a593Smuzhiyun 		.depth		= 16,
152*4882a593Smuzhiyun 	},
153*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_ABGR16] = {
154*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
155*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_ABGR_4444,
156*4882a593Smuzhiyun 		.depth		= 16,
157*4882a593Smuzhiyun 	},
158*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_BGRA16_5551] = {
159*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
160*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_BGRA_5551,
161*4882a593Smuzhiyun 		.depth		= 16,
162*4882a593Smuzhiyun 	},
163*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_BGRA16] = {
164*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
165*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_BGRA_4444,
166*4882a593Smuzhiyun 		.depth		= 16,
167*4882a593Smuzhiyun 	},
168*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_ABGR24] = {
169*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
170*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_ABGR24_6666,
171*4882a593Smuzhiyun 		.depth		= 24,
172*4882a593Smuzhiyun 	},
173*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_BGR24] = {
174*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
175*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_BGR24_888,
176*4882a593Smuzhiyun 		.depth		= 24,
177*4882a593Smuzhiyun 	},
178*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_ABGR32] = {
179*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
180*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_ABGR32_8888,
181*4882a593Smuzhiyun 		.depth		= 32,
182*4882a593Smuzhiyun 	},
183*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_BGRA24] = {
184*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
185*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_BGRA24_6666,
186*4882a593Smuzhiyun 		.depth		= 24,
187*4882a593Smuzhiyun 	},
188*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_BGRA32] = {
189*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_RGB,
190*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_BGRA32_8888,
191*4882a593Smuzhiyun 		.depth		= 32,
192*4882a593Smuzhiyun 	},
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_rgb_fmts);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun  * To handle RAW format we are re-using the CBY422
198*4882a593Smuzhiyun  * vpdma data type so that we use the vpdma to re-order
199*4882a593Smuzhiyun  * the incoming bytes, as the parser assumes that the
200*4882a593Smuzhiyun  * first byte presented on the bus is the MSB of a 2
201*4882a593Smuzhiyun  * bytes value.
202*4882a593Smuzhiyun  * RAW8 handles from 1 to 8 bits
203*4882a593Smuzhiyun  * RAW16 handles from 9 to 16 bits
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun const struct vpdma_data_format vpdma_raw_fmts[] = {
206*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_RAW8] = {
207*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
208*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_CBY422,
209*4882a593Smuzhiyun 		.depth		= 8,
210*4882a593Smuzhiyun 	},
211*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_RAW16] = {
212*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_YUV,
213*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_CBY422,
214*4882a593Smuzhiyun 		.depth		= 16,
215*4882a593Smuzhiyun 	},
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_raw_fmts);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun const struct vpdma_data_format vpdma_misc_fmts[] = {
220*4882a593Smuzhiyun 	[VPDMA_DATA_FMT_MV] = {
221*4882a593Smuzhiyun 		.type		= VPDMA_DATA_FMT_TYPE_MISC,
222*4882a593Smuzhiyun 		.data_type	= DATA_TYPE_MV,
223*4882a593Smuzhiyun 		.depth		= 4,
224*4882a593Smuzhiyun 	},
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_misc_fmts);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun struct vpdma_channel_info {
229*4882a593Smuzhiyun 	int num;		/* VPDMA channel number */
230*4882a593Smuzhiyun 	int cstat_offset;	/* client CSTAT register offset */
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static const struct vpdma_channel_info chan_info[] = {
234*4882a593Smuzhiyun 	[VPE_CHAN_LUMA1_IN] = {
235*4882a593Smuzhiyun 		.num		= VPE_CHAN_NUM_LUMA1_IN,
236*4882a593Smuzhiyun 		.cstat_offset	= VPDMA_DEI_LUMA1_CSTAT,
237*4882a593Smuzhiyun 	},
238*4882a593Smuzhiyun 	[VPE_CHAN_CHROMA1_IN] = {
239*4882a593Smuzhiyun 		.num		= VPE_CHAN_NUM_CHROMA1_IN,
240*4882a593Smuzhiyun 		.cstat_offset	= VPDMA_DEI_CHROMA1_CSTAT,
241*4882a593Smuzhiyun 	},
242*4882a593Smuzhiyun 	[VPE_CHAN_LUMA2_IN] = {
243*4882a593Smuzhiyun 		.num		= VPE_CHAN_NUM_LUMA2_IN,
244*4882a593Smuzhiyun 		.cstat_offset	= VPDMA_DEI_LUMA2_CSTAT,
245*4882a593Smuzhiyun 	},
246*4882a593Smuzhiyun 	[VPE_CHAN_CHROMA2_IN] = {
247*4882a593Smuzhiyun 		.num		= VPE_CHAN_NUM_CHROMA2_IN,
248*4882a593Smuzhiyun 		.cstat_offset	= VPDMA_DEI_CHROMA2_CSTAT,
249*4882a593Smuzhiyun 	},
250*4882a593Smuzhiyun 	[VPE_CHAN_LUMA3_IN] = {
251*4882a593Smuzhiyun 		.num		= VPE_CHAN_NUM_LUMA3_IN,
252*4882a593Smuzhiyun 		.cstat_offset	= VPDMA_DEI_LUMA3_CSTAT,
253*4882a593Smuzhiyun 	},
254*4882a593Smuzhiyun 	[VPE_CHAN_CHROMA3_IN] = {
255*4882a593Smuzhiyun 		.num		= VPE_CHAN_NUM_CHROMA3_IN,
256*4882a593Smuzhiyun 		.cstat_offset	= VPDMA_DEI_CHROMA3_CSTAT,
257*4882a593Smuzhiyun 	},
258*4882a593Smuzhiyun 	[VPE_CHAN_MV_IN] = {
259*4882a593Smuzhiyun 		.num		= VPE_CHAN_NUM_MV_IN,
260*4882a593Smuzhiyun 		.cstat_offset	= VPDMA_DEI_MV_IN_CSTAT,
261*4882a593Smuzhiyun 	},
262*4882a593Smuzhiyun 	[VPE_CHAN_MV_OUT] = {
263*4882a593Smuzhiyun 		.num		= VPE_CHAN_NUM_MV_OUT,
264*4882a593Smuzhiyun 		.cstat_offset	= VPDMA_DEI_MV_OUT_CSTAT,
265*4882a593Smuzhiyun 	},
266*4882a593Smuzhiyun 	[VPE_CHAN_LUMA_OUT] = {
267*4882a593Smuzhiyun 		.num		= VPE_CHAN_NUM_LUMA_OUT,
268*4882a593Smuzhiyun 		.cstat_offset	= VPDMA_VIP_UP_Y_CSTAT,
269*4882a593Smuzhiyun 	},
270*4882a593Smuzhiyun 	[VPE_CHAN_CHROMA_OUT] = {
271*4882a593Smuzhiyun 		.num		= VPE_CHAN_NUM_CHROMA_OUT,
272*4882a593Smuzhiyun 		.cstat_offset	= VPDMA_VIP_UP_UV_CSTAT,
273*4882a593Smuzhiyun 	},
274*4882a593Smuzhiyun 	[VPE_CHAN_RGB_OUT] = {
275*4882a593Smuzhiyun 		.num		= VPE_CHAN_NUM_RGB_OUT,
276*4882a593Smuzhiyun 		.cstat_offset	= VPDMA_VIP_UP_Y_CSTAT,
277*4882a593Smuzhiyun 	},
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
read_reg(struct vpdma_data * vpdma,int offset)280*4882a593Smuzhiyun static u32 read_reg(struct vpdma_data *vpdma, int offset)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	return ioread32(vpdma->base + offset);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
write_reg(struct vpdma_data * vpdma,int offset,u32 value)285*4882a593Smuzhiyun static void write_reg(struct vpdma_data *vpdma, int offset, u32 value)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	iowrite32(value, vpdma->base + offset);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
read_field_reg(struct vpdma_data * vpdma,int offset,u32 mask,int shift)290*4882a593Smuzhiyun static int read_field_reg(struct vpdma_data *vpdma, int offset,
291*4882a593Smuzhiyun 		u32 mask, int shift)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	return (read_reg(vpdma, offset) & (mask << shift)) >> shift;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
write_field_reg(struct vpdma_data * vpdma,int offset,u32 field,u32 mask,int shift)296*4882a593Smuzhiyun static void write_field_reg(struct vpdma_data *vpdma, int offset, u32 field,
297*4882a593Smuzhiyun 		u32 mask, int shift)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	u32 val = read_reg(vpdma, offset);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	val &= ~(mask << shift);
302*4882a593Smuzhiyun 	val |= (field & mask) << shift;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	write_reg(vpdma, offset, val);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
vpdma_dump_regs(struct vpdma_data * vpdma)307*4882a593Smuzhiyun void vpdma_dump_regs(struct vpdma_data *vpdma)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	struct device *dev = &vpdma->pdev->dev;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define DUMPREG(r) dev_dbg(dev, "%-35s %08x\n", #r, read_reg(vpdma, VPDMA_##r))
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	dev_dbg(dev, "VPDMA Registers:\n");
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	DUMPREG(PID);
316*4882a593Smuzhiyun 	DUMPREG(LIST_ADDR);
317*4882a593Smuzhiyun 	DUMPREG(LIST_ATTR);
318*4882a593Smuzhiyun 	DUMPREG(LIST_STAT_SYNC);
319*4882a593Smuzhiyun 	DUMPREG(BG_RGB);
320*4882a593Smuzhiyun 	DUMPREG(BG_YUV);
321*4882a593Smuzhiyun 	DUMPREG(SETUP);
322*4882a593Smuzhiyun 	DUMPREG(MAX_SIZE1);
323*4882a593Smuzhiyun 	DUMPREG(MAX_SIZE2);
324*4882a593Smuzhiyun 	DUMPREG(MAX_SIZE3);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/*
327*4882a593Smuzhiyun 	 * dumping registers of only group0 and group3, because VPE channels
328*4882a593Smuzhiyun 	 * lie within group0 and group3 registers
329*4882a593Smuzhiyun 	 */
330*4882a593Smuzhiyun 	DUMPREG(INT_CHAN_STAT(0));
331*4882a593Smuzhiyun 	DUMPREG(INT_CHAN_MASK(0));
332*4882a593Smuzhiyun 	DUMPREG(INT_CHAN_STAT(3));
333*4882a593Smuzhiyun 	DUMPREG(INT_CHAN_MASK(3));
334*4882a593Smuzhiyun 	DUMPREG(INT_CLIENT0_STAT);
335*4882a593Smuzhiyun 	DUMPREG(INT_CLIENT0_MASK);
336*4882a593Smuzhiyun 	DUMPREG(INT_CLIENT1_STAT);
337*4882a593Smuzhiyun 	DUMPREG(INT_CLIENT1_MASK);
338*4882a593Smuzhiyun 	DUMPREG(INT_LIST0_STAT);
339*4882a593Smuzhiyun 	DUMPREG(INT_LIST0_MASK);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/*
342*4882a593Smuzhiyun 	 * these are registers specific to VPE clients, we can make this
343*4882a593Smuzhiyun 	 * function dump client registers specific to VPE or VIP based on
344*4882a593Smuzhiyun 	 * who is using it
345*4882a593Smuzhiyun 	 */
346*4882a593Smuzhiyun 	DUMPREG(DEI_CHROMA1_CSTAT);
347*4882a593Smuzhiyun 	DUMPREG(DEI_LUMA1_CSTAT);
348*4882a593Smuzhiyun 	DUMPREG(DEI_CHROMA2_CSTAT);
349*4882a593Smuzhiyun 	DUMPREG(DEI_LUMA2_CSTAT);
350*4882a593Smuzhiyun 	DUMPREG(DEI_CHROMA3_CSTAT);
351*4882a593Smuzhiyun 	DUMPREG(DEI_LUMA3_CSTAT);
352*4882a593Smuzhiyun 	DUMPREG(DEI_MV_IN_CSTAT);
353*4882a593Smuzhiyun 	DUMPREG(DEI_MV_OUT_CSTAT);
354*4882a593Smuzhiyun 	DUMPREG(VIP_UP_Y_CSTAT);
355*4882a593Smuzhiyun 	DUMPREG(VIP_UP_UV_CSTAT);
356*4882a593Smuzhiyun 	DUMPREG(VPI_CTL_CSTAT);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_dump_regs);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun /*
361*4882a593Smuzhiyun  * Allocate a DMA buffer
362*4882a593Smuzhiyun  */
vpdma_alloc_desc_buf(struct vpdma_buf * buf,size_t size)363*4882a593Smuzhiyun int vpdma_alloc_desc_buf(struct vpdma_buf *buf, size_t size)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	buf->size = size;
366*4882a593Smuzhiyun 	buf->mapped = false;
367*4882a593Smuzhiyun 	buf->addr = kzalloc(size, GFP_KERNEL);
368*4882a593Smuzhiyun 	if (!buf->addr)
369*4882a593Smuzhiyun 		return -ENOMEM;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	WARN_ON(((unsigned long)buf->addr & VPDMA_DESC_ALIGN) != 0);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return 0;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_alloc_desc_buf);
376*4882a593Smuzhiyun 
vpdma_free_desc_buf(struct vpdma_buf * buf)377*4882a593Smuzhiyun void vpdma_free_desc_buf(struct vpdma_buf *buf)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	WARN_ON(buf->mapped);
380*4882a593Smuzhiyun 	kfree(buf->addr);
381*4882a593Smuzhiyun 	buf->addr = NULL;
382*4882a593Smuzhiyun 	buf->size = 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_free_desc_buf);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /*
387*4882a593Smuzhiyun  * map descriptor/payload DMA buffer, enabling DMA access
388*4882a593Smuzhiyun  */
vpdma_map_desc_buf(struct vpdma_data * vpdma,struct vpdma_buf * buf)389*4882a593Smuzhiyun int vpdma_map_desc_buf(struct vpdma_data *vpdma, struct vpdma_buf *buf)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct device *dev = &vpdma->pdev->dev;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	WARN_ON(buf->mapped);
394*4882a593Smuzhiyun 	buf->dma_addr = dma_map_single(dev, buf->addr, buf->size,
395*4882a593Smuzhiyun 				DMA_BIDIRECTIONAL);
396*4882a593Smuzhiyun 	if (dma_mapping_error(dev, buf->dma_addr)) {
397*4882a593Smuzhiyun 		dev_err(dev, "failed to map buffer\n");
398*4882a593Smuzhiyun 		return -EINVAL;
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	buf->mapped = true;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	return 0;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_map_desc_buf);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /*
408*4882a593Smuzhiyun  * unmap descriptor/payload DMA buffer, disabling DMA access and
409*4882a593Smuzhiyun  * allowing the main processor to access the data
410*4882a593Smuzhiyun  */
vpdma_unmap_desc_buf(struct vpdma_data * vpdma,struct vpdma_buf * buf)411*4882a593Smuzhiyun void vpdma_unmap_desc_buf(struct vpdma_data *vpdma, struct vpdma_buf *buf)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	struct device *dev = &vpdma->pdev->dev;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (buf->mapped)
416*4882a593Smuzhiyun 		dma_unmap_single(dev, buf->dma_addr, buf->size,
417*4882a593Smuzhiyun 				DMA_BIDIRECTIONAL);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	buf->mapped = false;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_unmap_desc_buf);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /*
424*4882a593Smuzhiyun  * Cleanup all pending descriptors of a list
425*4882a593Smuzhiyun  * First, stop the current list being processed.
426*4882a593Smuzhiyun  * If the VPDMA was busy, this step makes vpdma to accept post lists.
427*4882a593Smuzhiyun  * To cleanup the internal FSM, post abort list descriptor for all the
428*4882a593Smuzhiyun  * channels from @channels array of size @size.
429*4882a593Smuzhiyun  */
vpdma_list_cleanup(struct vpdma_data * vpdma,int list_num,int * channels,int size)430*4882a593Smuzhiyun int vpdma_list_cleanup(struct vpdma_data *vpdma, int list_num,
431*4882a593Smuzhiyun 		int *channels, int size)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	struct vpdma_desc_list abort_list;
434*4882a593Smuzhiyun 	int i, ret, timeout = 500;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	write_reg(vpdma, VPDMA_LIST_ATTR,
437*4882a593Smuzhiyun 			(list_num << VPDMA_LIST_NUM_SHFT) |
438*4882a593Smuzhiyun 			(1 << VPDMA_LIST_STOP_SHFT));
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	if (size <= 0 || !channels)
441*4882a593Smuzhiyun 		return 0;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	ret = vpdma_create_desc_list(&abort_list,
444*4882a593Smuzhiyun 		size * sizeof(struct vpdma_dtd), VPDMA_LIST_TYPE_NORMAL);
445*4882a593Smuzhiyun 	if (ret)
446*4882a593Smuzhiyun 		return ret;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	for (i = 0; i < size; i++)
449*4882a593Smuzhiyun 		vpdma_add_abort_channel_ctd(&abort_list, channels[i]);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	ret = vpdma_map_desc_buf(vpdma, &abort_list.buf);
452*4882a593Smuzhiyun 	if (ret)
453*4882a593Smuzhiyun 		goto free_desc;
454*4882a593Smuzhiyun 	ret = vpdma_submit_descs(vpdma, &abort_list, list_num);
455*4882a593Smuzhiyun 	if (ret)
456*4882a593Smuzhiyun 		goto unmap_desc;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	while (vpdma_list_busy(vpdma, list_num) && --timeout)
459*4882a593Smuzhiyun 		;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (timeout == 0) {
462*4882a593Smuzhiyun 		dev_err(&vpdma->pdev->dev, "Timed out cleaning up VPDMA list\n");
463*4882a593Smuzhiyun 		ret = -EBUSY;
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun unmap_desc:
467*4882a593Smuzhiyun 	vpdma_unmap_desc_buf(vpdma, &abort_list.buf);
468*4882a593Smuzhiyun free_desc:
469*4882a593Smuzhiyun 	vpdma_free_desc_buf(&abort_list.buf);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return ret;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_list_cleanup);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun /*
476*4882a593Smuzhiyun  * create a descriptor list, the user of this list will append configuration,
477*4882a593Smuzhiyun  * control and data descriptors to this list, this list will be submitted to
478*4882a593Smuzhiyun  * VPDMA. VPDMA's list parser will go through each descriptor and perform the
479*4882a593Smuzhiyun  * required DMA operations
480*4882a593Smuzhiyun  */
vpdma_create_desc_list(struct vpdma_desc_list * list,size_t size,int type)481*4882a593Smuzhiyun int vpdma_create_desc_list(struct vpdma_desc_list *list, size_t size, int type)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	int r;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	r = vpdma_alloc_desc_buf(&list->buf, size);
486*4882a593Smuzhiyun 	if (r)
487*4882a593Smuzhiyun 		return r;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	list->next = list->buf.addr;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	list->type = type;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_create_desc_list);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun  * once a descriptor list is parsed by VPDMA, we reset the list by emptying it,
499*4882a593Smuzhiyun  * to allow new descriptors to be added to the list.
500*4882a593Smuzhiyun  */
vpdma_reset_desc_list(struct vpdma_desc_list * list)501*4882a593Smuzhiyun void vpdma_reset_desc_list(struct vpdma_desc_list *list)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	list->next = list->buf.addr;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_reset_desc_list);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun /*
508*4882a593Smuzhiyun  * free the buffer allocated for the VPDMA descriptor list, this should be
509*4882a593Smuzhiyun  * called when the user doesn't want to use VPDMA any more.
510*4882a593Smuzhiyun  */
vpdma_free_desc_list(struct vpdma_desc_list * list)511*4882a593Smuzhiyun void vpdma_free_desc_list(struct vpdma_desc_list *list)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	vpdma_free_desc_buf(&list->buf);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	list->next = NULL;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_free_desc_list);
518*4882a593Smuzhiyun 
vpdma_list_busy(struct vpdma_data * vpdma,int list_num)519*4882a593Smuzhiyun bool vpdma_list_busy(struct vpdma_data *vpdma, int list_num)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	return read_reg(vpdma, VPDMA_LIST_STAT_SYNC) & BIT(list_num + 16);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_list_busy);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun /*
526*4882a593Smuzhiyun  * submit a list of DMA descriptors to the VPE VPDMA, do not wait for completion
527*4882a593Smuzhiyun  */
vpdma_submit_descs(struct vpdma_data * vpdma,struct vpdma_desc_list * list,int list_num)528*4882a593Smuzhiyun int vpdma_submit_descs(struct vpdma_data *vpdma,
529*4882a593Smuzhiyun 			struct vpdma_desc_list *list, int list_num)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	int list_size;
532*4882a593Smuzhiyun 	unsigned long flags;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	if (vpdma_list_busy(vpdma, list_num))
535*4882a593Smuzhiyun 		return -EBUSY;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	/* 16-byte granularity */
538*4882a593Smuzhiyun 	list_size = (list->next - list->buf.addr) >> 4;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	spin_lock_irqsave(&vpdma->lock, flags);
541*4882a593Smuzhiyun 	write_reg(vpdma, VPDMA_LIST_ADDR, (u32) list->buf.dma_addr);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	write_reg(vpdma, VPDMA_LIST_ATTR,
544*4882a593Smuzhiyun 			(list_num << VPDMA_LIST_NUM_SHFT) |
545*4882a593Smuzhiyun 			(list->type << VPDMA_LIST_TYPE_SHFT) |
546*4882a593Smuzhiyun 			list_size);
547*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vpdma->lock, flags);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_submit_descs);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun static void dump_dtd(struct vpdma_dtd *dtd);
554*4882a593Smuzhiyun 
vpdma_update_dma_addr(struct vpdma_data * vpdma,struct vpdma_desc_list * list,dma_addr_t dma_addr,void * write_dtd,int drop,int idx)555*4882a593Smuzhiyun void vpdma_update_dma_addr(struct vpdma_data *vpdma,
556*4882a593Smuzhiyun 	struct vpdma_desc_list *list, dma_addr_t dma_addr,
557*4882a593Smuzhiyun 	void *write_dtd, int drop, int idx)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	struct vpdma_dtd *dtd = list->buf.addr;
560*4882a593Smuzhiyun 	dma_addr_t write_desc_addr;
561*4882a593Smuzhiyun 	int offset;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	dtd += idx;
564*4882a593Smuzhiyun 	vpdma_unmap_desc_buf(vpdma, &list->buf);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	dtd->start_addr = dma_addr;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	/* Calculate write address from the offset of write_dtd from start
569*4882a593Smuzhiyun 	 * of the list->buf
570*4882a593Smuzhiyun 	 */
571*4882a593Smuzhiyun 	offset = (void *)write_dtd - list->buf.addr;
572*4882a593Smuzhiyun 	write_desc_addr = list->buf.dma_addr + offset;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (drop)
575*4882a593Smuzhiyun 		dtd->desc_write_addr = dtd_desc_write_addr(write_desc_addr,
576*4882a593Smuzhiyun 							   1, 1, 0);
577*4882a593Smuzhiyun 	else
578*4882a593Smuzhiyun 		dtd->desc_write_addr = dtd_desc_write_addr(write_desc_addr,
579*4882a593Smuzhiyun 							   1, 0, 0);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	vpdma_map_desc_buf(vpdma, &list->buf);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	dump_dtd(dtd);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_update_dma_addr);
586*4882a593Smuzhiyun 
vpdma_set_max_size(struct vpdma_data * vpdma,int reg_addr,u32 width,u32 height)587*4882a593Smuzhiyun void vpdma_set_max_size(struct vpdma_data *vpdma, int reg_addr,
588*4882a593Smuzhiyun 			u32 width, u32 height)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	if (reg_addr != VPDMA_MAX_SIZE1 && reg_addr != VPDMA_MAX_SIZE2 &&
591*4882a593Smuzhiyun 	    reg_addr != VPDMA_MAX_SIZE3)
592*4882a593Smuzhiyun 		reg_addr = VPDMA_MAX_SIZE1;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	write_field_reg(vpdma, reg_addr, width - 1,
595*4882a593Smuzhiyun 			VPDMA_MAX_SIZE_WIDTH_MASK, VPDMA_MAX_SIZE_WIDTH_SHFT);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	write_field_reg(vpdma, reg_addr, height - 1,
598*4882a593Smuzhiyun 			VPDMA_MAX_SIZE_HEIGHT_MASK, VPDMA_MAX_SIZE_HEIGHT_SHFT);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_set_max_size);
602*4882a593Smuzhiyun 
dump_cfd(struct vpdma_cfd * cfd)603*4882a593Smuzhiyun static void dump_cfd(struct vpdma_cfd *cfd)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	int class;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	class = cfd_get_class(cfd);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	pr_debug("config descriptor of payload class: %s\n",
610*4882a593Smuzhiyun 		class == CFD_CLS_BLOCK ? "simple block" :
611*4882a593Smuzhiyun 		"address data block");
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	if (class == CFD_CLS_BLOCK)
614*4882a593Smuzhiyun 		pr_debug("word0: dst_addr_offset = 0x%08x\n",
615*4882a593Smuzhiyun 			cfd->dest_addr_offset);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	if (class == CFD_CLS_BLOCK)
618*4882a593Smuzhiyun 		pr_debug("word1: num_data_wrds = %d\n", cfd->block_len);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	pr_debug("word2: payload_addr = 0x%08x\n", cfd->payload_addr);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	pr_debug("word3: pkt_type = %d, direct = %d, class = %d, dest = %d, payload_len = %d\n",
623*4882a593Smuzhiyun 		 cfd_get_pkt_type(cfd),
624*4882a593Smuzhiyun 		 cfd_get_direct(cfd), class, cfd_get_dest(cfd),
625*4882a593Smuzhiyun 		 cfd_get_payload_len(cfd));
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun /*
629*4882a593Smuzhiyun  * append a configuration descriptor to the given descriptor list, where the
630*4882a593Smuzhiyun  * payload is in the form of a simple data block specified in the descriptor
631*4882a593Smuzhiyun  * header, this is used to upload scaler coefficients to the scaler module
632*4882a593Smuzhiyun  */
vpdma_add_cfd_block(struct vpdma_desc_list * list,int client,struct vpdma_buf * blk,u32 dest_offset)633*4882a593Smuzhiyun void vpdma_add_cfd_block(struct vpdma_desc_list *list, int client,
634*4882a593Smuzhiyun 		struct vpdma_buf *blk, u32 dest_offset)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	struct vpdma_cfd *cfd;
637*4882a593Smuzhiyun 	int len = blk->size;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	WARN_ON(blk->dma_addr & VPDMA_DESC_ALIGN);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	cfd = list->next;
642*4882a593Smuzhiyun 	WARN_ON((void *)(cfd + 1) > (list->buf.addr + list->buf.size));
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	cfd->dest_addr_offset = dest_offset;
645*4882a593Smuzhiyun 	cfd->block_len = len;
646*4882a593Smuzhiyun 	cfd->payload_addr = (u32) blk->dma_addr;
647*4882a593Smuzhiyun 	cfd->ctl_payload_len = cfd_pkt_payload_len(CFD_INDIRECT, CFD_CLS_BLOCK,
648*4882a593Smuzhiyun 				client, len >> 4);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	list->next = cfd + 1;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	dump_cfd(cfd);
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_add_cfd_block);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun /*
657*4882a593Smuzhiyun  * append a configuration descriptor to the given descriptor list, where the
658*4882a593Smuzhiyun  * payload is in the address data block format, this is used to a configure a
659*4882a593Smuzhiyun  * discontiguous set of MMRs
660*4882a593Smuzhiyun  */
vpdma_add_cfd_adb(struct vpdma_desc_list * list,int client,struct vpdma_buf * adb)661*4882a593Smuzhiyun void vpdma_add_cfd_adb(struct vpdma_desc_list *list, int client,
662*4882a593Smuzhiyun 		struct vpdma_buf *adb)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	struct vpdma_cfd *cfd;
665*4882a593Smuzhiyun 	unsigned int len = adb->size;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	WARN_ON(len & VPDMA_ADB_SIZE_ALIGN);
668*4882a593Smuzhiyun 	WARN_ON(adb->dma_addr & VPDMA_DESC_ALIGN);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	cfd = list->next;
671*4882a593Smuzhiyun 	BUG_ON((void *)(cfd + 1) > (list->buf.addr + list->buf.size));
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	cfd->w0 = 0;
674*4882a593Smuzhiyun 	cfd->w1 = 0;
675*4882a593Smuzhiyun 	cfd->payload_addr = (u32) adb->dma_addr;
676*4882a593Smuzhiyun 	cfd->ctl_payload_len = cfd_pkt_payload_len(CFD_INDIRECT, CFD_CLS_ADB,
677*4882a593Smuzhiyun 				client, len >> 4);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	list->next = cfd + 1;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	dump_cfd(cfd);
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_add_cfd_adb);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun /*
686*4882a593Smuzhiyun  * control descriptor format change based on what type of control descriptor it
687*4882a593Smuzhiyun  * is, we only use 'sync on channel' control descriptors for now, so assume it's
688*4882a593Smuzhiyun  * that
689*4882a593Smuzhiyun  */
dump_ctd(struct vpdma_ctd * ctd)690*4882a593Smuzhiyun static void dump_ctd(struct vpdma_ctd *ctd)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	pr_debug("control descriptor\n");
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	pr_debug("word3: pkt_type = %d, source = %d, ctl_type = %d\n",
695*4882a593Smuzhiyun 		ctd_get_pkt_type(ctd), ctd_get_source(ctd), ctd_get_ctl(ctd));
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun /*
699*4882a593Smuzhiyun  * append a 'sync on channel' type control descriptor to the given descriptor
700*4882a593Smuzhiyun  * list, this descriptor stalls the VPDMA list till the time DMA is completed
701*4882a593Smuzhiyun  * on the specified channel
702*4882a593Smuzhiyun  */
vpdma_add_sync_on_channel_ctd(struct vpdma_desc_list * list,enum vpdma_channel chan)703*4882a593Smuzhiyun void vpdma_add_sync_on_channel_ctd(struct vpdma_desc_list *list,
704*4882a593Smuzhiyun 		enum vpdma_channel chan)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun 	struct vpdma_ctd *ctd;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	ctd = list->next;
709*4882a593Smuzhiyun 	WARN_ON((void *)(ctd + 1) > (list->buf.addr + list->buf.size));
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	ctd->w0 = 0;
712*4882a593Smuzhiyun 	ctd->w1 = 0;
713*4882a593Smuzhiyun 	ctd->w2 = 0;
714*4882a593Smuzhiyun 	ctd->type_source_ctl = ctd_type_source_ctl(chan_info[chan].num,
715*4882a593Smuzhiyun 				CTD_TYPE_SYNC_ON_CHANNEL);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	list->next = ctd + 1;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	dump_ctd(ctd);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_add_sync_on_channel_ctd);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun /*
724*4882a593Smuzhiyun  * append an 'abort_channel' type control descriptor to the given descriptor
725*4882a593Smuzhiyun  * list, this descriptor aborts any DMA transaction happening using the
726*4882a593Smuzhiyun  * specified channel
727*4882a593Smuzhiyun  */
vpdma_add_abort_channel_ctd(struct vpdma_desc_list * list,int chan_num)728*4882a593Smuzhiyun void vpdma_add_abort_channel_ctd(struct vpdma_desc_list *list,
729*4882a593Smuzhiyun 		int chan_num)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	struct vpdma_ctd *ctd;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	ctd = list->next;
734*4882a593Smuzhiyun 	WARN_ON((void *)(ctd + 1) > (list->buf.addr + list->buf.size));
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	ctd->w0 = 0;
737*4882a593Smuzhiyun 	ctd->w1 = 0;
738*4882a593Smuzhiyun 	ctd->w2 = 0;
739*4882a593Smuzhiyun 	ctd->type_source_ctl = ctd_type_source_ctl(chan_num,
740*4882a593Smuzhiyun 				CTD_TYPE_ABORT_CHANNEL);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	list->next = ctd + 1;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	dump_ctd(ctd);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_add_abort_channel_ctd);
747*4882a593Smuzhiyun 
dump_dtd(struct vpdma_dtd * dtd)748*4882a593Smuzhiyun static void dump_dtd(struct vpdma_dtd *dtd)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	int dir, chan;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	dir = dtd_get_dir(dtd);
753*4882a593Smuzhiyun 	chan = dtd_get_chan(dtd);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	pr_debug("%s data transfer descriptor for channel %d\n",
756*4882a593Smuzhiyun 		dir == DTD_DIR_OUT ? "outbound" : "inbound", chan);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	pr_debug("word0: data_type = %d, notify = %d, field = %d, 1D = %d, even_ln_skp = %d, odd_ln_skp = %d, line_stride = %d\n",
759*4882a593Smuzhiyun 		dtd_get_data_type(dtd), dtd_get_notify(dtd), dtd_get_field(dtd),
760*4882a593Smuzhiyun 		dtd_get_1d(dtd), dtd_get_even_line_skip(dtd),
761*4882a593Smuzhiyun 		dtd_get_odd_line_skip(dtd), dtd_get_line_stride(dtd));
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	if (dir == DTD_DIR_IN)
764*4882a593Smuzhiyun 		pr_debug("word1: line_length = %d, xfer_height = %d\n",
765*4882a593Smuzhiyun 			dtd_get_line_length(dtd), dtd_get_xfer_height(dtd));
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	pr_debug("word2: start_addr = %x\n", dtd->start_addr);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	pr_debug("word3: pkt_type = %d, mode = %d, dir = %d, chan = %d, pri = %d, next_chan = %d\n",
770*4882a593Smuzhiyun 		 dtd_get_pkt_type(dtd),
771*4882a593Smuzhiyun 		 dtd_get_mode(dtd), dir, chan, dtd_get_priority(dtd),
772*4882a593Smuzhiyun 		 dtd_get_next_chan(dtd));
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	if (dir == DTD_DIR_IN)
775*4882a593Smuzhiyun 		pr_debug("word4: frame_width = %d, frame_height = %d\n",
776*4882a593Smuzhiyun 			dtd_get_frame_width(dtd), dtd_get_frame_height(dtd));
777*4882a593Smuzhiyun 	else
778*4882a593Smuzhiyun 		pr_debug("word4: desc_write_addr = 0x%08x, write_desc = %d, drp_data = %d, use_desc_reg = %d\n",
779*4882a593Smuzhiyun 			dtd_get_desc_write_addr(dtd), dtd_get_write_desc(dtd),
780*4882a593Smuzhiyun 			dtd_get_drop_data(dtd), dtd_get_use_desc(dtd));
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	if (dir == DTD_DIR_IN)
783*4882a593Smuzhiyun 		pr_debug("word5: hor_start = %d, ver_start = %d\n",
784*4882a593Smuzhiyun 			dtd_get_h_start(dtd), dtd_get_v_start(dtd));
785*4882a593Smuzhiyun 	else
786*4882a593Smuzhiyun 		pr_debug("word5: max_width %d, max_height %d\n",
787*4882a593Smuzhiyun 			dtd_get_max_width(dtd), dtd_get_max_height(dtd));
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	pr_debug("word6: client specific attr0 = 0x%08x\n", dtd->client_attr0);
790*4882a593Smuzhiyun 	pr_debug("word7: client specific attr1 = 0x%08x\n", dtd->client_attr1);
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun /*
794*4882a593Smuzhiyun  * append an outbound data transfer descriptor to the given descriptor list,
795*4882a593Smuzhiyun  * this sets up a 'client to memory' VPDMA transfer for the given VPDMA channel
796*4882a593Smuzhiyun  *
797*4882a593Smuzhiyun  * @list: vpdma desc list to which we add this descriptor
798*4882a593Smuzhiyun  * @width: width of the image in pixels in memory
799*4882a593Smuzhiyun  * @c_rect: compose params of output image
800*4882a593Smuzhiyun  * @fmt: vpdma data format of the buffer
801*4882a593Smuzhiyun  * dma_addr: dma address as seen by VPDMA
802*4882a593Smuzhiyun  * max_width: enum for maximum width of data transfer
803*4882a593Smuzhiyun  * max_height: enum for maximum height of data transfer
804*4882a593Smuzhiyun  * chan: VPDMA channel
805*4882a593Smuzhiyun  * flags: VPDMA flags to configure some descriptor fields
806*4882a593Smuzhiyun  */
vpdma_add_out_dtd(struct vpdma_desc_list * list,int width,int stride,const struct v4l2_rect * c_rect,const struct vpdma_data_format * fmt,dma_addr_t dma_addr,int max_w,int max_h,enum vpdma_channel chan,u32 flags)807*4882a593Smuzhiyun void vpdma_add_out_dtd(struct vpdma_desc_list *list, int width,
808*4882a593Smuzhiyun 		int stride, const struct v4l2_rect *c_rect,
809*4882a593Smuzhiyun 		const struct vpdma_data_format *fmt, dma_addr_t dma_addr,
810*4882a593Smuzhiyun 		int max_w, int max_h, enum vpdma_channel chan, u32 flags)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun 	vpdma_rawchan_add_out_dtd(list, width, stride, c_rect, fmt, dma_addr,
813*4882a593Smuzhiyun 				  max_w, max_h, chan_info[chan].num, flags);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_add_out_dtd);
816*4882a593Smuzhiyun 
vpdma_rawchan_add_out_dtd(struct vpdma_desc_list * list,int width,int stride,const struct v4l2_rect * c_rect,const struct vpdma_data_format * fmt,dma_addr_t dma_addr,int max_w,int max_h,int raw_vpdma_chan,u32 flags)817*4882a593Smuzhiyun void vpdma_rawchan_add_out_dtd(struct vpdma_desc_list *list, int width,
818*4882a593Smuzhiyun 		int stride, const struct v4l2_rect *c_rect,
819*4882a593Smuzhiyun 		const struct vpdma_data_format *fmt, dma_addr_t dma_addr,
820*4882a593Smuzhiyun 		int max_w, int max_h, int raw_vpdma_chan, u32 flags)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun 	int priority = 0;
823*4882a593Smuzhiyun 	int field = 0;
824*4882a593Smuzhiyun 	int notify = 1;
825*4882a593Smuzhiyun 	int channel, next_chan;
826*4882a593Smuzhiyun 	struct v4l2_rect rect = *c_rect;
827*4882a593Smuzhiyun 	int depth = fmt->depth;
828*4882a593Smuzhiyun 	struct vpdma_dtd *dtd;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	channel = next_chan = raw_vpdma_chan;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	if (fmt->type == VPDMA_DATA_FMT_TYPE_YUV &&
833*4882a593Smuzhiyun 	    (fmt->data_type == DATA_TYPE_C420 ||
834*4882a593Smuzhiyun 	     fmt->data_type == DATA_TYPE_CB420)) {
835*4882a593Smuzhiyun 		rect.height >>= 1;
836*4882a593Smuzhiyun 		rect.top >>= 1;
837*4882a593Smuzhiyun 		depth = 8;
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	dma_addr += rect.top * stride + (rect.left * depth >> 3);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	dtd = list->next;
843*4882a593Smuzhiyun 	WARN_ON((void *)(dtd + 1) > (list->buf.addr + list->buf.size));
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	dtd->type_ctl_stride = dtd_type_ctl_stride(fmt->data_type,
846*4882a593Smuzhiyun 					notify,
847*4882a593Smuzhiyun 					field,
848*4882a593Smuzhiyun 					!!(flags & VPDMA_DATA_FRAME_1D),
849*4882a593Smuzhiyun 					!!(flags & VPDMA_DATA_EVEN_LINE_SKIP),
850*4882a593Smuzhiyun 					!!(flags & VPDMA_DATA_ODD_LINE_SKIP),
851*4882a593Smuzhiyun 					stride);
852*4882a593Smuzhiyun 	dtd->w1 = 0;
853*4882a593Smuzhiyun 	dtd->start_addr = (u32) dma_addr;
854*4882a593Smuzhiyun 	dtd->pkt_ctl = dtd_pkt_ctl(!!(flags & VPDMA_DATA_MODE_TILED),
855*4882a593Smuzhiyun 				DTD_DIR_OUT, channel, priority, next_chan);
856*4882a593Smuzhiyun 	dtd->desc_write_addr = dtd_desc_write_addr(0, 0, 0, 0);
857*4882a593Smuzhiyun 	dtd->max_width_height = dtd_max_width_height(max_w, max_h);
858*4882a593Smuzhiyun 	dtd->client_attr0 = 0;
859*4882a593Smuzhiyun 	dtd->client_attr1 = 0;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	list->next = dtd + 1;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	dump_dtd(dtd);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_rawchan_add_out_dtd);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun /*
868*4882a593Smuzhiyun  * append an inbound data transfer descriptor to the given descriptor list,
869*4882a593Smuzhiyun  * this sets up a 'memory to client' VPDMA transfer for the given VPDMA channel
870*4882a593Smuzhiyun  *
871*4882a593Smuzhiyun  * @list: vpdma desc list to which we add this descriptor
872*4882a593Smuzhiyun  * @width: width of the image in pixels in memory(not the cropped width)
873*4882a593Smuzhiyun  * @c_rect: crop params of input image
874*4882a593Smuzhiyun  * @fmt: vpdma data format of the buffer
875*4882a593Smuzhiyun  * dma_addr: dma address as seen by VPDMA
876*4882a593Smuzhiyun  * chan: VPDMA channel
877*4882a593Smuzhiyun  * field: top or bottom field info of the input image
878*4882a593Smuzhiyun  * flags: VPDMA flags to configure some descriptor fields
879*4882a593Smuzhiyun  * frame_width/height: the complete width/height of the image presented to the
880*4882a593Smuzhiyun  *			client (this makes sense when multiple channels are
881*4882a593Smuzhiyun  *			connected to the same client, forming a larger frame)
882*4882a593Smuzhiyun  * start_h, start_v: position where the given channel starts providing pixel
883*4882a593Smuzhiyun  *			data to the client (makes sense when multiple channels
884*4882a593Smuzhiyun  *			contribute to the client)
885*4882a593Smuzhiyun  */
vpdma_add_in_dtd(struct vpdma_desc_list * list,int width,int stride,const struct v4l2_rect * c_rect,const struct vpdma_data_format * fmt,dma_addr_t dma_addr,enum vpdma_channel chan,int field,u32 flags,int frame_width,int frame_height,int start_h,int start_v)886*4882a593Smuzhiyun void vpdma_add_in_dtd(struct vpdma_desc_list *list, int width,
887*4882a593Smuzhiyun 		int stride, const struct v4l2_rect *c_rect,
888*4882a593Smuzhiyun 		const struct vpdma_data_format *fmt, dma_addr_t dma_addr,
889*4882a593Smuzhiyun 		enum vpdma_channel chan, int field, u32 flags, int frame_width,
890*4882a593Smuzhiyun 		int frame_height, int start_h, int start_v)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	int priority = 0;
893*4882a593Smuzhiyun 	int notify = 1;
894*4882a593Smuzhiyun 	int depth = fmt->depth;
895*4882a593Smuzhiyun 	int channel, next_chan;
896*4882a593Smuzhiyun 	struct v4l2_rect rect = *c_rect;
897*4882a593Smuzhiyun 	struct vpdma_dtd *dtd;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	channel = next_chan = chan_info[chan].num;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	if (fmt->type == VPDMA_DATA_FMT_TYPE_YUV &&
902*4882a593Smuzhiyun 	    (fmt->data_type == DATA_TYPE_C420 ||
903*4882a593Smuzhiyun 	     fmt->data_type == DATA_TYPE_CB420)) {
904*4882a593Smuzhiyun 		rect.height >>= 1;
905*4882a593Smuzhiyun 		rect.top >>= 1;
906*4882a593Smuzhiyun 		depth = 8;
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	dma_addr += rect.top * stride + (rect.left * depth >> 3);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	dtd = list->next;
912*4882a593Smuzhiyun 	WARN_ON((void *)(dtd + 1) > (list->buf.addr + list->buf.size));
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	dtd->type_ctl_stride = dtd_type_ctl_stride(fmt->data_type,
915*4882a593Smuzhiyun 					notify,
916*4882a593Smuzhiyun 					field,
917*4882a593Smuzhiyun 					!!(flags & VPDMA_DATA_FRAME_1D),
918*4882a593Smuzhiyun 					!!(flags & VPDMA_DATA_EVEN_LINE_SKIP),
919*4882a593Smuzhiyun 					!!(flags & VPDMA_DATA_ODD_LINE_SKIP),
920*4882a593Smuzhiyun 					stride);
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	dtd->xfer_length_height = dtd_xfer_length_height(rect.width,
923*4882a593Smuzhiyun 					rect.height);
924*4882a593Smuzhiyun 	dtd->start_addr = (u32) dma_addr;
925*4882a593Smuzhiyun 	dtd->pkt_ctl = dtd_pkt_ctl(!!(flags & VPDMA_DATA_MODE_TILED),
926*4882a593Smuzhiyun 				DTD_DIR_IN, channel, priority, next_chan);
927*4882a593Smuzhiyun 	dtd->frame_width_height = dtd_frame_width_height(frame_width,
928*4882a593Smuzhiyun 					frame_height);
929*4882a593Smuzhiyun 	dtd->start_h_v = dtd_start_h_v(start_h, start_v);
930*4882a593Smuzhiyun 	dtd->client_attr0 = 0;
931*4882a593Smuzhiyun 	dtd->client_attr1 = 0;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	list->next = dtd + 1;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	dump_dtd(dtd);
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_add_in_dtd);
938*4882a593Smuzhiyun 
vpdma_hwlist_alloc(struct vpdma_data * vpdma,void * priv)939*4882a593Smuzhiyun int vpdma_hwlist_alloc(struct vpdma_data *vpdma, void *priv)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun 	int i, list_num = -1;
942*4882a593Smuzhiyun 	unsigned long flags;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	spin_lock_irqsave(&vpdma->lock, flags);
945*4882a593Smuzhiyun 	for (i = 0; i < VPDMA_MAX_NUM_LIST &&
946*4882a593Smuzhiyun 	    vpdma->hwlist_used[i] == true; i++)
947*4882a593Smuzhiyun 		;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	if (i < VPDMA_MAX_NUM_LIST) {
950*4882a593Smuzhiyun 		list_num = i;
951*4882a593Smuzhiyun 		vpdma->hwlist_used[i] = true;
952*4882a593Smuzhiyun 		vpdma->hwlist_priv[i] = priv;
953*4882a593Smuzhiyun 	}
954*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vpdma->lock, flags);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	return list_num;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_hwlist_alloc);
959*4882a593Smuzhiyun 
vpdma_hwlist_get_priv(struct vpdma_data * vpdma,int list_num)960*4882a593Smuzhiyun void *vpdma_hwlist_get_priv(struct vpdma_data *vpdma, int list_num)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	if (!vpdma || list_num >= VPDMA_MAX_NUM_LIST)
963*4882a593Smuzhiyun 		return NULL;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	return vpdma->hwlist_priv[list_num];
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_hwlist_get_priv);
968*4882a593Smuzhiyun 
vpdma_hwlist_release(struct vpdma_data * vpdma,int list_num)969*4882a593Smuzhiyun void *vpdma_hwlist_release(struct vpdma_data *vpdma, int list_num)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun 	void *priv;
972*4882a593Smuzhiyun 	unsigned long flags;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	spin_lock_irqsave(&vpdma->lock, flags);
975*4882a593Smuzhiyun 	vpdma->hwlist_used[list_num] = false;
976*4882a593Smuzhiyun 	priv = vpdma->hwlist_priv;
977*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vpdma->lock, flags);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	return priv;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_hwlist_release);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun /* set or clear the mask for list complete interrupt */
vpdma_enable_list_complete_irq(struct vpdma_data * vpdma,int irq_num,int list_num,bool enable)984*4882a593Smuzhiyun void vpdma_enable_list_complete_irq(struct vpdma_data *vpdma, int irq_num,
985*4882a593Smuzhiyun 		int list_num, bool enable)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	u32 reg_addr = VPDMA_INT_LIST0_MASK + VPDMA_INTX_OFFSET * irq_num;
988*4882a593Smuzhiyun 	u32 val;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	val = read_reg(vpdma, reg_addr);
991*4882a593Smuzhiyun 	if (enable)
992*4882a593Smuzhiyun 		val |= (1 << (list_num * 2));
993*4882a593Smuzhiyun 	else
994*4882a593Smuzhiyun 		val &= ~(1 << (list_num * 2));
995*4882a593Smuzhiyun 	write_reg(vpdma, reg_addr, val);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_enable_list_complete_irq);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun /* get the LIST_STAT register */
vpdma_get_list_stat(struct vpdma_data * vpdma,int irq_num)1000*4882a593Smuzhiyun unsigned int vpdma_get_list_stat(struct vpdma_data *vpdma, int irq_num)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	u32 reg_addr = VPDMA_INT_LIST0_STAT + VPDMA_INTX_OFFSET * irq_num;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	return read_reg(vpdma, reg_addr);
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_get_list_stat);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun /* get the LIST_MASK register */
vpdma_get_list_mask(struct vpdma_data * vpdma,int irq_num)1009*4882a593Smuzhiyun unsigned int vpdma_get_list_mask(struct vpdma_data *vpdma, int irq_num)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun 	u32 reg_addr = VPDMA_INT_LIST0_MASK + VPDMA_INTX_OFFSET * irq_num;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	return read_reg(vpdma, reg_addr);
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_get_list_mask);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun /* clear previously occurred list interrupts in the LIST_STAT register */
vpdma_clear_list_stat(struct vpdma_data * vpdma,int irq_num,int list_num)1018*4882a593Smuzhiyun void vpdma_clear_list_stat(struct vpdma_data *vpdma, int irq_num,
1019*4882a593Smuzhiyun 			   int list_num)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun 	u32 reg_addr = VPDMA_INT_LIST0_STAT + VPDMA_INTX_OFFSET * irq_num;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	write_reg(vpdma, reg_addr, 3 << (list_num * 2));
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_clear_list_stat);
1026*4882a593Smuzhiyun 
vpdma_set_bg_color(struct vpdma_data * vpdma,struct vpdma_data_format * fmt,u32 color)1027*4882a593Smuzhiyun void vpdma_set_bg_color(struct vpdma_data *vpdma,
1028*4882a593Smuzhiyun 		struct vpdma_data_format *fmt, u32 color)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun 	if (fmt->type == VPDMA_DATA_FMT_TYPE_RGB)
1031*4882a593Smuzhiyun 		write_reg(vpdma, VPDMA_BG_RGB, color);
1032*4882a593Smuzhiyun 	else if (fmt->type == VPDMA_DATA_FMT_TYPE_YUV)
1033*4882a593Smuzhiyun 		write_reg(vpdma, VPDMA_BG_YUV, color);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_set_bg_color);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun /*
1038*4882a593Smuzhiyun  * configures the output mode of the line buffer for the given client, the
1039*4882a593Smuzhiyun  * line buffer content can either be mirrored(each line repeated twice) or
1040*4882a593Smuzhiyun  * passed to the client as is
1041*4882a593Smuzhiyun  */
vpdma_set_line_mode(struct vpdma_data * vpdma,int line_mode,enum vpdma_channel chan)1042*4882a593Smuzhiyun void vpdma_set_line_mode(struct vpdma_data *vpdma, int line_mode,
1043*4882a593Smuzhiyun 		enum vpdma_channel chan)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	int client_cstat = chan_info[chan].cstat_offset;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	write_field_reg(vpdma, client_cstat, line_mode,
1048*4882a593Smuzhiyun 		VPDMA_CSTAT_LINE_MODE_MASK, VPDMA_CSTAT_LINE_MODE_SHIFT);
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_set_line_mode);
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun /*
1053*4882a593Smuzhiyun  * configures the event which should trigger VPDMA transfer for the given
1054*4882a593Smuzhiyun  * client
1055*4882a593Smuzhiyun  */
vpdma_set_frame_start_event(struct vpdma_data * vpdma,enum vpdma_frame_start_event fs_event,enum vpdma_channel chan)1056*4882a593Smuzhiyun void vpdma_set_frame_start_event(struct vpdma_data *vpdma,
1057*4882a593Smuzhiyun 		enum vpdma_frame_start_event fs_event,
1058*4882a593Smuzhiyun 		enum vpdma_channel chan)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun 	int client_cstat = chan_info[chan].cstat_offset;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	write_field_reg(vpdma, client_cstat, fs_event,
1063*4882a593Smuzhiyun 		VPDMA_CSTAT_FRAME_START_MASK, VPDMA_CSTAT_FRAME_START_SHIFT);
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_set_frame_start_event);
1066*4882a593Smuzhiyun 
vpdma_firmware_cb(const struct firmware * f,void * context)1067*4882a593Smuzhiyun static void vpdma_firmware_cb(const struct firmware *f, void *context)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun 	struct vpdma_data *vpdma = context;
1070*4882a593Smuzhiyun 	struct vpdma_buf fw_dma_buf;
1071*4882a593Smuzhiyun 	int i, r;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	dev_dbg(&vpdma->pdev->dev, "firmware callback\n");
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	if (!f || !f->data) {
1076*4882a593Smuzhiyun 		dev_err(&vpdma->pdev->dev, "couldn't get firmware\n");
1077*4882a593Smuzhiyun 		return;
1078*4882a593Smuzhiyun 	}
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	/* already initialized */
1081*4882a593Smuzhiyun 	if (read_field_reg(vpdma, VPDMA_LIST_ATTR, VPDMA_LIST_RDY_MASK,
1082*4882a593Smuzhiyun 			VPDMA_LIST_RDY_SHFT)) {
1083*4882a593Smuzhiyun 		vpdma->cb(vpdma->pdev);
1084*4882a593Smuzhiyun 		return;
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	r = vpdma_alloc_desc_buf(&fw_dma_buf, f->size);
1088*4882a593Smuzhiyun 	if (r) {
1089*4882a593Smuzhiyun 		dev_err(&vpdma->pdev->dev,
1090*4882a593Smuzhiyun 			"failed to allocate dma buffer for firmware\n");
1091*4882a593Smuzhiyun 		goto rel_fw;
1092*4882a593Smuzhiyun 	}
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	memcpy(fw_dma_buf.addr, f->data, f->size);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	vpdma_map_desc_buf(vpdma, &fw_dma_buf);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	write_reg(vpdma, VPDMA_LIST_ADDR, (u32) fw_dma_buf.dma_addr);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	for (i = 0; i < 100; i++) {		/* max 1 second */
1101*4882a593Smuzhiyun 		msleep_interruptible(10);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 		if (read_field_reg(vpdma, VPDMA_LIST_ATTR, VPDMA_LIST_RDY_MASK,
1104*4882a593Smuzhiyun 				VPDMA_LIST_RDY_SHFT))
1105*4882a593Smuzhiyun 			break;
1106*4882a593Smuzhiyun 	}
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	if (i == 100) {
1109*4882a593Smuzhiyun 		dev_err(&vpdma->pdev->dev, "firmware upload failed\n");
1110*4882a593Smuzhiyun 		goto free_buf;
1111*4882a593Smuzhiyun 	}
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	vpdma->cb(vpdma->pdev);
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun free_buf:
1116*4882a593Smuzhiyun 	vpdma_unmap_desc_buf(vpdma, &fw_dma_buf);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	vpdma_free_desc_buf(&fw_dma_buf);
1119*4882a593Smuzhiyun rel_fw:
1120*4882a593Smuzhiyun 	release_firmware(f);
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun 
vpdma_load_firmware(struct vpdma_data * vpdma)1123*4882a593Smuzhiyun static int vpdma_load_firmware(struct vpdma_data *vpdma)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	int r;
1126*4882a593Smuzhiyun 	struct device *dev = &vpdma->pdev->dev;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	r = request_firmware_nowait(THIS_MODULE, 1,
1129*4882a593Smuzhiyun 		(const char *) VPDMA_FIRMWARE, dev, GFP_KERNEL, vpdma,
1130*4882a593Smuzhiyun 		vpdma_firmware_cb);
1131*4882a593Smuzhiyun 	if (r) {
1132*4882a593Smuzhiyun 		dev_err(dev, "firmware not available %s\n", VPDMA_FIRMWARE);
1133*4882a593Smuzhiyun 		return r;
1134*4882a593Smuzhiyun 	} else {
1135*4882a593Smuzhiyun 		dev_info(dev, "loading firmware %s\n", VPDMA_FIRMWARE);
1136*4882a593Smuzhiyun 	}
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	return 0;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun 
vpdma_create(struct platform_device * pdev,struct vpdma_data * vpdma,void (* cb)(struct platform_device * pdev))1141*4882a593Smuzhiyun int vpdma_create(struct platform_device *pdev, struct vpdma_data *vpdma,
1142*4882a593Smuzhiyun 		void (*cb)(struct platform_device *pdev))
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun 	struct resource *res;
1145*4882a593Smuzhiyun 	int r;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "vpdma_create\n");
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	vpdma->pdev = pdev;
1150*4882a593Smuzhiyun 	vpdma->cb = cb;
1151*4882a593Smuzhiyun 	spin_lock_init(&vpdma->lock);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "vpdma");
1154*4882a593Smuzhiyun 	if (res == NULL) {
1155*4882a593Smuzhiyun 		dev_err(&pdev->dev, "missing platform resources data\n");
1156*4882a593Smuzhiyun 		return -ENODEV;
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	vpdma->base = devm_ioremap(&pdev->dev, res->start, resource_size(res));
1160*4882a593Smuzhiyun 	if (!vpdma->base) {
1161*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to ioremap\n");
1162*4882a593Smuzhiyun 		return -ENOMEM;
1163*4882a593Smuzhiyun 	}
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	r = vpdma_load_firmware(vpdma);
1166*4882a593Smuzhiyun 	if (r) {
1167*4882a593Smuzhiyun 		pr_err("failed to load firmware %s\n", VPDMA_FIRMWARE);
1168*4882a593Smuzhiyun 		return r;
1169*4882a593Smuzhiyun 	}
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	return 0;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun EXPORT_SYMBOL(vpdma_create);
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments Inc.");
1176*4882a593Smuzhiyun MODULE_FIRMWARE(VPDMA_FIRMWARE);
1177*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1178