1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (c) 2013 Texas Instruments Inc. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * David Griego, <dagriego@biglakesoftware.com> 6*4882a593Smuzhiyun * Dale Farnsworth, <dale@farnsworth.org> 7*4882a593Smuzhiyun * Archit Taneja, <archit@ti.com> 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun #ifndef TI_SC_H 10*4882a593Smuzhiyun #define TI_SC_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun /* Scaler regs */ 13*4882a593Smuzhiyun #define CFG_SC0 0x0 14*4882a593Smuzhiyun #define CFG_INTERLACE_O (1 << 0) 15*4882a593Smuzhiyun #define CFG_LINEAR (1 << 1) 16*4882a593Smuzhiyun #define CFG_SC_BYPASS (1 << 2) 17*4882a593Smuzhiyun #define CFG_INVT_FID (1 << 3) 18*4882a593Smuzhiyun #define CFG_USE_RAV (1 << 4) 19*4882a593Smuzhiyun #define CFG_ENABLE_EV (1 << 5) 20*4882a593Smuzhiyun #define CFG_AUTO_HS (1 << 6) 21*4882a593Smuzhiyun #define CFG_DCM_2X (1 << 7) 22*4882a593Smuzhiyun #define CFG_DCM_4X (1 << 8) 23*4882a593Smuzhiyun #define CFG_HP_BYPASS (1 << 9) 24*4882a593Smuzhiyun #define CFG_INTERLACE_I (1 << 10) 25*4882a593Smuzhiyun #define CFG_ENABLE_SIN2_VER_INTP (1 << 11) 26*4882a593Smuzhiyun #define CFG_Y_PK_EN (1 << 14) 27*4882a593Smuzhiyun #define CFG_TRIM (1 << 15) 28*4882a593Smuzhiyun #define CFG_SELFGEN_FID (1 << 16) 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define CFG_SC1 0x4 31*4882a593Smuzhiyun #define CFG_ROW_ACC_INC_MASK 0x07ffffff 32*4882a593Smuzhiyun #define CFG_ROW_ACC_INC_SHIFT 0 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define CFG_SC2 0x08 35*4882a593Smuzhiyun #define CFG_ROW_ACC_OFFSET_MASK 0x0fffffff 36*4882a593Smuzhiyun #define CFG_ROW_ACC_OFFSET_SHIFT 0 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define CFG_SC3 0x0c 39*4882a593Smuzhiyun #define CFG_ROW_ACC_OFFSET_B_MASK 0x0fffffff 40*4882a593Smuzhiyun #define CFG_ROW_ACC_OFFSET_B_SHIFT 0 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define CFG_SC4 0x10 43*4882a593Smuzhiyun #define CFG_TAR_H_MASK 0x07ff 44*4882a593Smuzhiyun #define CFG_TAR_H_SHIFT 0 45*4882a593Smuzhiyun #define CFG_TAR_W_MASK 0x07ff 46*4882a593Smuzhiyun #define CFG_TAR_W_SHIFT 12 47*4882a593Smuzhiyun #define CFG_LIN_ACC_INC_U_MASK 0x07 48*4882a593Smuzhiyun #define CFG_LIN_ACC_INC_U_SHIFT 24 49*4882a593Smuzhiyun #define CFG_NLIN_ACC_INIT_U_MASK 0x07 50*4882a593Smuzhiyun #define CFG_NLIN_ACC_INIT_U_SHIFT 28 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define CFG_SC5 0x14 53*4882a593Smuzhiyun #define CFG_SRC_H_MASK 0x07ff 54*4882a593Smuzhiyun #define CFG_SRC_H_SHIFT 0 55*4882a593Smuzhiyun #define CFG_SRC_W_MASK 0x07ff 56*4882a593Smuzhiyun #define CFG_SRC_W_SHIFT 12 57*4882a593Smuzhiyun #define CFG_NLIN_ACC_INC_U_MASK 0x07 58*4882a593Smuzhiyun #define CFG_NLIN_ACC_INC_U_SHIFT 24 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define CFG_SC6 0x18 61*4882a593Smuzhiyun #define CFG_ROW_ACC_INIT_RAV_MASK 0x03ff 62*4882a593Smuzhiyun #define CFG_ROW_ACC_INIT_RAV_SHIFT 0 63*4882a593Smuzhiyun #define CFG_ROW_ACC_INIT_RAV_B_MASK 0x03ff 64*4882a593Smuzhiyun #define CFG_ROW_ACC_INIT_RAV_B_SHIFT 10 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define CFG_SC8 0x20 67*4882a593Smuzhiyun #define CFG_NLIN_LEFT_MASK 0x07ff 68*4882a593Smuzhiyun #define CFG_NLIN_LEFT_SHIFT 0 69*4882a593Smuzhiyun #define CFG_NLIN_RIGHT_MASK 0x07ff 70*4882a593Smuzhiyun #define CFG_NLIN_RIGHT_SHIFT 12 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun #define CFG_SC9 0x24 73*4882a593Smuzhiyun #define CFG_LIN_ACC_INC CFG_SC9 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define CFG_SC10 0x28 76*4882a593Smuzhiyun #define CFG_NLIN_ACC_INIT CFG_SC10 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define CFG_SC11 0x2c 79*4882a593Smuzhiyun #define CFG_NLIN_ACC_INC CFG_SC11 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #define CFG_SC12 0x30 82*4882a593Smuzhiyun #define CFG_COL_ACC_OFFSET_MASK 0x01ffffff 83*4882a593Smuzhiyun #define CFG_COL_ACC_OFFSET_SHIFT 0 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define CFG_SC13 0x34 86*4882a593Smuzhiyun #define CFG_SC_FACTOR_RAV_MASK 0xff 87*4882a593Smuzhiyun #define CFG_SC_FACTOR_RAV_SHIFT 0 88*4882a593Smuzhiyun #define CFG_CHROMA_INTP_THR_MASK 0x03ff 89*4882a593Smuzhiyun #define CFG_CHROMA_INTP_THR_SHIFT 12 90*4882a593Smuzhiyun #define CFG_DELTA_CHROMA_THR_MASK 0x0f 91*4882a593Smuzhiyun #define CFG_DELTA_CHROMA_THR_SHIFT 24 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define CFG_SC17 0x44 94*4882a593Smuzhiyun #define CFG_EV_THR_MASK 0x03ff 95*4882a593Smuzhiyun #define CFG_EV_THR_SHIFT 12 96*4882a593Smuzhiyun #define CFG_DELTA_LUMA_THR_MASK 0x0f 97*4882a593Smuzhiyun #define CFG_DELTA_LUMA_THR_SHIFT 24 98*4882a593Smuzhiyun #define CFG_DELTA_EV_THR_MASK 0x0f 99*4882a593Smuzhiyun #define CFG_DELTA_EV_THR_SHIFT 28 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define CFG_SC18 0x48 102*4882a593Smuzhiyun #define CFG_HS_FACTOR_MASK 0x03ff 103*4882a593Smuzhiyun #define CFG_HS_FACTOR_SHIFT 0 104*4882a593Smuzhiyun #define CFG_CONF_DEFAULT_MASK 0x01ff 105*4882a593Smuzhiyun #define CFG_CONF_DEFAULT_SHIFT 16 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define CFG_SC19 0x4c 108*4882a593Smuzhiyun #define CFG_HPF_COEFF0_MASK 0xff 109*4882a593Smuzhiyun #define CFG_HPF_COEFF0_SHIFT 0 110*4882a593Smuzhiyun #define CFG_HPF_COEFF1_MASK 0xff 111*4882a593Smuzhiyun #define CFG_HPF_COEFF1_SHIFT 8 112*4882a593Smuzhiyun #define CFG_HPF_COEFF2_MASK 0xff 113*4882a593Smuzhiyun #define CFG_HPF_COEFF2_SHIFT 16 114*4882a593Smuzhiyun #define CFG_HPF_COEFF3_MASK 0xff 115*4882a593Smuzhiyun #define CFG_HPF_COEFF3_SHIFT 23 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define CFG_SC20 0x50 118*4882a593Smuzhiyun #define CFG_HPF_COEFF4_MASK 0xff 119*4882a593Smuzhiyun #define CFG_HPF_COEFF4_SHIFT 0 120*4882a593Smuzhiyun #define CFG_HPF_COEFF5_MASK 0xff 121*4882a593Smuzhiyun #define CFG_HPF_COEFF5_SHIFT 8 122*4882a593Smuzhiyun #define CFG_HPF_NORM_SHIFT_MASK 0x07 123*4882a593Smuzhiyun #define CFG_HPF_NORM_SHIFT_SHIFT 16 124*4882a593Smuzhiyun #define CFG_NL_LIMIT_MASK 0x1ff 125*4882a593Smuzhiyun #define CFG_NL_LIMIT_SHIFT 20 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define CFG_SC21 0x54 128*4882a593Smuzhiyun #define CFG_NL_LO_THR_MASK 0x01ff 129*4882a593Smuzhiyun #define CFG_NL_LO_THR_SHIFT 0 130*4882a593Smuzhiyun #define CFG_NL_LO_SLOPE_MASK 0xff 131*4882a593Smuzhiyun #define CFG_NL_LO_SLOPE_SHIFT 16 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define CFG_SC22 0x58 134*4882a593Smuzhiyun #define CFG_NL_HI_THR_MASK 0x01ff 135*4882a593Smuzhiyun #define CFG_NL_HI_THR_SHIFT 0 136*4882a593Smuzhiyun #define CFG_NL_HI_SLOPE_SH_MASK 0x07 137*4882a593Smuzhiyun #define CFG_NL_HI_SLOPE_SH_SHIFT 16 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define CFG_SC23 0x5c 140*4882a593Smuzhiyun #define CFG_GRADIENT_THR_MASK 0x07ff 141*4882a593Smuzhiyun #define CFG_GRADIENT_THR_SHIFT 0 142*4882a593Smuzhiyun #define CFG_GRADIENT_THR_RANGE_MASK 0x0f 143*4882a593Smuzhiyun #define CFG_GRADIENT_THR_RANGE_SHIFT 12 144*4882a593Smuzhiyun #define CFG_MIN_GY_THR_MASK 0xff 145*4882a593Smuzhiyun #define CFG_MIN_GY_THR_SHIFT 16 146*4882a593Smuzhiyun #define CFG_MIN_GY_THR_RANGE_MASK 0x0f 147*4882a593Smuzhiyun #define CFG_MIN_GY_THR_RANGE_SHIFT 28 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define CFG_SC24 0x60 150*4882a593Smuzhiyun #define CFG_ORG_H_MASK 0x07ff 151*4882a593Smuzhiyun #define CFG_ORG_H_SHIFT 0 152*4882a593Smuzhiyun #define CFG_ORG_W_MASK 0x07ff 153*4882a593Smuzhiyun #define CFG_ORG_W_SHIFT 16 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define CFG_SC25 0x64 156*4882a593Smuzhiyun #define CFG_OFF_H_MASK 0x07ff 157*4882a593Smuzhiyun #define CFG_OFF_H_SHIFT 0 158*4882a593Smuzhiyun #define CFG_OFF_W_MASK 0x07ff 159*4882a593Smuzhiyun #define CFG_OFF_W_SHIFT 16 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* number of phases supported by the polyphase scalers */ 162*4882a593Smuzhiyun #define SC_NUM_PHASES 32 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun /* number of taps used by horizontal polyphase scaler */ 165*4882a593Smuzhiyun #define SC_H_NUM_TAPS 7 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* number of taps used by vertical polyphase scaler */ 168*4882a593Smuzhiyun #define SC_V_NUM_TAPS 5 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* number of taps expected by the scaler in it's coefficient memory */ 171*4882a593Smuzhiyun #define SC_NUM_TAPS_MEM_ALIGN 8 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* Maximum frame width the scaler can handle (in pixels) */ 174*4882a593Smuzhiyun #define SC_MAX_PIXEL_WIDTH 2047 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* Maximum frame height the scaler can handle (in lines) */ 177*4882a593Smuzhiyun #define SC_MAX_PIXEL_HEIGHT 2047 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* 180*4882a593Smuzhiyun * coefficient memory size in bytes: 181*4882a593Smuzhiyun * num phases x num sets(luma and chroma) x num taps(aligned) x coeff size 182*4882a593Smuzhiyun */ 183*4882a593Smuzhiyun #define SC_COEF_SRAM_SIZE (SC_NUM_PHASES * 2 * SC_NUM_TAPS_MEM_ALIGN * 2) 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun struct sc_data { 186*4882a593Smuzhiyun void __iomem *base; 187*4882a593Smuzhiyun struct resource *res; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun dma_addr_t loaded_coeff_h; /* loaded h coeffs in SC */ 190*4882a593Smuzhiyun dma_addr_t loaded_coeff_v; /* loaded v coeffs in SC */ 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun bool load_coeff_h; /* have new h SC coeffs */ 193*4882a593Smuzhiyun bool load_coeff_v; /* have new v SC coeffs */ 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun struct platform_device *pdev; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun void sc_dump_regs(struct sc_data *sc); 199*4882a593Smuzhiyun void sc_set_hs_coeffs(struct sc_data *sc, void *addr, unsigned int src_w, 200*4882a593Smuzhiyun unsigned int dst_w); 201*4882a593Smuzhiyun void sc_set_vs_coeffs(struct sc_data *sc, void *addr, unsigned int src_h, 202*4882a593Smuzhiyun unsigned int dst_h); 203*4882a593Smuzhiyun void sc_config_scaler(struct sc_data *sc, u32 *sc_reg0, u32 *sc_reg8, 204*4882a593Smuzhiyun u32 *sc_reg17, unsigned int src_w, unsigned int src_h, 205*4882a593Smuzhiyun unsigned int dst_w, unsigned int dst_h); 206*4882a593Smuzhiyun struct sc_data *sc_create(struct platform_device *pdev, const char *res_name); 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #endif 209