xref: /OK3568_Linux_fs/kernel/drivers/media/platform/ti-vpe/cal.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * TI Camera Access Layer (CAL) - Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2015-2020 Texas Instruments Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Authors:
8*4882a593Smuzhiyun  *	Benoit Parrot <bparrot@ti.com>
9*4882a593Smuzhiyun  *	Laurent Pinchart <laurent.pinchart@ideasonboard.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/videodev2.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <media/media-device.h>
24*4882a593Smuzhiyun #include <media/v4l2-async.h>
25*4882a593Smuzhiyun #include <media/v4l2-common.h>
26*4882a593Smuzhiyun #include <media/v4l2-device.h>
27*4882a593Smuzhiyun #include <media/videobuf2-core.h>
28*4882a593Smuzhiyun #include <media/videobuf2-dma-contig.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "cal.h"
31*4882a593Smuzhiyun #include "cal_regs.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun MODULE_DESCRIPTION("TI CAL driver");
34*4882a593Smuzhiyun MODULE_AUTHOR("Benoit Parrot, <bparrot@ti.com>");
35*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
36*4882a593Smuzhiyun MODULE_VERSION("0.1.0");
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun int cal_video_nr = -1;
39*4882a593Smuzhiyun module_param_named(video_nr, cal_video_nr, uint, 0644);
40*4882a593Smuzhiyun MODULE_PARM_DESC(video_nr, "videoX start number, -1 is autodetect");
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun unsigned int cal_debug;
43*4882a593Smuzhiyun module_param_named(debug, cal_debug, uint, 0644);
44*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "activates debug info");
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* ------------------------------------------------------------------
47*4882a593Smuzhiyun  *	Platform Data
48*4882a593Smuzhiyun  * ------------------------------------------------------------------
49*4882a593Smuzhiyun  */
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static const struct cal_camerarx_data dra72x_cal_camerarx[] = {
52*4882a593Smuzhiyun 	{
53*4882a593Smuzhiyun 		.fields = {
54*4882a593Smuzhiyun 			[F_CTRLCLKEN] = { 10, 10 },
55*4882a593Smuzhiyun 			[F_CAMMODE] = { 11, 12 },
56*4882a593Smuzhiyun 			[F_LANEENABLE] = { 13, 16 },
57*4882a593Smuzhiyun 			[F_CSI_MODE] = { 17, 17 },
58*4882a593Smuzhiyun 		},
59*4882a593Smuzhiyun 		.num_lanes = 4,
60*4882a593Smuzhiyun 	},
61*4882a593Smuzhiyun 	{
62*4882a593Smuzhiyun 		.fields = {
63*4882a593Smuzhiyun 			[F_CTRLCLKEN] = { 0, 0 },
64*4882a593Smuzhiyun 			[F_CAMMODE] = { 1, 2 },
65*4882a593Smuzhiyun 			[F_LANEENABLE] = { 3, 4 },
66*4882a593Smuzhiyun 			[F_CSI_MODE] = { 5, 5 },
67*4882a593Smuzhiyun 		},
68*4882a593Smuzhiyun 		.num_lanes = 2,
69*4882a593Smuzhiyun 	},
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const struct cal_data dra72x_cal_data = {
73*4882a593Smuzhiyun 	.camerarx = dra72x_cal_camerarx,
74*4882a593Smuzhiyun 	.num_csi2_phy = ARRAY_SIZE(dra72x_cal_camerarx),
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static const struct cal_data dra72x_es1_cal_data = {
78*4882a593Smuzhiyun 	.camerarx = dra72x_cal_camerarx,
79*4882a593Smuzhiyun 	.num_csi2_phy = ARRAY_SIZE(dra72x_cal_camerarx),
80*4882a593Smuzhiyun 	.flags = DRA72_CAL_PRE_ES2_LDO_DISABLE,
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun static const struct cal_camerarx_data dra76x_cal_csi_phy[] = {
84*4882a593Smuzhiyun 	{
85*4882a593Smuzhiyun 		.fields = {
86*4882a593Smuzhiyun 			[F_CTRLCLKEN] = { 8, 8 },
87*4882a593Smuzhiyun 			[F_CAMMODE] = { 9, 10 },
88*4882a593Smuzhiyun 			[F_CSI_MODE] = { 11, 11 },
89*4882a593Smuzhiyun 			[F_LANEENABLE] = { 27, 31 },
90*4882a593Smuzhiyun 		},
91*4882a593Smuzhiyun 		.num_lanes = 5,
92*4882a593Smuzhiyun 	},
93*4882a593Smuzhiyun 	{
94*4882a593Smuzhiyun 		.fields = {
95*4882a593Smuzhiyun 			[F_CTRLCLKEN] = { 0, 0 },
96*4882a593Smuzhiyun 			[F_CAMMODE] = { 1, 2 },
97*4882a593Smuzhiyun 			[F_CSI_MODE] = { 3, 3 },
98*4882a593Smuzhiyun 			[F_LANEENABLE] = { 24, 26 },
99*4882a593Smuzhiyun 		},
100*4882a593Smuzhiyun 		.num_lanes = 3,
101*4882a593Smuzhiyun 	},
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static const struct cal_data dra76x_cal_data = {
105*4882a593Smuzhiyun 	.camerarx = dra76x_cal_csi_phy,
106*4882a593Smuzhiyun 	.num_csi2_phy = ARRAY_SIZE(dra76x_cal_csi_phy),
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static const struct cal_camerarx_data am654_cal_csi_phy[] = {
110*4882a593Smuzhiyun 	{
111*4882a593Smuzhiyun 		.fields = {
112*4882a593Smuzhiyun 			[F_CTRLCLKEN] = { 15, 15 },
113*4882a593Smuzhiyun 			[F_CAMMODE] = { 24, 25 },
114*4882a593Smuzhiyun 			[F_LANEENABLE] = { 0, 4 },
115*4882a593Smuzhiyun 		},
116*4882a593Smuzhiyun 		.num_lanes = 5,
117*4882a593Smuzhiyun 	},
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const struct cal_data am654_cal_data = {
121*4882a593Smuzhiyun 	.camerarx = am654_cal_csi_phy,
122*4882a593Smuzhiyun 	.num_csi2_phy = ARRAY_SIZE(am654_cal_csi_phy),
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* ------------------------------------------------------------------
126*4882a593Smuzhiyun  *	I/O Register Accessors
127*4882a593Smuzhiyun  * ------------------------------------------------------------------
128*4882a593Smuzhiyun  */
129*4882a593Smuzhiyun 
cal_quickdump_regs(struct cal_dev * cal)130*4882a593Smuzhiyun void cal_quickdump_regs(struct cal_dev *cal)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	unsigned int i;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	cal_info(cal, "CAL Registers @ 0x%pa:\n", &cal->res->start);
135*4882a593Smuzhiyun 	print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 4,
136*4882a593Smuzhiyun 		       (__force const void *)cal->base,
137*4882a593Smuzhiyun 		       resource_size(cal->res), false);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cal->phy); ++i) {
140*4882a593Smuzhiyun 		struct cal_camerarx *phy = cal->phy[i];
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 		if (!phy)
143*4882a593Smuzhiyun 			continue;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		cal_info(cal, "CSI2 Core %u Registers @ %pa:\n", i,
146*4882a593Smuzhiyun 			 &phy->res->start);
147*4882a593Smuzhiyun 		print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 4,
148*4882a593Smuzhiyun 			       (__force const void *)phy->base,
149*4882a593Smuzhiyun 			       resource_size(phy->res),
150*4882a593Smuzhiyun 			       false);
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* ------------------------------------------------------------------
155*4882a593Smuzhiyun  *	Context Management
156*4882a593Smuzhiyun  * ------------------------------------------------------------------
157*4882a593Smuzhiyun  */
158*4882a593Smuzhiyun 
cal_ctx_csi2_config(struct cal_ctx * ctx)159*4882a593Smuzhiyun void cal_ctx_csi2_config(struct cal_ctx *ctx)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	u32 val;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	val = cal_read(ctx->cal, CAL_CSI2_CTX0(ctx->index));
164*4882a593Smuzhiyun 	cal_set_field(&val, ctx->cport, CAL_CSI2_CTX_CPORT_MASK);
165*4882a593Smuzhiyun 	/*
166*4882a593Smuzhiyun 	 * DT type: MIPI CSI-2 Specs
167*4882a593Smuzhiyun 	 *   0x1: All - DT filter is disabled
168*4882a593Smuzhiyun 	 *  0x24: RGB888 1 pixel  = 3 bytes
169*4882a593Smuzhiyun 	 *  0x2B: RAW10  4 pixels = 5 bytes
170*4882a593Smuzhiyun 	 *  0x2A: RAW8   1 pixel  = 1 byte
171*4882a593Smuzhiyun 	 *  0x1E: YUV422 2 pixels = 4 bytes
172*4882a593Smuzhiyun 	 */
173*4882a593Smuzhiyun 	cal_set_field(&val, 0x1, CAL_CSI2_CTX_DT_MASK);
174*4882a593Smuzhiyun 	cal_set_field(&val, 0, CAL_CSI2_CTX_VC_MASK);
175*4882a593Smuzhiyun 	cal_set_field(&val, ctx->v_fmt.fmt.pix.height, CAL_CSI2_CTX_LINES_MASK);
176*4882a593Smuzhiyun 	cal_set_field(&val, CAL_CSI2_CTX_ATT_PIX, CAL_CSI2_CTX_ATT_MASK);
177*4882a593Smuzhiyun 	cal_set_field(&val, CAL_CSI2_CTX_PACK_MODE_LINE,
178*4882a593Smuzhiyun 		      CAL_CSI2_CTX_PACK_MODE_MASK);
179*4882a593Smuzhiyun 	cal_write(ctx->cal, CAL_CSI2_CTX0(ctx->index), val);
180*4882a593Smuzhiyun 	ctx_dbg(3, ctx, "CAL_CSI2_CTX0(%d) = 0x%08x\n", ctx->index,
181*4882a593Smuzhiyun 		cal_read(ctx->cal, CAL_CSI2_CTX0(ctx->index)));
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
cal_ctx_pix_proc_config(struct cal_ctx * ctx)184*4882a593Smuzhiyun void cal_ctx_pix_proc_config(struct cal_ctx *ctx)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	u32 val, extract, pack;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	switch (ctx->fmt->bpp) {
189*4882a593Smuzhiyun 	case 8:
190*4882a593Smuzhiyun 		extract = CAL_PIX_PROC_EXTRACT_B8;
191*4882a593Smuzhiyun 		pack = CAL_PIX_PROC_PACK_B8;
192*4882a593Smuzhiyun 		break;
193*4882a593Smuzhiyun 	case 10:
194*4882a593Smuzhiyun 		extract = CAL_PIX_PROC_EXTRACT_B10_MIPI;
195*4882a593Smuzhiyun 		pack = CAL_PIX_PROC_PACK_B16;
196*4882a593Smuzhiyun 		break;
197*4882a593Smuzhiyun 	case 12:
198*4882a593Smuzhiyun 		extract = CAL_PIX_PROC_EXTRACT_B12_MIPI;
199*4882a593Smuzhiyun 		pack = CAL_PIX_PROC_PACK_B16;
200*4882a593Smuzhiyun 		break;
201*4882a593Smuzhiyun 	case 16:
202*4882a593Smuzhiyun 		extract = CAL_PIX_PROC_EXTRACT_B16_LE;
203*4882a593Smuzhiyun 		pack = CAL_PIX_PROC_PACK_B16;
204*4882a593Smuzhiyun 		break;
205*4882a593Smuzhiyun 	default:
206*4882a593Smuzhiyun 		/*
207*4882a593Smuzhiyun 		 * If you see this warning then it means that you added
208*4882a593Smuzhiyun 		 * some new entry in the cal_formats[] array with a different
209*4882a593Smuzhiyun 		 * bit per pixel values then the one supported below.
210*4882a593Smuzhiyun 		 * Either add support for the new bpp value below or adjust
211*4882a593Smuzhiyun 		 * the new entry to use one of the value below.
212*4882a593Smuzhiyun 		 *
213*4882a593Smuzhiyun 		 * Instead of failing here just use 8 bpp as a default.
214*4882a593Smuzhiyun 		 */
215*4882a593Smuzhiyun 		dev_warn_once(ctx->cal->dev,
216*4882a593Smuzhiyun 			      "%s:%d:%s: bpp:%d unsupported! Overwritten with 8.\n",
217*4882a593Smuzhiyun 			      __FILE__, __LINE__, __func__, ctx->fmt->bpp);
218*4882a593Smuzhiyun 		extract = CAL_PIX_PROC_EXTRACT_B8;
219*4882a593Smuzhiyun 		pack = CAL_PIX_PROC_PACK_B8;
220*4882a593Smuzhiyun 		break;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	val = cal_read(ctx->cal, CAL_PIX_PROC(ctx->index));
224*4882a593Smuzhiyun 	cal_set_field(&val, extract, CAL_PIX_PROC_EXTRACT_MASK);
225*4882a593Smuzhiyun 	cal_set_field(&val, CAL_PIX_PROC_DPCMD_BYPASS, CAL_PIX_PROC_DPCMD_MASK);
226*4882a593Smuzhiyun 	cal_set_field(&val, CAL_PIX_PROC_DPCME_BYPASS, CAL_PIX_PROC_DPCME_MASK);
227*4882a593Smuzhiyun 	cal_set_field(&val, pack, CAL_PIX_PROC_PACK_MASK);
228*4882a593Smuzhiyun 	cal_set_field(&val, ctx->cport, CAL_PIX_PROC_CPORT_MASK);
229*4882a593Smuzhiyun 	cal_set_field(&val, 1, CAL_PIX_PROC_EN_MASK);
230*4882a593Smuzhiyun 	cal_write(ctx->cal, CAL_PIX_PROC(ctx->index), val);
231*4882a593Smuzhiyun 	ctx_dbg(3, ctx, "CAL_PIX_PROC(%d) = 0x%08x\n", ctx->index,
232*4882a593Smuzhiyun 		cal_read(ctx->cal, CAL_PIX_PROC(ctx->index)));
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
cal_ctx_wr_dma_config(struct cal_ctx * ctx,unsigned int width,unsigned int height)235*4882a593Smuzhiyun void cal_ctx_wr_dma_config(struct cal_ctx *ctx, unsigned int width,
236*4882a593Smuzhiyun 			    unsigned int height)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	u32 val;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	val = cal_read(ctx->cal, CAL_WR_DMA_CTRL(ctx->index));
241*4882a593Smuzhiyun 	cal_set_field(&val, ctx->cport, CAL_WR_DMA_CTRL_CPORT_MASK);
242*4882a593Smuzhiyun 	cal_set_field(&val, height, CAL_WR_DMA_CTRL_YSIZE_MASK);
243*4882a593Smuzhiyun 	cal_set_field(&val, CAL_WR_DMA_CTRL_DTAG_PIX_DAT,
244*4882a593Smuzhiyun 		      CAL_WR_DMA_CTRL_DTAG_MASK);
245*4882a593Smuzhiyun 	cal_set_field(&val, CAL_WR_DMA_CTRL_MODE_CONST,
246*4882a593Smuzhiyun 		      CAL_WR_DMA_CTRL_MODE_MASK);
247*4882a593Smuzhiyun 	cal_set_field(&val, CAL_WR_DMA_CTRL_PATTERN_LINEAR,
248*4882a593Smuzhiyun 		      CAL_WR_DMA_CTRL_PATTERN_MASK);
249*4882a593Smuzhiyun 	cal_set_field(&val, 1, CAL_WR_DMA_CTRL_STALL_RD_MASK);
250*4882a593Smuzhiyun 	cal_write(ctx->cal, CAL_WR_DMA_CTRL(ctx->index), val);
251*4882a593Smuzhiyun 	ctx_dbg(3, ctx, "CAL_WR_DMA_CTRL(%d) = 0x%08x\n", ctx->index,
252*4882a593Smuzhiyun 		cal_read(ctx->cal, CAL_WR_DMA_CTRL(ctx->index)));
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/*
255*4882a593Smuzhiyun 	 * width/16 not sure but giving it a whirl.
256*4882a593Smuzhiyun 	 * zero does not work right
257*4882a593Smuzhiyun 	 */
258*4882a593Smuzhiyun 	cal_write_field(ctx->cal,
259*4882a593Smuzhiyun 			CAL_WR_DMA_OFST(ctx->index),
260*4882a593Smuzhiyun 			(width / 16),
261*4882a593Smuzhiyun 			CAL_WR_DMA_OFST_MASK);
262*4882a593Smuzhiyun 	ctx_dbg(3, ctx, "CAL_WR_DMA_OFST(%d) = 0x%08x\n", ctx->index,
263*4882a593Smuzhiyun 		cal_read(ctx->cal, CAL_WR_DMA_OFST(ctx->index)));
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	val = cal_read(ctx->cal, CAL_WR_DMA_XSIZE(ctx->index));
266*4882a593Smuzhiyun 	/* 64 bit word means no skipping */
267*4882a593Smuzhiyun 	cal_set_field(&val, 0, CAL_WR_DMA_XSIZE_XSKIP_MASK);
268*4882a593Smuzhiyun 	/*
269*4882a593Smuzhiyun 	 * (width*8)/64 this should be size of an entire line
270*4882a593Smuzhiyun 	 * in 64bit word but 0 means all data until the end
271*4882a593Smuzhiyun 	 * is detected automagically
272*4882a593Smuzhiyun 	 */
273*4882a593Smuzhiyun 	cal_set_field(&val, (width / 8), CAL_WR_DMA_XSIZE_MASK);
274*4882a593Smuzhiyun 	cal_write(ctx->cal, CAL_WR_DMA_XSIZE(ctx->index), val);
275*4882a593Smuzhiyun 	ctx_dbg(3, ctx, "CAL_WR_DMA_XSIZE(%d) = 0x%08x\n", ctx->index,
276*4882a593Smuzhiyun 		cal_read(ctx->cal, CAL_WR_DMA_XSIZE(ctx->index)));
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	val = cal_read(ctx->cal, CAL_CTRL);
279*4882a593Smuzhiyun 	cal_set_field(&val, CAL_CTRL_BURSTSIZE_BURST128,
280*4882a593Smuzhiyun 		      CAL_CTRL_BURSTSIZE_MASK);
281*4882a593Smuzhiyun 	cal_set_field(&val, 0xF, CAL_CTRL_TAGCNT_MASK);
282*4882a593Smuzhiyun 	cal_set_field(&val, CAL_CTRL_POSTED_WRITES_NONPOSTED,
283*4882a593Smuzhiyun 		      CAL_CTRL_POSTED_WRITES_MASK);
284*4882a593Smuzhiyun 	cal_set_field(&val, 0xFF, CAL_CTRL_MFLAGL_MASK);
285*4882a593Smuzhiyun 	cal_set_field(&val, 0xFF, CAL_CTRL_MFLAGH_MASK);
286*4882a593Smuzhiyun 	cal_write(ctx->cal, CAL_CTRL, val);
287*4882a593Smuzhiyun 	ctx_dbg(3, ctx, "CAL_CTRL = 0x%08x\n", cal_read(ctx->cal, CAL_CTRL));
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
cal_ctx_wr_dma_addr(struct cal_ctx * ctx,unsigned int dmaaddr)290*4882a593Smuzhiyun void cal_ctx_wr_dma_addr(struct cal_ctx *ctx, unsigned int dmaaddr)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	cal_write(ctx->cal, CAL_WR_DMA_ADDR(ctx->index), dmaaddr);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* ------------------------------------------------------------------
296*4882a593Smuzhiyun  *	IRQ Handling
297*4882a593Smuzhiyun  * ------------------------------------------------------------------
298*4882a593Smuzhiyun  */
299*4882a593Smuzhiyun 
cal_schedule_next_buffer(struct cal_ctx * ctx)300*4882a593Smuzhiyun static inline void cal_schedule_next_buffer(struct cal_ctx *ctx)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct cal_dmaqueue *dma_q = &ctx->vidq;
303*4882a593Smuzhiyun 	struct cal_buffer *buf;
304*4882a593Smuzhiyun 	unsigned long addr;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	buf = list_entry(dma_q->active.next, struct cal_buffer, list);
307*4882a593Smuzhiyun 	ctx->next_frm = buf;
308*4882a593Smuzhiyun 	list_del(&buf->list);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	addr = vb2_dma_contig_plane_dma_addr(&buf->vb.vb2_buf, 0);
311*4882a593Smuzhiyun 	cal_ctx_wr_dma_addr(ctx, addr);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
cal_process_buffer_complete(struct cal_ctx * ctx)314*4882a593Smuzhiyun static inline void cal_process_buffer_complete(struct cal_ctx *ctx)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	ctx->cur_frm->vb.vb2_buf.timestamp = ktime_get_ns();
317*4882a593Smuzhiyun 	ctx->cur_frm->vb.field = ctx->m_fmt.field;
318*4882a593Smuzhiyun 	ctx->cur_frm->vb.sequence = ctx->sequence++;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	vb2_buffer_done(&ctx->cur_frm->vb.vb2_buf, VB2_BUF_STATE_DONE);
321*4882a593Smuzhiyun 	ctx->cur_frm = ctx->next_frm;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
cal_irq(int irq_cal,void * data)324*4882a593Smuzhiyun static irqreturn_t cal_irq(int irq_cal, void *data)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct cal_dev *cal = data;
327*4882a593Smuzhiyun 	struct cal_ctx *ctx;
328*4882a593Smuzhiyun 	struct cal_dmaqueue *dma_q;
329*4882a593Smuzhiyun 	u32 status;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	status = cal_read(cal, CAL_HL_IRQSTATUS(0));
332*4882a593Smuzhiyun 	if (status) {
333*4882a593Smuzhiyun 		unsigned int i;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 		cal_write(cal, CAL_HL_IRQSTATUS(0), status);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		if (status & CAL_HL_IRQ_OCPO_ERR_MASK)
338*4882a593Smuzhiyun 			dev_err_ratelimited(cal->dev, "OCPO ERROR\n");
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		for (i = 0; i < CAL_NUM_CSI2_PORTS; ++i) {
341*4882a593Smuzhiyun 			if (status & CAL_HL_IRQ_CIO_MASK(i)) {
342*4882a593Smuzhiyun 				u32 cio_stat = cal_read(cal,
343*4882a593Smuzhiyun 							CAL_CSI2_COMPLEXIO_IRQSTATUS(i));
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 				dev_err_ratelimited(cal->dev,
346*4882a593Smuzhiyun 						    "CIO%u error: %#08x\n", i, cio_stat);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 				cal_write(cal, CAL_CSI2_COMPLEXIO_IRQSTATUS(i),
349*4882a593Smuzhiyun 					  cio_stat);
350*4882a593Smuzhiyun 			}
351*4882a593Smuzhiyun 		}
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/* Check which DMA just finished */
355*4882a593Smuzhiyun 	status = cal_read(cal, CAL_HL_IRQSTATUS(1));
356*4882a593Smuzhiyun 	if (status) {
357*4882a593Smuzhiyun 		unsigned int i;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		/* Clear Interrupt status */
360*4882a593Smuzhiyun 		cal_write(cal, CAL_HL_IRQSTATUS(1), status);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(cal->ctx); ++i) {
363*4882a593Smuzhiyun 			if (status & CAL_HL_IRQ_MASK(i)) {
364*4882a593Smuzhiyun 				ctx = cal->ctx[i];
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 				spin_lock(&ctx->slock);
367*4882a593Smuzhiyun 				ctx->dma_act = false;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 				if (ctx->cur_frm != ctx->next_frm)
370*4882a593Smuzhiyun 					cal_process_buffer_complete(ctx);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 				spin_unlock(&ctx->slock);
373*4882a593Smuzhiyun 			}
374*4882a593Smuzhiyun 		}
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/* Check which DMA just started */
378*4882a593Smuzhiyun 	status = cal_read(cal, CAL_HL_IRQSTATUS(2));
379*4882a593Smuzhiyun 	if (status) {
380*4882a593Smuzhiyun 		unsigned int i;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 		/* Clear Interrupt status */
383*4882a593Smuzhiyun 		cal_write(cal, CAL_HL_IRQSTATUS(2), status);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(cal->ctx); ++i) {
386*4882a593Smuzhiyun 			if (status & CAL_HL_IRQ_MASK(i)) {
387*4882a593Smuzhiyun 				ctx = cal->ctx[i];
388*4882a593Smuzhiyun 				dma_q = &ctx->vidq;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 				spin_lock(&ctx->slock);
391*4882a593Smuzhiyun 				ctx->dma_act = true;
392*4882a593Smuzhiyun 				if (!list_empty(&dma_q->active) &&
393*4882a593Smuzhiyun 				    ctx->cur_frm == ctx->next_frm)
394*4882a593Smuzhiyun 					cal_schedule_next_buffer(ctx);
395*4882a593Smuzhiyun 				spin_unlock(&ctx->slock);
396*4882a593Smuzhiyun 			}
397*4882a593Smuzhiyun 		}
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	return IRQ_HANDLED;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun /* ------------------------------------------------------------------
404*4882a593Smuzhiyun  *	Asynchronous V4L2 subdev binding
405*4882a593Smuzhiyun  * ------------------------------------------------------------------
406*4882a593Smuzhiyun  */
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun struct cal_v4l2_async_subdev {
409*4882a593Smuzhiyun 	struct v4l2_async_subdev asd; /* Must be first */
410*4882a593Smuzhiyun 	struct cal_camerarx *phy;
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun static inline struct cal_v4l2_async_subdev *
to_cal_asd(struct v4l2_async_subdev * asd)414*4882a593Smuzhiyun to_cal_asd(struct v4l2_async_subdev *asd)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	return container_of(asd, struct cal_v4l2_async_subdev, asd);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
cal_async_notifier_bound(struct v4l2_async_notifier * notifier,struct v4l2_subdev * subdev,struct v4l2_async_subdev * asd)419*4882a593Smuzhiyun static int cal_async_notifier_bound(struct v4l2_async_notifier *notifier,
420*4882a593Smuzhiyun 				    struct v4l2_subdev *subdev,
421*4882a593Smuzhiyun 				    struct v4l2_async_subdev *asd)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct cal_camerarx *phy = to_cal_asd(asd)->phy;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (phy->sensor) {
426*4882a593Smuzhiyun 		phy_info(phy, "Rejecting subdev %s (Already set!!)",
427*4882a593Smuzhiyun 			 subdev->name);
428*4882a593Smuzhiyun 		return 0;
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	phy->sensor = subdev;
432*4882a593Smuzhiyun 	phy_dbg(1, phy, "Using sensor %s for capture\n", subdev->name);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
cal_async_notifier_complete(struct v4l2_async_notifier * notifier)437*4882a593Smuzhiyun static int cal_async_notifier_complete(struct v4l2_async_notifier *notifier)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct cal_dev *cal = container_of(notifier, struct cal_dev, notifier);
440*4882a593Smuzhiyun 	unsigned int i;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cal->ctx); ++i) {
443*4882a593Smuzhiyun 		if (cal->ctx[i])
444*4882a593Smuzhiyun 			cal_ctx_v4l2_register(cal->ctx[i]);
445*4882a593Smuzhiyun 	}
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	return 0;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun static const struct v4l2_async_notifier_operations cal_async_notifier_ops = {
451*4882a593Smuzhiyun 	.bound = cal_async_notifier_bound,
452*4882a593Smuzhiyun 	.complete = cal_async_notifier_complete,
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
cal_async_notifier_register(struct cal_dev * cal)455*4882a593Smuzhiyun static int cal_async_notifier_register(struct cal_dev *cal)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	unsigned int i;
458*4882a593Smuzhiyun 	int ret;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	v4l2_async_notifier_init(&cal->notifier);
461*4882a593Smuzhiyun 	cal->notifier.ops = &cal_async_notifier_ops;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cal->phy); ++i) {
464*4882a593Smuzhiyun 		struct cal_camerarx *phy = cal->phy[i];
465*4882a593Smuzhiyun 		struct cal_v4l2_async_subdev *casd;
466*4882a593Smuzhiyun 		struct v4l2_async_subdev *asd;
467*4882a593Smuzhiyun 		struct fwnode_handle *fwnode;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 		if (!phy || !phy->sensor_node)
470*4882a593Smuzhiyun 			continue;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		fwnode = of_fwnode_handle(phy->sensor_node);
473*4882a593Smuzhiyun 		asd = v4l2_async_notifier_add_fwnode_subdev(&cal->notifier,
474*4882a593Smuzhiyun 							    fwnode,
475*4882a593Smuzhiyun 							    sizeof(*casd));
476*4882a593Smuzhiyun 		if (IS_ERR(asd)) {
477*4882a593Smuzhiyun 			phy_err(phy, "Failed to add subdev to notifier\n");
478*4882a593Smuzhiyun 			ret = PTR_ERR(asd);
479*4882a593Smuzhiyun 			goto error;
480*4882a593Smuzhiyun 		}
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 		casd = to_cal_asd(asd);
483*4882a593Smuzhiyun 		casd->phy = phy;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	ret = v4l2_async_notifier_register(&cal->v4l2_dev, &cal->notifier);
487*4882a593Smuzhiyun 	if (ret) {
488*4882a593Smuzhiyun 		cal_err(cal, "Error registering async notifier\n");
489*4882a593Smuzhiyun 		goto error;
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	return 0;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun error:
495*4882a593Smuzhiyun 	v4l2_async_notifier_cleanup(&cal->notifier);
496*4882a593Smuzhiyun 	return ret;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
cal_async_notifier_unregister(struct cal_dev * cal)499*4882a593Smuzhiyun static void cal_async_notifier_unregister(struct cal_dev *cal)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	v4l2_async_notifier_unregister(&cal->notifier);
502*4882a593Smuzhiyun 	v4l2_async_notifier_cleanup(&cal->notifier);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun /* ------------------------------------------------------------------
506*4882a593Smuzhiyun  *	Media and V4L2 device handling
507*4882a593Smuzhiyun  * ------------------------------------------------------------------
508*4882a593Smuzhiyun  */
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun /*
511*4882a593Smuzhiyun  * Register user-facing devices. To be called at the end of the probe function
512*4882a593Smuzhiyun  * when all resources are initialized and ready.
513*4882a593Smuzhiyun  */
cal_media_register(struct cal_dev * cal)514*4882a593Smuzhiyun static int cal_media_register(struct cal_dev *cal)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	int ret;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	ret = media_device_register(&cal->mdev);
519*4882a593Smuzhiyun 	if (ret) {
520*4882a593Smuzhiyun 		cal_err(cal, "Failed to register media device\n");
521*4882a593Smuzhiyun 		return ret;
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	/*
525*4882a593Smuzhiyun 	 * Register the async notifier. This may trigger registration of the
526*4882a593Smuzhiyun 	 * V4L2 video devices if all subdevs are ready.
527*4882a593Smuzhiyun 	 */
528*4882a593Smuzhiyun 	ret = cal_async_notifier_register(cal);
529*4882a593Smuzhiyun 	if (ret) {
530*4882a593Smuzhiyun 		media_device_unregister(&cal->mdev);
531*4882a593Smuzhiyun 		return ret;
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	return 0;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun /*
538*4882a593Smuzhiyun  * Unregister the user-facing devices, but don't free memory yet. To be called
539*4882a593Smuzhiyun  * at the beginning of the remove function, to disallow access from userspace.
540*4882a593Smuzhiyun  */
cal_media_unregister(struct cal_dev * cal)541*4882a593Smuzhiyun static void cal_media_unregister(struct cal_dev *cal)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	unsigned int i;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	/* Unregister all the V4L2 video devices. */
546*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cal->ctx); i++) {
547*4882a593Smuzhiyun 		if (cal->ctx[i])
548*4882a593Smuzhiyun 			cal_ctx_v4l2_unregister(cal->ctx[i]);
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	cal_async_notifier_unregister(cal);
552*4882a593Smuzhiyun 	media_device_unregister(&cal->mdev);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun /*
556*4882a593Smuzhiyun  * Initialize the in-kernel objects. To be called at the beginning of the probe
557*4882a593Smuzhiyun  * function, before the V4L2 device is used by the driver.
558*4882a593Smuzhiyun  */
cal_media_init(struct cal_dev * cal)559*4882a593Smuzhiyun static int cal_media_init(struct cal_dev *cal)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	struct media_device *mdev = &cal->mdev;
562*4882a593Smuzhiyun 	int ret;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	mdev->dev = cal->dev;
565*4882a593Smuzhiyun 	mdev->hw_revision = cal->revision;
566*4882a593Smuzhiyun 	strscpy(mdev->model, "CAL", sizeof(mdev->model));
567*4882a593Smuzhiyun 	snprintf(mdev->bus_info, sizeof(mdev->bus_info), "platform:%s",
568*4882a593Smuzhiyun 		 dev_name(mdev->dev));
569*4882a593Smuzhiyun 	media_device_init(mdev);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	/*
572*4882a593Smuzhiyun 	 * Initialize the V4L2 device (despite the function name, this performs
573*4882a593Smuzhiyun 	 * initialization, not registration).
574*4882a593Smuzhiyun 	 */
575*4882a593Smuzhiyun 	cal->v4l2_dev.mdev = mdev;
576*4882a593Smuzhiyun 	ret = v4l2_device_register(cal->dev, &cal->v4l2_dev);
577*4882a593Smuzhiyun 	if (ret) {
578*4882a593Smuzhiyun 		cal_err(cal, "Failed to register V4L2 device\n");
579*4882a593Smuzhiyun 		return ret;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	vb2_dma_contig_set_max_seg_size(cal->dev, DMA_BIT_MASK(32));
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	return 0;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun /*
588*4882a593Smuzhiyun  * Cleanup the in-kernel objects, freeing memory. To be called at the very end
589*4882a593Smuzhiyun  * of the remove sequence, when nothing (including userspace) can access the
590*4882a593Smuzhiyun  * objects anymore.
591*4882a593Smuzhiyun  */
cal_media_cleanup(struct cal_dev * cal)592*4882a593Smuzhiyun static void cal_media_cleanup(struct cal_dev *cal)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	unsigned int i;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cal->ctx); i++) {
597*4882a593Smuzhiyun 		if (cal->ctx[i])
598*4882a593Smuzhiyun 			cal_ctx_v4l2_cleanup(cal->ctx[i]);
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	v4l2_device_unregister(&cal->v4l2_dev);
602*4882a593Smuzhiyun 	media_device_cleanup(&cal->mdev);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	vb2_dma_contig_clear_max_seg_size(cal->dev);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun /* ------------------------------------------------------------------
608*4882a593Smuzhiyun  *	Initialization and module stuff
609*4882a593Smuzhiyun  * ------------------------------------------------------------------
610*4882a593Smuzhiyun  */
611*4882a593Smuzhiyun 
cal_ctx_create(struct cal_dev * cal,int inst)612*4882a593Smuzhiyun static struct cal_ctx *cal_ctx_create(struct cal_dev *cal, int inst)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	struct cal_ctx *ctx;
615*4882a593Smuzhiyun 	int ret;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	ctx = devm_kzalloc(cal->dev, sizeof(*ctx), GFP_KERNEL);
618*4882a593Smuzhiyun 	if (!ctx)
619*4882a593Smuzhiyun 		return NULL;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	ctx->cal = cal;
622*4882a593Smuzhiyun 	ctx->phy = cal->phy[inst];
623*4882a593Smuzhiyun 	ctx->index = inst;
624*4882a593Smuzhiyun 	ctx->cport = inst;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	ret = cal_ctx_v4l2_init(ctx);
627*4882a593Smuzhiyun 	if (ret)
628*4882a593Smuzhiyun 		return NULL;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	return ctx;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun static const struct of_device_id cal_of_match[] = {
634*4882a593Smuzhiyun 	{
635*4882a593Smuzhiyun 		.compatible = "ti,dra72-cal",
636*4882a593Smuzhiyun 		.data = (void *)&dra72x_cal_data,
637*4882a593Smuzhiyun 	},
638*4882a593Smuzhiyun 	{
639*4882a593Smuzhiyun 		.compatible = "ti,dra72-pre-es2-cal",
640*4882a593Smuzhiyun 		.data = (void *)&dra72x_es1_cal_data,
641*4882a593Smuzhiyun 	},
642*4882a593Smuzhiyun 	{
643*4882a593Smuzhiyun 		.compatible = "ti,dra76-cal",
644*4882a593Smuzhiyun 		.data = (void *)&dra76x_cal_data,
645*4882a593Smuzhiyun 	},
646*4882a593Smuzhiyun 	{
647*4882a593Smuzhiyun 		.compatible = "ti,am654-cal",
648*4882a593Smuzhiyun 		.data = (void *)&am654_cal_data,
649*4882a593Smuzhiyun 	},
650*4882a593Smuzhiyun 	{},
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cal_of_match);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun /* Get hardware revision and info. */
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun #define CAL_HL_HWINFO_VALUE		0xa3c90469
657*4882a593Smuzhiyun 
cal_get_hwinfo(struct cal_dev * cal)658*4882a593Smuzhiyun static void cal_get_hwinfo(struct cal_dev *cal)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	u32 hwinfo;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	cal->revision = cal_read(cal, CAL_HL_REVISION);
663*4882a593Smuzhiyun 	switch (FIELD_GET(CAL_HL_REVISION_SCHEME_MASK, cal->revision)) {
664*4882a593Smuzhiyun 	case CAL_HL_REVISION_SCHEME_H08:
665*4882a593Smuzhiyun 		cal_dbg(3, cal, "CAL HW revision %lu.%lu.%lu (0x%08x)\n",
666*4882a593Smuzhiyun 			FIELD_GET(CAL_HL_REVISION_MAJOR_MASK, cal->revision),
667*4882a593Smuzhiyun 			FIELD_GET(CAL_HL_REVISION_MINOR_MASK, cal->revision),
668*4882a593Smuzhiyun 			FIELD_GET(CAL_HL_REVISION_RTL_MASK, cal->revision),
669*4882a593Smuzhiyun 			cal->revision);
670*4882a593Smuzhiyun 		break;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	case CAL_HL_REVISION_SCHEME_LEGACY:
673*4882a593Smuzhiyun 	default:
674*4882a593Smuzhiyun 		cal_info(cal, "Unexpected CAL HW revision 0x%08x\n",
675*4882a593Smuzhiyun 			 cal->revision);
676*4882a593Smuzhiyun 		break;
677*4882a593Smuzhiyun 	}
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	hwinfo = cal_read(cal, CAL_HL_HWINFO);
680*4882a593Smuzhiyun 	if (hwinfo != CAL_HL_HWINFO_VALUE)
681*4882a593Smuzhiyun 		cal_info(cal, "CAL_HL_HWINFO = 0x%08x, expected 0x%08x\n",
682*4882a593Smuzhiyun 			 hwinfo, CAL_HL_HWINFO_VALUE);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
cal_init_camerarx_regmap(struct cal_dev * cal)685*4882a593Smuzhiyun static int cal_init_camerarx_regmap(struct cal_dev *cal)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(cal->dev);
688*4882a593Smuzhiyun 	struct device_node *np = cal->dev->of_node;
689*4882a593Smuzhiyun 	struct regmap_config config = { };
690*4882a593Smuzhiyun 	struct regmap *syscon;
691*4882a593Smuzhiyun 	struct resource *res;
692*4882a593Smuzhiyun 	unsigned int offset;
693*4882a593Smuzhiyun 	void __iomem *base;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	syscon = syscon_regmap_lookup_by_phandle_args(np, "ti,camerrx-control",
696*4882a593Smuzhiyun 						      1, &offset);
697*4882a593Smuzhiyun 	if (!IS_ERR(syscon)) {
698*4882a593Smuzhiyun 		cal->syscon_camerrx = syscon;
699*4882a593Smuzhiyun 		cal->syscon_camerrx_offset = offset;
700*4882a593Smuzhiyun 		return 0;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	dev_warn(cal->dev, "failed to get ti,camerrx-control: %ld\n",
704*4882a593Smuzhiyun 		 PTR_ERR(syscon));
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	/*
707*4882a593Smuzhiyun 	 * Backward DTS compatibility. If syscon entry is not present then
708*4882a593Smuzhiyun 	 * check if the camerrx_control resource is present.
709*4882a593Smuzhiyun 	 */
710*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
711*4882a593Smuzhiyun 					   "camerrx_control");
712*4882a593Smuzhiyun 	base = devm_ioremap_resource(cal->dev, res);
713*4882a593Smuzhiyun 	if (IS_ERR(base)) {
714*4882a593Smuzhiyun 		cal_err(cal, "failed to ioremap camerrx_control\n");
715*4882a593Smuzhiyun 		return PTR_ERR(base);
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	cal_dbg(1, cal, "ioresource %s at %pa - %pa\n",
719*4882a593Smuzhiyun 		res->name, &res->start, &res->end);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	config.reg_bits = 32;
722*4882a593Smuzhiyun 	config.reg_stride = 4;
723*4882a593Smuzhiyun 	config.val_bits = 32;
724*4882a593Smuzhiyun 	config.max_register = resource_size(res) - 4;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	syscon = regmap_init_mmio(NULL, base, &config);
727*4882a593Smuzhiyun 	if (IS_ERR(syscon)) {
728*4882a593Smuzhiyun 		pr_err("regmap init failed\n");
729*4882a593Smuzhiyun 		return PTR_ERR(syscon);
730*4882a593Smuzhiyun 	}
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/*
733*4882a593Smuzhiyun 	 * In this case the base already point to the direct CM register so no
734*4882a593Smuzhiyun 	 * need for an offset.
735*4882a593Smuzhiyun 	 */
736*4882a593Smuzhiyun 	cal->syscon_camerrx = syscon;
737*4882a593Smuzhiyun 	cal->syscon_camerrx_offset = 0;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	return 0;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun 
cal_probe(struct platform_device * pdev)742*4882a593Smuzhiyun static int cal_probe(struct platform_device *pdev)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	struct cal_dev *cal;
745*4882a593Smuzhiyun 	struct cal_ctx *ctx;
746*4882a593Smuzhiyun 	bool connected = false;
747*4882a593Smuzhiyun 	unsigned int i;
748*4882a593Smuzhiyun 	int ret;
749*4882a593Smuzhiyun 	int irq;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	cal = devm_kzalloc(&pdev->dev, sizeof(*cal), GFP_KERNEL);
752*4882a593Smuzhiyun 	if (!cal)
753*4882a593Smuzhiyun 		return -ENOMEM;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	cal->data = of_device_get_match_data(&pdev->dev);
756*4882a593Smuzhiyun 	if (!cal->data) {
757*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not get feature data based on compatible version\n");
758*4882a593Smuzhiyun 		return -ENODEV;
759*4882a593Smuzhiyun 	}
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	cal->dev = &pdev->dev;
762*4882a593Smuzhiyun 	platform_set_drvdata(pdev, cal);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	/* Acquire resources: clocks, CAMERARX regmap, I/O memory and IRQ. */
765*4882a593Smuzhiyun 	cal->fclk = devm_clk_get(&pdev->dev, "fck");
766*4882a593Smuzhiyun 	if (IS_ERR(cal->fclk)) {
767*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot get CAL fclk\n");
768*4882a593Smuzhiyun 		return PTR_ERR(cal->fclk);
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	ret = cal_init_camerarx_regmap(cal);
772*4882a593Smuzhiyun 	if (ret < 0)
773*4882a593Smuzhiyun 		return ret;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	cal->res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
776*4882a593Smuzhiyun 						"cal_top");
777*4882a593Smuzhiyun 	cal->base = devm_ioremap_resource(&pdev->dev, cal->res);
778*4882a593Smuzhiyun 	if (IS_ERR(cal->base))
779*4882a593Smuzhiyun 		return PTR_ERR(cal->base);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	cal_dbg(1, cal, "ioresource %s at %pa - %pa\n",
782*4882a593Smuzhiyun 		cal->res->name, &cal->res->start, &cal->res->end);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
785*4882a593Smuzhiyun 	cal_dbg(1, cal, "got irq# %d\n", irq);
786*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, irq, cal_irq, 0, CAL_MODULE_NAME,
787*4882a593Smuzhiyun 			       cal);
788*4882a593Smuzhiyun 	if (ret)
789*4882a593Smuzhiyun 		return ret;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	/* Read the revision and hardware info to verify hardware access. */
792*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
793*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(&pdev->dev);
794*4882a593Smuzhiyun 	if (ret)
795*4882a593Smuzhiyun 		goto error_pm_runtime;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	cal_get_hwinfo(cal);
798*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	/* Create CAMERARX PHYs. */
801*4882a593Smuzhiyun 	for (i = 0; i < cal->data->num_csi2_phy; ++i) {
802*4882a593Smuzhiyun 		cal->phy[i] = cal_camerarx_create(cal, i);
803*4882a593Smuzhiyun 		if (IS_ERR(cal->phy[i])) {
804*4882a593Smuzhiyun 			ret = PTR_ERR(cal->phy[i]);
805*4882a593Smuzhiyun 			cal->phy[i] = NULL;
806*4882a593Smuzhiyun 			goto error_camerarx;
807*4882a593Smuzhiyun 		}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 		if (cal->phy[i]->sensor_node)
810*4882a593Smuzhiyun 			connected = true;
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	if (!connected) {
814*4882a593Smuzhiyun 		cal_err(cal, "Neither port is configured, no point in staying up\n");
815*4882a593Smuzhiyun 		ret = -ENODEV;
816*4882a593Smuzhiyun 		goto error_camerarx;
817*4882a593Smuzhiyun 	}
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	/* Initialize the media device. */
820*4882a593Smuzhiyun 	ret = cal_media_init(cal);
821*4882a593Smuzhiyun 	if (ret < 0)
822*4882a593Smuzhiyun 		goto error_camerarx;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	/* Create contexts. */
825*4882a593Smuzhiyun 	for (i = 0; i < cal->data->num_csi2_phy; ++i) {
826*4882a593Smuzhiyun 		if (!cal->phy[i]->sensor_node)
827*4882a593Smuzhiyun 			continue;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 		cal->ctx[i] = cal_ctx_create(cal, i);
830*4882a593Smuzhiyun 		if (!cal->ctx[i]) {
831*4882a593Smuzhiyun 			cal_err(cal, "Failed to create context %u\n", i);
832*4882a593Smuzhiyun 			ret = -ENODEV;
833*4882a593Smuzhiyun 			goto error_context;
834*4882a593Smuzhiyun 		}
835*4882a593Smuzhiyun 	}
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	/* Register the media device. */
838*4882a593Smuzhiyun 	ret = cal_media_register(cal);
839*4882a593Smuzhiyun 	if (ret)
840*4882a593Smuzhiyun 		goto error_context;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	return 0;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun error_context:
845*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cal->ctx); i++) {
846*4882a593Smuzhiyun 		ctx = cal->ctx[i];
847*4882a593Smuzhiyun 		if (ctx)
848*4882a593Smuzhiyun 			cal_ctx_v4l2_cleanup(ctx);
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	cal_media_cleanup(cal);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun error_camerarx:
854*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cal->phy); i++)
855*4882a593Smuzhiyun 		cal_camerarx_destroy(cal->phy[i]);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun error_pm_runtime:
858*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	return ret;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
cal_remove(struct platform_device * pdev)863*4882a593Smuzhiyun static int cal_remove(struct platform_device *pdev)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	struct cal_dev *cal = platform_get_drvdata(pdev);
866*4882a593Smuzhiyun 	unsigned int i;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	cal_dbg(1, cal, "Removing %s\n", CAL_MODULE_NAME);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	pm_runtime_get_sync(&pdev->dev);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	cal_media_unregister(cal);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cal->phy); i++) {
875*4882a593Smuzhiyun 		if (cal->phy[i])
876*4882a593Smuzhiyun 			cal_camerarx_disable(cal->phy[i]);
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	cal_media_cleanup(cal);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cal->phy); i++)
882*4882a593Smuzhiyun 		cal_camerarx_destroy(cal->phy[i]);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
885*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	return 0;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun 
cal_runtime_resume(struct device * dev)890*4882a593Smuzhiyun static int cal_runtime_resume(struct device *dev)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct cal_dev *cal = dev_get_drvdata(dev);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (cal->data->flags & DRA72_CAL_PRE_ES2_LDO_DISABLE) {
895*4882a593Smuzhiyun 		/*
896*4882a593Smuzhiyun 		 * Apply errata on both port everytime we (re-)enable
897*4882a593Smuzhiyun 		 * the clock
898*4882a593Smuzhiyun 		 */
899*4882a593Smuzhiyun 		cal_camerarx_i913_errata(cal->phy[0]);
900*4882a593Smuzhiyun 		cal_camerarx_i913_errata(cal->phy[1]);
901*4882a593Smuzhiyun 	}
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	return 0;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun static const struct dev_pm_ops cal_pm_ops = {
907*4882a593Smuzhiyun 	.runtime_resume = cal_runtime_resume,
908*4882a593Smuzhiyun };
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun static struct platform_driver cal_pdrv = {
911*4882a593Smuzhiyun 	.probe		= cal_probe,
912*4882a593Smuzhiyun 	.remove		= cal_remove,
913*4882a593Smuzhiyun 	.driver		= {
914*4882a593Smuzhiyun 		.name	= CAL_MODULE_NAME,
915*4882a593Smuzhiyun 		.pm	= &cal_pm_ops,
916*4882a593Smuzhiyun 		.of_match_table = cal_of_match,
917*4882a593Smuzhiyun 	},
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun module_platform_driver(cal_pdrv);
921