1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Allwinner Deinterlace driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2019 Jernej Skrabec <jernej.skrabec@siol.net> 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef _SUN8I_DEINTERLACE_H_ 9*4882a593Smuzhiyun #define _SUN8I_DEINTERLACE_H_ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #include <media/v4l2-device.h> 12*4882a593Smuzhiyun #include <media/v4l2-mem2mem.h> 13*4882a593Smuzhiyun #include <media/videobuf2-v4l2.h> 14*4882a593Smuzhiyun #include <media/videobuf2-dma-contig.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include <linux/platform_device.h> 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define DEINTERLACE_NAME "sun8i-di" 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define DEINTERLACE_MOD_ENABLE 0x00 21*4882a593Smuzhiyun #define DEINTERLACE_MOD_ENABLE_EN BIT(0) 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define DEINTERLACE_FRM_CTRL 0x04 24*4882a593Smuzhiyun #define DEINTERLACE_FRM_CTRL_REG_READY BIT(0) 25*4882a593Smuzhiyun #define DEINTERLACE_FRM_CTRL_WB_EN BIT(2) 26*4882a593Smuzhiyun #define DEINTERLACE_FRM_CTRL_OUT_CTRL BIT(11) 27*4882a593Smuzhiyun #define DEINTERLACE_FRM_CTRL_START BIT(16) 28*4882a593Smuzhiyun #define DEINTERLACE_FRM_CTRL_COEF_ACCESS BIT(23) 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define DEINTERLACE_BYPASS 0x08 31*4882a593Smuzhiyun #define DEINTERLACE_BYPASS_CSC BIT(1) 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define DEINTERLACE_AGTH_SEL 0x0c 34*4882a593Smuzhiyun #define DEINTERLACE_AGTH_SEL_LINEBUF BIT(8) 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define DEINTERLACE_LINT_CTRL 0x10 37*4882a593Smuzhiyun #define DEINTERLACE_TRD_PRELUMA 0x1c 38*4882a593Smuzhiyun #define DEINTERLACE_BUF_ADDR0 0x20 39*4882a593Smuzhiyun #define DEINTERLACE_BUF_ADDR1 0x24 40*4882a593Smuzhiyun #define DEINTERLACE_BUF_ADDR2 0x28 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define DEINTERLACE_FIELD_CTRL 0x2c 43*4882a593Smuzhiyun #define DEINTERLACE_FIELD_CTRL_FIELD_CNT(v) ((v) & 0xff) 44*4882a593Smuzhiyun #define DEINTERLACE_FIELD_CTRL_FIELD_CNT_MSK (0xff) 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define DEINTERLACE_TB_OFFSET0 0x30 47*4882a593Smuzhiyun #define DEINTERLACE_TB_OFFSET1 0x34 48*4882a593Smuzhiyun #define DEINTERLACE_TB_OFFSET2 0x38 49*4882a593Smuzhiyun #define DEINTERLACE_TRD_PRECHROMA 0x3c 50*4882a593Smuzhiyun #define DEINTERLACE_LINE_STRIDE0 0x40 51*4882a593Smuzhiyun #define DEINTERLACE_LINE_STRIDE1 0x44 52*4882a593Smuzhiyun #define DEINTERLACE_LINE_STRIDE2 0x48 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define DEINTERLACE_IN_FMT 0x4c 55*4882a593Smuzhiyun #define DEINTERLACE_IN_FMT_PS(v) ((v) & 3) 56*4882a593Smuzhiyun #define DEINTERLACE_IN_FMT_FMT(v) (((v) & 7) << 4) 57*4882a593Smuzhiyun #define DEINTERLACE_IN_FMT_MOD(v) (((v) & 7) << 8) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define DEINTERLACE_WB_ADDR0 0x50 60*4882a593Smuzhiyun #define DEINTERLACE_WB_ADDR1 0x54 61*4882a593Smuzhiyun #define DEINTERLACE_WB_ADDR2 0x58 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define DEINTERLACE_OUT_FMT 0x5c 64*4882a593Smuzhiyun #define DEINTERLACE_OUT_FMT_FMT(v) ((v) & 0xf) 65*4882a593Smuzhiyun #define DEINTERLACE_OUT_FMT_PS(v) (((v) & 3) << 5) 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define DEINTERLACE_INT_ENABLE 0x60 68*4882a593Smuzhiyun #define DEINTERLACE_INT_ENABLE_WB_EN BIT(7) 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define DEINTERLACE_INT_STATUS 0x64 71*4882a593Smuzhiyun #define DEINTERLACE_INT_STATUS_WRITEBACK BIT(7) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define DEINTERLACE_STATUS 0x68 74*4882a593Smuzhiyun #define DEINTERLACE_STATUS_COEF_STATUS BIT(11) 75*4882a593Smuzhiyun #define DEINTERLACE_STATUS_WB_ERROR BIT(12) 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define DEINTERLACE_CSC_COEF 0x70 /* 12 registers */ 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define DEINTERLACE_CTRL 0xa0 80*4882a593Smuzhiyun #define DEINTERLACE_CTRL_EN BIT(0) 81*4882a593Smuzhiyun #define DEINTERLACE_CTRL_FLAG_OUT_EN BIT(8) 82*4882a593Smuzhiyun #define DEINTERLACE_CTRL_MODE_PASSTROUGH (0 << 16) 83*4882a593Smuzhiyun #define DEINTERLACE_CTRL_MODE_WEAVE (1 << 16) 84*4882a593Smuzhiyun #define DEINTERLACE_CTRL_MODE_BOB (2 << 16) 85*4882a593Smuzhiyun #define DEINTERLACE_CTRL_MODE_MIXED (3 << 16) 86*4882a593Smuzhiyun #define DEINTERLACE_CTRL_DIAG_INTP_EN BIT(24) 87*4882a593Smuzhiyun #define DEINTERLACE_CTRL_TEMP_DIFF_EN BIT(25) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define DEINTERLACE_DIAG_INTP 0xa4 90*4882a593Smuzhiyun #define DEINTERLACE_DIAG_INTP_TH0(v) ((v) & 0x7f) 91*4882a593Smuzhiyun #define DEINTERLACE_DIAG_INTP_TH0_MSK (0x7f) 92*4882a593Smuzhiyun #define DEINTERLACE_DIAG_INTP_TH1(v) (((v) & 0x7f) << 8) 93*4882a593Smuzhiyun #define DEINTERLACE_DIAG_INTP_TH1_MSK (0x7f << 8) 94*4882a593Smuzhiyun #define DEINTERLACE_DIAG_INTP_TH3(v) (((v) & 0xff) << 24) 95*4882a593Smuzhiyun #define DEINTERLACE_DIAG_INTP_TH3_MSK (0xff << 24) 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define DEINTERLACE_TEMP_DIFF 0xa8 98*4882a593Smuzhiyun #define DEINTERLACE_TEMP_DIFF_SAD_CENTRAL_TH(v) ((v) & 0x7f) 99*4882a593Smuzhiyun #define DEINTERLACE_TEMP_DIFF_SAD_CENTRAL_TH_MSK (0x7f) 100*4882a593Smuzhiyun #define DEINTERLACE_TEMP_DIFF_AMBIGUITY_TH(v) (((v) & 0x7f) << 8) 101*4882a593Smuzhiyun #define DEINTERLACE_TEMP_DIFF_AMBIGUITY_TH_MSK (0x7f << 8) 102*4882a593Smuzhiyun #define DEINTERLACE_TEMP_DIFF_DIRECT_DITHER_TH(v) (((v) & 0x7ff) << 16) 103*4882a593Smuzhiyun #define DEINTERLACE_TEMP_DIFF_DIRECT_DITHER_TH_MSK (0x7ff << 16) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define DEINTERLACE_LUMA_TH 0xac 106*4882a593Smuzhiyun #define DEINTERLACE_LUMA_TH_MIN_LUMA(v) ((v) & 0xff) 107*4882a593Smuzhiyun #define DEINTERLACE_LUMA_TH_MIN_LUMA_MSK (0xff) 108*4882a593Smuzhiyun #define DEINTERLACE_LUMA_TH_MAX_LUMA(v) (((v) & 0xff) << 8) 109*4882a593Smuzhiyun #define DEINTERLACE_LUMA_TH_MAX_LUMA_MSK (0xff << 8) 110*4882a593Smuzhiyun #define DEINTERLACE_LUMA_TH_AVG_LUMA_SHIFT(v) (((v) & 0xff) << 16) 111*4882a593Smuzhiyun #define DEINTERLACE_LUMA_TH_AVG_LUMA_SHIFT_MSK (0xff << 16) 112*4882a593Smuzhiyun #define DEINTERLACE_LUMA_TH_PIXEL_STATIC(v) (((v) & 3) << 24) 113*4882a593Smuzhiyun #define DEINTERLACE_LUMA_TH_PIXEL_STATIC_MSK (3 << 24) 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #define DEINTERLACE_SPAT_COMP 0xb0 116*4882a593Smuzhiyun #define DEINTERLACE_SPAT_COMP_TH2(v) ((v) & 0xff) 117*4882a593Smuzhiyun #define DEINTERLACE_SPAT_COMP_TH2_MSK (0xff) 118*4882a593Smuzhiyun #define DEINTERLACE_SPAT_COMP_TH3(v) (((v) & 0xff) << 16) 119*4882a593Smuzhiyun #define DEINTERLACE_SPAT_COMP_TH3_MSK (0xff << 16) 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define DEINTERLACE_CHROMA_DIFF 0xb4 122*4882a593Smuzhiyun #define DEINTERLACE_CHROMA_DIFF_TH(v) ((v) & 0xff) 123*4882a593Smuzhiyun #define DEINTERLACE_CHROMA_DIFF_TH_MSK (0xff) 124*4882a593Smuzhiyun #define DEINTERLACE_CHROMA_DIFF_LUMA(v) (((v) & 0x3f) << 16) 125*4882a593Smuzhiyun #define DEINTERLACE_CHROMA_DIFF_LUMA_MSK (0x3f << 16) 126*4882a593Smuzhiyun #define DEINTERLACE_CHROMA_DIFF_CHROMA(v) (((v) & 0x3f) << 24) 127*4882a593Smuzhiyun #define DEINTERLACE_CHROMA_DIFF_CHROMA_MSK (0x3f << 24) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define DEINTERLACE_PRELUMA 0xb8 130*4882a593Smuzhiyun #define DEINTERLACE_PRECHROMA 0xbc 131*4882a593Smuzhiyun #define DEINTERLACE_TILE_FLAG0 0xc0 132*4882a593Smuzhiyun #define DEINTERLACE_TILE_FLAG1 0xc4 133*4882a593Smuzhiyun #define DEINTERLACE_FLAG_LINE_STRIDE 0xc8 134*4882a593Smuzhiyun #define DEINTERLACE_FLAG_SEQ 0xcc 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define DEINTERLACE_WB_LINE_STRIDE_CTRL 0xd0 137*4882a593Smuzhiyun #define DEINTERLACE_WB_LINE_STRIDE_CTRL_EN BIT(0) 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define DEINTERLACE_WB_LINE_STRIDE0 0xd4 140*4882a593Smuzhiyun #define DEINTERLACE_WB_LINE_STRIDE1 0xd8 141*4882a593Smuzhiyun #define DEINTERLACE_WB_LINE_STRIDE2 0xdc 142*4882a593Smuzhiyun #define DEINTERLACE_TRD_CTRL 0xe0 143*4882a593Smuzhiyun #define DEINTERLACE_TRD_BUF_ADDR0 0xe4 144*4882a593Smuzhiyun #define DEINTERLACE_TRD_BUF_ADDR1 0xe8 145*4882a593Smuzhiyun #define DEINTERLACE_TRD_BUF_ADDR2 0xec 146*4882a593Smuzhiyun #define DEINTERLACE_TRD_TB_OFF0 0xf0 147*4882a593Smuzhiyun #define DEINTERLACE_TRD_TB_OFF1 0xf4 148*4882a593Smuzhiyun #define DEINTERLACE_TRD_TB_OFF2 0xf8 149*4882a593Smuzhiyun #define DEINTERLACE_TRD_WB_STRIDE 0xfc 150*4882a593Smuzhiyun #define DEINTERLACE_CH0_IN_SIZE 0x100 151*4882a593Smuzhiyun #define DEINTERLACE_CH0_OUT_SIZE 0x104 152*4882a593Smuzhiyun #define DEINTERLACE_CH0_HORZ_FACT 0x108 153*4882a593Smuzhiyun #define DEINTERLACE_CH0_VERT_FACT 0x10c 154*4882a593Smuzhiyun #define DEINTERLACE_CH0_HORZ_PHASE 0x110 155*4882a593Smuzhiyun #define DEINTERLACE_CH0_VERT_PHASE0 0x114 156*4882a593Smuzhiyun #define DEINTERLACE_CH0_VERT_PHASE1 0x118 157*4882a593Smuzhiyun #define DEINTERLACE_CH0_HORZ_TAP0 0x120 158*4882a593Smuzhiyun #define DEINTERLACE_CH0_HORZ_TAP1 0x124 159*4882a593Smuzhiyun #define DEINTERLACE_CH0_VERT_TAP 0x128 160*4882a593Smuzhiyun #define DEINTERLACE_CH1_IN_SIZE 0x200 161*4882a593Smuzhiyun #define DEINTERLACE_CH1_OUT_SIZE 0x204 162*4882a593Smuzhiyun #define DEINTERLACE_CH1_HORZ_FACT 0x208 163*4882a593Smuzhiyun #define DEINTERLACE_CH1_VERT_FACT 0x20c 164*4882a593Smuzhiyun #define DEINTERLACE_CH1_HORZ_PHASE 0x210 165*4882a593Smuzhiyun #define DEINTERLACE_CH1_VERT_PHASE0 0x214 166*4882a593Smuzhiyun #define DEINTERLACE_CH1_VERT_PHASE1 0x218 167*4882a593Smuzhiyun #define DEINTERLACE_CH1_HORZ_TAP0 0x220 168*4882a593Smuzhiyun #define DEINTERLACE_CH1_HORZ_TAP1 0x224 169*4882a593Smuzhiyun #define DEINTERLACE_CH1_VERT_TAP 0x228 170*4882a593Smuzhiyun #define DEINTERLACE_CH0_HORZ_COEF0 0x400 /* 32 registers */ 171*4882a593Smuzhiyun #define DEINTERLACE_CH0_HORZ_COEF1 0x480 /* 32 registers */ 172*4882a593Smuzhiyun #define DEINTERLACE_CH0_VERT_COEF 0x500 /* 32 registers */ 173*4882a593Smuzhiyun #define DEINTERLACE_CH1_HORZ_COEF0 0x600 /* 32 registers */ 174*4882a593Smuzhiyun #define DEINTERLACE_CH1_HORZ_COEF1 0x680 /* 32 registers */ 175*4882a593Smuzhiyun #define DEINTERLACE_CH1_VERT_COEF 0x700 /* 32 registers */ 176*4882a593Smuzhiyun #define DEINTERLACE_CH3_HORZ_COEF0 0x800 /* 32 registers */ 177*4882a593Smuzhiyun #define DEINTERLACE_CH3_HORZ_COEF1 0x880 /* 32 registers */ 178*4882a593Smuzhiyun #define DEINTERLACE_CH3_VERT_COEF 0x900 /* 32 registers */ 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun #define DEINTERLACE_MIN_WIDTH 2U 181*4882a593Smuzhiyun #define DEINTERLACE_MIN_HEIGHT 2U 182*4882a593Smuzhiyun #define DEINTERLACE_MAX_WIDTH 2048U 183*4882a593Smuzhiyun #define DEINTERLACE_MAX_HEIGHT 1100U 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define DEINTERLACE_MODE_UV_COMBINED 2 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define DEINTERLACE_IN_FMT_YUV420 2 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define DEINTERLACE_OUT_FMT_YUV420SP 13 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define DEINTERLACE_PS_UVUV 0 192*4882a593Smuzhiyun #define DEINTERLACE_PS_VUVU 1 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #define DEINTERLACE_IDENTITY_COEF 0x4000 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define DEINTERLACE_SIZE(w, h) (((h) - 1) << 16 | ((w) - 1)) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun struct deinterlace_ctx { 199*4882a593Smuzhiyun struct v4l2_fh fh; 200*4882a593Smuzhiyun struct deinterlace_dev *dev; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun struct v4l2_pix_format src_fmt; 203*4882a593Smuzhiyun struct v4l2_pix_format dst_fmt; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun void *flag1_buf; 206*4882a593Smuzhiyun dma_addr_t flag1_buf_dma; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun void *flag2_buf; 209*4882a593Smuzhiyun dma_addr_t flag2_buf_dma; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun struct vb2_v4l2_buffer *prev; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun unsigned int first_field; 214*4882a593Smuzhiyun unsigned int field; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun int aborting; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun struct deinterlace_dev { 220*4882a593Smuzhiyun struct v4l2_device v4l2_dev; 221*4882a593Smuzhiyun struct video_device vfd; 222*4882a593Smuzhiyun struct device *dev; 223*4882a593Smuzhiyun struct v4l2_m2m_dev *m2m_dev; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* Device file mutex */ 226*4882a593Smuzhiyun struct mutex dev_mutex; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun void __iomem *base; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun struct clk *bus_clk; 231*4882a593Smuzhiyun struct clk *mod_clk; 232*4882a593Smuzhiyun struct clk *ram_clk; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun struct reset_control *rstc; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun #endif 238