xref: /OK3568_Linux_fs/kernel/drivers/media/platform/sti/bdisp/bdisp-reg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics SA 2014
4*4882a593Smuzhiyun  * Authors: Fabien Dessenne <fabien.dessenne@st.com> for STMicroelectronics.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun struct bdisp_node {
8*4882a593Smuzhiyun 	/* 0 - General */
9*4882a593Smuzhiyun 	u32 nip;
10*4882a593Smuzhiyun 	u32 cic;
11*4882a593Smuzhiyun 	u32 ins;
12*4882a593Smuzhiyun 	u32 ack;
13*4882a593Smuzhiyun 	/* 1 - Target */
14*4882a593Smuzhiyun 	u32 tba;
15*4882a593Smuzhiyun 	u32 tty;
16*4882a593Smuzhiyun 	u32 txy;
17*4882a593Smuzhiyun 	u32 tsz;
18*4882a593Smuzhiyun 	/* 2 - Color Fill */
19*4882a593Smuzhiyun 	u32 s1cf;
20*4882a593Smuzhiyun 	u32 s2cf;
21*4882a593Smuzhiyun 	/* 3 - Source 1 */
22*4882a593Smuzhiyun 	u32 s1ba;
23*4882a593Smuzhiyun 	u32 s1ty;
24*4882a593Smuzhiyun 	u32 s1xy;
25*4882a593Smuzhiyun 	u32 s1sz_tsz;
26*4882a593Smuzhiyun 	/* 4 - Source 2 */
27*4882a593Smuzhiyun 	u32 s2ba;
28*4882a593Smuzhiyun 	u32 s2ty;
29*4882a593Smuzhiyun 	u32 s2xy;
30*4882a593Smuzhiyun 	u32 s2sz;
31*4882a593Smuzhiyun 	/* 5 - Source 3 */
32*4882a593Smuzhiyun 	u32 s3ba;
33*4882a593Smuzhiyun 	u32 s3ty;
34*4882a593Smuzhiyun 	u32 s3xy;
35*4882a593Smuzhiyun 	u32 s3sz;
36*4882a593Smuzhiyun 	/* 6 - Clipping */
37*4882a593Smuzhiyun 	u32 cwo;
38*4882a593Smuzhiyun 	u32 cws;
39*4882a593Smuzhiyun 	/* 7 - CLUT */
40*4882a593Smuzhiyun 	u32 cco;
41*4882a593Smuzhiyun 	u32 cml;
42*4882a593Smuzhiyun 	/* 8 - Filter & Mask */
43*4882a593Smuzhiyun 	u32 fctl;
44*4882a593Smuzhiyun 	u32 pmk;
45*4882a593Smuzhiyun 	/* 9 - Chroma Filter */
46*4882a593Smuzhiyun 	u32 rsf;
47*4882a593Smuzhiyun 	u32 rzi;
48*4882a593Smuzhiyun 	u32 hfp;
49*4882a593Smuzhiyun 	u32 vfp;
50*4882a593Smuzhiyun 	/* 10 - Luma Filter */
51*4882a593Smuzhiyun 	u32 y_rsf;
52*4882a593Smuzhiyun 	u32 y_rzi;
53*4882a593Smuzhiyun 	u32 y_hfp;
54*4882a593Smuzhiyun 	u32 y_vfp;
55*4882a593Smuzhiyun 	/* 11 - Flicker */
56*4882a593Smuzhiyun 	u32 ff0;
57*4882a593Smuzhiyun 	u32 ff1;
58*4882a593Smuzhiyun 	u32 ff2;
59*4882a593Smuzhiyun 	u32 ff3;
60*4882a593Smuzhiyun 	/* 12 - Color Key */
61*4882a593Smuzhiyun 	u32 key1;
62*4882a593Smuzhiyun 	u32 key2;
63*4882a593Smuzhiyun 	/* 14 - Static Address & User */
64*4882a593Smuzhiyun 	u32 sar;
65*4882a593Smuzhiyun 	u32 usr;
66*4882a593Smuzhiyun 	/* 15 - Input Versatile Matrix */
67*4882a593Smuzhiyun 	u32 ivmx0;
68*4882a593Smuzhiyun 	u32 ivmx1;
69*4882a593Smuzhiyun 	u32 ivmx2;
70*4882a593Smuzhiyun 	u32 ivmx3;
71*4882a593Smuzhiyun 	/* 16 - Output Versatile Matrix */
72*4882a593Smuzhiyun 	u32 ovmx0;
73*4882a593Smuzhiyun 	u32 ovmx1;
74*4882a593Smuzhiyun 	u32 ovmx2;
75*4882a593Smuzhiyun 	u32 ovmx3;
76*4882a593Smuzhiyun 	/* 17 - Pace */
77*4882a593Smuzhiyun 	u32 pace;
78*4882a593Smuzhiyun 	/* 18 - VC1R & DEI */
79*4882a593Smuzhiyun 	u32 vc1r;
80*4882a593Smuzhiyun 	u32 dei;
81*4882a593Smuzhiyun 	/* 19 - Gradient Fill */
82*4882a593Smuzhiyun 	u32 hgf;
83*4882a593Smuzhiyun 	u32 vgf;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* HW registers : static */
87*4882a593Smuzhiyun #define BLT_CTL                 0x0A00
88*4882a593Smuzhiyun #define BLT_ITS                 0x0A04
89*4882a593Smuzhiyun #define BLT_STA1                0x0A08
90*4882a593Smuzhiyun #define BLT_AQ1_CTL             0x0A60
91*4882a593Smuzhiyun #define BLT_AQ1_IP              0x0A64
92*4882a593Smuzhiyun #define BLT_AQ1_LNA             0x0A68
93*4882a593Smuzhiyun #define BLT_AQ1_STA             0x0A6C
94*4882a593Smuzhiyun #define BLT_ITM0                0x0AD0
95*4882a593Smuzhiyun /* HW registers : plugs */
96*4882a593Smuzhiyun #define BLT_PLUGS1_OP2          0x0B04
97*4882a593Smuzhiyun #define BLT_PLUGS1_CHZ          0x0B08
98*4882a593Smuzhiyun #define BLT_PLUGS1_MSZ          0x0B0C
99*4882a593Smuzhiyun #define BLT_PLUGS1_PGZ          0x0B10
100*4882a593Smuzhiyun #define BLT_PLUGS2_OP2          0x0B24
101*4882a593Smuzhiyun #define BLT_PLUGS2_CHZ          0x0B28
102*4882a593Smuzhiyun #define BLT_PLUGS2_MSZ          0x0B2C
103*4882a593Smuzhiyun #define BLT_PLUGS2_PGZ          0x0B30
104*4882a593Smuzhiyun #define BLT_PLUGS3_OP2          0x0B44
105*4882a593Smuzhiyun #define BLT_PLUGS3_CHZ          0x0B48
106*4882a593Smuzhiyun #define BLT_PLUGS3_MSZ          0x0B4C
107*4882a593Smuzhiyun #define BLT_PLUGS3_PGZ          0x0B50
108*4882a593Smuzhiyun #define BLT_PLUGT_OP2           0x0B84
109*4882a593Smuzhiyun #define BLT_PLUGT_CHZ           0x0B88
110*4882a593Smuzhiyun #define BLT_PLUGT_MSZ           0x0B8C
111*4882a593Smuzhiyun #define BLT_PLUGT_PGZ           0x0B90
112*4882a593Smuzhiyun /* HW registers : node */
113*4882a593Smuzhiyun #define BLT_NIP                 0x0C00
114*4882a593Smuzhiyun #define BLT_CIC                 0x0C04
115*4882a593Smuzhiyun #define BLT_INS                 0x0C08
116*4882a593Smuzhiyun #define BLT_ACK                 0x0C0C
117*4882a593Smuzhiyun #define BLT_TBA                 0x0C10
118*4882a593Smuzhiyun #define BLT_TTY                 0x0C14
119*4882a593Smuzhiyun #define BLT_TXY                 0x0C18
120*4882a593Smuzhiyun #define BLT_TSZ                 0x0C1C
121*4882a593Smuzhiyun #define BLT_S1BA                0x0C28
122*4882a593Smuzhiyun #define BLT_S1TY                0x0C2C
123*4882a593Smuzhiyun #define BLT_S1XY                0x0C30
124*4882a593Smuzhiyun #define BLT_S2BA                0x0C38
125*4882a593Smuzhiyun #define BLT_S2TY                0x0C3C
126*4882a593Smuzhiyun #define BLT_S2XY                0x0C40
127*4882a593Smuzhiyun #define BLT_S2SZ                0x0C44
128*4882a593Smuzhiyun #define BLT_S3BA                0x0C48
129*4882a593Smuzhiyun #define BLT_S3TY                0x0C4C
130*4882a593Smuzhiyun #define BLT_S3XY                0x0C50
131*4882a593Smuzhiyun #define BLT_S3SZ                0x0C54
132*4882a593Smuzhiyun #define BLT_FCTL                0x0C68
133*4882a593Smuzhiyun #define BLT_RSF                 0x0C70
134*4882a593Smuzhiyun #define BLT_RZI                 0x0C74
135*4882a593Smuzhiyun #define BLT_HFP                 0x0C78
136*4882a593Smuzhiyun #define BLT_VFP                 0x0C7C
137*4882a593Smuzhiyun #define BLT_Y_RSF               0x0C80
138*4882a593Smuzhiyun #define BLT_Y_RZI               0x0C84
139*4882a593Smuzhiyun #define BLT_Y_HFP               0x0C88
140*4882a593Smuzhiyun #define BLT_Y_VFP               0x0C8C
141*4882a593Smuzhiyun #define BLT_IVMX0               0x0CC0
142*4882a593Smuzhiyun #define BLT_IVMX1               0x0CC4
143*4882a593Smuzhiyun #define BLT_IVMX2               0x0CC8
144*4882a593Smuzhiyun #define BLT_IVMX3               0x0CCC
145*4882a593Smuzhiyun #define BLT_OVMX0               0x0CD0
146*4882a593Smuzhiyun #define BLT_OVMX1               0x0CD4
147*4882a593Smuzhiyun #define BLT_OVMX2               0x0CD8
148*4882a593Smuzhiyun #define BLT_OVMX3               0x0CDC
149*4882a593Smuzhiyun #define BLT_DEI                 0x0CEC
150*4882a593Smuzhiyun /* HW registers : filters */
151*4882a593Smuzhiyun #define BLT_HFC_N               0x0D00
152*4882a593Smuzhiyun #define BLT_VFC_N               0x0D90
153*4882a593Smuzhiyun #define BLT_Y_HFC_N             0x0E00
154*4882a593Smuzhiyun #define BLT_Y_VFC_N             0x0E90
155*4882a593Smuzhiyun #define BLT_NB_H_COEF           16
156*4882a593Smuzhiyun #define BLT_NB_V_COEF           10
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* Registers values */
159*4882a593Smuzhiyun #define BLT_CTL_RESET           BIT(31)         /* Global soft reset */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define BLT_ITS_AQ1_LNA         BIT(12)         /* AQ1 LNA reached */
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define BLT_STA1_IDLE           BIT(0)          /* BDISP idle */
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define BLT_AQ1_CTL_CFG         0x80400003      /* Enable, P3, LNA reached */
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define BLT_INS_S1_MASK         (BIT(0) | BIT(1) | BIT(2))
168*4882a593Smuzhiyun #define BLT_INS_S1_OFF          0x00000000      /* src1 disabled */
169*4882a593Smuzhiyun #define BLT_INS_S1_MEM          0x00000001      /* src1 fetched from memory */
170*4882a593Smuzhiyun #define BLT_INS_S1_CF           0x00000003      /* src1 color fill */
171*4882a593Smuzhiyun #define BLT_INS_S1_COPY         0x00000004      /* src1 direct copy */
172*4882a593Smuzhiyun #define BLT_INS_S1_FILL         0x00000007      /* src1 firect fill */
173*4882a593Smuzhiyun #define BLT_INS_S2_MASK         (BIT(3) | BIT(4))
174*4882a593Smuzhiyun #define BLT_INS_S2_OFF          0x00000000      /* src2 disabled */
175*4882a593Smuzhiyun #define BLT_INS_S2_MEM          0x00000008      /* src2 fetched from memory */
176*4882a593Smuzhiyun #define BLT_INS_S2_CF           0x00000018      /* src2 color fill */
177*4882a593Smuzhiyun #define BLT_INS_S3_MASK         BIT(5)
178*4882a593Smuzhiyun #define BLT_INS_S3_OFF          0x00000000      /* src3 disabled */
179*4882a593Smuzhiyun #define BLT_INS_S3_MEM          0x00000020      /* src3 fetched from memory */
180*4882a593Smuzhiyun #define BLT_INS_IVMX            BIT(6)          /* Input versatile matrix */
181*4882a593Smuzhiyun #define BLT_INS_CLUT            BIT(7)          /* Color Look Up Table */
182*4882a593Smuzhiyun #define BLT_INS_SCALE           BIT(8)          /* Scaling */
183*4882a593Smuzhiyun #define BLT_INS_FLICK           BIT(9)          /* Flicker filter */
184*4882a593Smuzhiyun #define BLT_INS_CLIP            BIT(10)         /* Clipping */
185*4882a593Smuzhiyun #define BLT_INS_CKEY            BIT(11)         /* Color key */
186*4882a593Smuzhiyun #define BLT_INS_OVMX            BIT(12)         /* Output versatile matrix */
187*4882a593Smuzhiyun #define BLT_INS_DEI             BIT(13)         /* Deinterlace */
188*4882a593Smuzhiyun #define BLT_INS_PMASK           BIT(14)         /* Plane mask */
189*4882a593Smuzhiyun #define BLT_INS_VC1R            BIT(17)         /* VC1 Range mapping */
190*4882a593Smuzhiyun #define BLT_INS_ROTATE          BIT(18)         /* Rotation */
191*4882a593Smuzhiyun #define BLT_INS_GRAD            BIT(19)         /* Gradient fill */
192*4882a593Smuzhiyun #define BLT_INS_AQLOCK          BIT(29)         /* AQ lock */
193*4882a593Smuzhiyun #define BLT_INS_PACE            BIT(30)         /* Pace down */
194*4882a593Smuzhiyun #define BLT_INS_IRQ             BIT(31)         /* Raise IRQ when node done */
195*4882a593Smuzhiyun #define BLT_CIC_ALL_GRP         0x000FDFFC      /* all valid groups present */
196*4882a593Smuzhiyun #define BLT_ACK_BYPASS_S2S3     0x00000007      /* Bypass src2 and src3 */
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define BLT_TTY_COL_SHIFT       16              /* Color format */
199*4882a593Smuzhiyun #define BLT_TTY_COL_MASK        0x001F0000      /* Color format mask */
200*4882a593Smuzhiyun #define BLT_TTY_ALPHA_R         BIT(21)         /* Alpha range */
201*4882a593Smuzhiyun #define BLT_TTY_CR_NOT_CB       BIT(22)         /* CR not Cb */
202*4882a593Smuzhiyun #define BLT_TTY_MB              BIT(23)         /* MB frame / field*/
203*4882a593Smuzhiyun #define BLT_TTY_HSO             BIT(24)         /* H scan order */
204*4882a593Smuzhiyun #define BLT_TTY_VSO             BIT(25)         /* V scan order */
205*4882a593Smuzhiyun #define BLT_TTY_DITHER          BIT(26)         /* Dithering */
206*4882a593Smuzhiyun #define BLT_TTY_CHROMA          BIT(27)         /* Write chroma / luma */
207*4882a593Smuzhiyun #define BLT_TTY_BIG_END         BIT(30)         /* Big endianness */
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define BLT_S1TY_A1_SUBSET      BIT(22)         /* A1 subset */
210*4882a593Smuzhiyun #define BLT_S1TY_CHROMA_EXT     BIT(26)         /* Chroma Extended */
211*4882a593Smuzhiyun #define BTL_S1TY_SUBBYTE        BIT(28)         /* Sub-byte fmt, pixel order */
212*4882a593Smuzhiyun #define BLT_S1TY_RGB_EXP        BIT(29)         /* RGB expansion mode */
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define BLT_S2TY_A1_SUBSET      BIT(22)         /* A1 subset */
215*4882a593Smuzhiyun #define BLT_S2TY_CHROMA_EXT     BIT(26)         /* Chroma Extended */
216*4882a593Smuzhiyun #define BTL_S2TY_SUBBYTE        BIT(28)         /* Sub-byte fmt, pixel order */
217*4882a593Smuzhiyun #define BLT_S2TY_RGB_EXP        BIT(29)         /* RGB expansion mode */
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define BLT_S3TY_BLANK_ACC      BIT(26)         /* Blank access */
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define BLT_FCTL_HV_SCALE       0x00000055      /* H/V resize + color filter */
222*4882a593Smuzhiyun #define BLT_FCTL_Y_HV_SCALE     0x33000000      /* Luma version */
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define BLT_FCTL_HV_SAMPLE      0x00000044      /* H/V resize */
225*4882a593Smuzhiyun #define BLT_FCTL_Y_HV_SAMPLE    0x22000000      /* Luma version */
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define BLT_RZI_DEFAULT         0x20003000      /* H/VNB_repeat = 3/2 */
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* Color format */
230*4882a593Smuzhiyun #define BDISP_RGB565            0x00            /* RGB565 */
231*4882a593Smuzhiyun #define BDISP_RGB888            0x01            /* RGB888 */
232*4882a593Smuzhiyun #define BDISP_XRGB8888          0x02            /* RGB888_32 */
233*4882a593Smuzhiyun #define BDISP_ARGB8888          0x05            /* ARGB888 */
234*4882a593Smuzhiyun #define BDISP_NV12              0x16            /* YCbCr42x R2B */
235*4882a593Smuzhiyun #define BDISP_YUV_3B            0x1E            /* YUV (3 buffer) */
236