xref: /OK3568_Linux_fs/kernel/drivers/media/platform/s5p-mfc/s5p_mfc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Samsung S5P Multi Format Codec v 5.1
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun  * Kamil Debski, <k.debski@samsung.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/sched.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/videodev2.h>
18*4882a593Smuzhiyun #include <media/v4l2-event.h>
19*4882a593Smuzhiyun #include <linux/workqueue.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/of_device.h>
22*4882a593Smuzhiyun #include <linux/of_reserved_mem.h>
23*4882a593Smuzhiyun #include <media/videobuf2-v4l2.h>
24*4882a593Smuzhiyun #include "s5p_mfc_common.h"
25*4882a593Smuzhiyun #include "s5p_mfc_ctrl.h"
26*4882a593Smuzhiyun #include "s5p_mfc_debug.h"
27*4882a593Smuzhiyun #include "s5p_mfc_dec.h"
28*4882a593Smuzhiyun #include "s5p_mfc_enc.h"
29*4882a593Smuzhiyun #include "s5p_mfc_intr.h"
30*4882a593Smuzhiyun #include "s5p_mfc_iommu.h"
31*4882a593Smuzhiyun #include "s5p_mfc_opr.h"
32*4882a593Smuzhiyun #include "s5p_mfc_cmd.h"
33*4882a593Smuzhiyun #include "s5p_mfc_pm.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define S5P_MFC_DEC_NAME	"s5p-mfc-dec"
36*4882a593Smuzhiyun #define S5P_MFC_ENC_NAME	"s5p-mfc-enc"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun int mfc_debug_level;
39*4882a593Smuzhiyun module_param_named(debug, mfc_debug_level, int, S_IRUGO | S_IWUSR);
40*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug level - higher value produces more verbose messages");
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static char *mfc_mem_size;
43*4882a593Smuzhiyun module_param_named(mem, mfc_mem_size, charp, 0644);
44*4882a593Smuzhiyun MODULE_PARM_DESC(mem, "Preallocated memory size for the firmware and context buffers");
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* Helper functions for interrupt processing */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* Remove from hw execution round robin */
clear_work_bit(struct s5p_mfc_ctx * ctx)49*4882a593Smuzhiyun void clear_work_bit(struct s5p_mfc_ctx *ctx)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = ctx->dev;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	spin_lock(&dev->condlock);
54*4882a593Smuzhiyun 	__clear_bit(ctx->num, &dev->ctx_work_bits);
55*4882a593Smuzhiyun 	spin_unlock(&dev->condlock);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* Add to hw execution round robin */
set_work_bit(struct s5p_mfc_ctx * ctx)59*4882a593Smuzhiyun void set_work_bit(struct s5p_mfc_ctx *ctx)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = ctx->dev;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	spin_lock(&dev->condlock);
64*4882a593Smuzhiyun 	__set_bit(ctx->num, &dev->ctx_work_bits);
65*4882a593Smuzhiyun 	spin_unlock(&dev->condlock);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Remove from hw execution round robin */
clear_work_bit_irqsave(struct s5p_mfc_ctx * ctx)69*4882a593Smuzhiyun void clear_work_bit_irqsave(struct s5p_mfc_ctx *ctx)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = ctx->dev;
72*4882a593Smuzhiyun 	unsigned long flags;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->condlock, flags);
75*4882a593Smuzhiyun 	__clear_bit(ctx->num, &dev->ctx_work_bits);
76*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->condlock, flags);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* Add to hw execution round robin */
set_work_bit_irqsave(struct s5p_mfc_ctx * ctx)80*4882a593Smuzhiyun void set_work_bit_irqsave(struct s5p_mfc_ctx *ctx)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = ctx->dev;
83*4882a593Smuzhiyun 	unsigned long flags;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->condlock, flags);
86*4882a593Smuzhiyun 	__set_bit(ctx->num, &dev->ctx_work_bits);
87*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->condlock, flags);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
s5p_mfc_get_new_ctx(struct s5p_mfc_dev * dev)90*4882a593Smuzhiyun int s5p_mfc_get_new_ctx(struct s5p_mfc_dev *dev)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	unsigned long flags;
93*4882a593Smuzhiyun 	int ctx;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->condlock, flags);
96*4882a593Smuzhiyun 	ctx = dev->curr_ctx;
97*4882a593Smuzhiyun 	do {
98*4882a593Smuzhiyun 		ctx = (ctx + 1) % MFC_NUM_CONTEXTS;
99*4882a593Smuzhiyun 		if (ctx == dev->curr_ctx) {
100*4882a593Smuzhiyun 			if (!test_bit(ctx, &dev->ctx_work_bits))
101*4882a593Smuzhiyun 				ctx = -EAGAIN;
102*4882a593Smuzhiyun 			break;
103*4882a593Smuzhiyun 		}
104*4882a593Smuzhiyun 	} while (!test_bit(ctx, &dev->ctx_work_bits));
105*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->condlock, flags);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return ctx;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* Wake up context wait_queue */
wake_up_ctx(struct s5p_mfc_ctx * ctx,unsigned int reason,unsigned int err)111*4882a593Smuzhiyun static void wake_up_ctx(struct s5p_mfc_ctx *ctx, unsigned int reason,
112*4882a593Smuzhiyun 			unsigned int err)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	ctx->int_cond = 1;
115*4882a593Smuzhiyun 	ctx->int_type = reason;
116*4882a593Smuzhiyun 	ctx->int_err = err;
117*4882a593Smuzhiyun 	wake_up(&ctx->queue);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* Wake up device wait_queue */
wake_up_dev(struct s5p_mfc_dev * dev,unsigned int reason,unsigned int err)121*4882a593Smuzhiyun static void wake_up_dev(struct s5p_mfc_dev *dev, unsigned int reason,
122*4882a593Smuzhiyun 			unsigned int err)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	dev->int_cond = 1;
125*4882a593Smuzhiyun 	dev->int_type = reason;
126*4882a593Smuzhiyun 	dev->int_err = err;
127*4882a593Smuzhiyun 	wake_up(&dev->queue);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
s5p_mfc_cleanup_queue(struct list_head * lh,struct vb2_queue * vq)130*4882a593Smuzhiyun void s5p_mfc_cleanup_queue(struct list_head *lh, struct vb2_queue *vq)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	struct s5p_mfc_buf *b;
133*4882a593Smuzhiyun 	int i;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	while (!list_empty(lh)) {
136*4882a593Smuzhiyun 		b = list_entry(lh->next, struct s5p_mfc_buf, list);
137*4882a593Smuzhiyun 		for (i = 0; i < b->b->vb2_buf.num_planes; i++)
138*4882a593Smuzhiyun 			vb2_set_plane_payload(&b->b->vb2_buf, i, 0);
139*4882a593Smuzhiyun 		vb2_buffer_done(&b->b->vb2_buf, VB2_BUF_STATE_ERROR);
140*4882a593Smuzhiyun 		list_del(&b->list);
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
s5p_mfc_watchdog(struct timer_list * t)144*4882a593Smuzhiyun static void s5p_mfc_watchdog(struct timer_list *t)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = from_timer(dev, t, watchdog_timer);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	if (test_bit(0, &dev->hw_lock))
149*4882a593Smuzhiyun 		atomic_inc(&dev->watchdog_cnt);
150*4882a593Smuzhiyun 	if (atomic_read(&dev->watchdog_cnt) >= MFC_WATCHDOG_CNT) {
151*4882a593Smuzhiyun 		/* This means that hw is busy and no interrupts were
152*4882a593Smuzhiyun 		 * generated by hw for the Nth time of running this
153*4882a593Smuzhiyun 		 * watchdog timer. This usually means a serious hw
154*4882a593Smuzhiyun 		 * error. Now it is time to kill all instances and
155*4882a593Smuzhiyun 		 * reset the MFC. */
156*4882a593Smuzhiyun 		mfc_err("Time out during waiting for HW\n");
157*4882a593Smuzhiyun 		schedule_work(&dev->watchdog_work);
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 	dev->watchdog_timer.expires = jiffies +
160*4882a593Smuzhiyun 					msecs_to_jiffies(MFC_WATCHDOG_INTERVAL);
161*4882a593Smuzhiyun 	add_timer(&dev->watchdog_timer);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
s5p_mfc_watchdog_worker(struct work_struct * work)164*4882a593Smuzhiyun static void s5p_mfc_watchdog_worker(struct work_struct *work)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev;
167*4882a593Smuzhiyun 	struct s5p_mfc_ctx *ctx;
168*4882a593Smuzhiyun 	unsigned long flags;
169*4882a593Smuzhiyun 	int mutex_locked;
170*4882a593Smuzhiyun 	int i, ret;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	dev = container_of(work, struct s5p_mfc_dev, watchdog_work);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	mfc_err("Driver timeout error handling\n");
175*4882a593Smuzhiyun 	/* Lock the mutex that protects open and release.
176*4882a593Smuzhiyun 	 * This is necessary as they may load and unload firmware. */
177*4882a593Smuzhiyun 	mutex_locked = mutex_trylock(&dev->mfc_mutex);
178*4882a593Smuzhiyun 	if (!mutex_locked)
179*4882a593Smuzhiyun 		mfc_err("Error: some instance may be closing/opening\n");
180*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->irqlock, flags);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	s5p_mfc_clock_off();
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	for (i = 0; i < MFC_NUM_CONTEXTS; i++) {
185*4882a593Smuzhiyun 		ctx = dev->ctx[i];
186*4882a593Smuzhiyun 		if (!ctx)
187*4882a593Smuzhiyun 			continue;
188*4882a593Smuzhiyun 		ctx->state = MFCINST_ERROR;
189*4882a593Smuzhiyun 		s5p_mfc_cleanup_queue(&ctx->dst_queue, &ctx->vq_dst);
190*4882a593Smuzhiyun 		s5p_mfc_cleanup_queue(&ctx->src_queue, &ctx->vq_src);
191*4882a593Smuzhiyun 		clear_work_bit(ctx);
192*4882a593Smuzhiyun 		wake_up_ctx(ctx, S5P_MFC_R2H_CMD_ERR_RET, 0);
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 	clear_bit(0, &dev->hw_lock);
195*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->irqlock, flags);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* De-init MFC */
198*4882a593Smuzhiyun 	s5p_mfc_deinit_hw(dev);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* Double check if there is at least one instance running.
201*4882a593Smuzhiyun 	 * If no instance is in memory than no firmware should be present */
202*4882a593Smuzhiyun 	if (dev->num_inst > 0) {
203*4882a593Smuzhiyun 		ret = s5p_mfc_load_firmware(dev);
204*4882a593Smuzhiyun 		if (ret) {
205*4882a593Smuzhiyun 			mfc_err("Failed to reload FW\n");
206*4882a593Smuzhiyun 			goto unlock;
207*4882a593Smuzhiyun 		}
208*4882a593Smuzhiyun 		s5p_mfc_clock_on();
209*4882a593Smuzhiyun 		ret = s5p_mfc_init_hw(dev);
210*4882a593Smuzhiyun 		s5p_mfc_clock_off();
211*4882a593Smuzhiyun 		if (ret)
212*4882a593Smuzhiyun 			mfc_err("Failed to reinit FW\n");
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun unlock:
215*4882a593Smuzhiyun 	if (mutex_locked)
216*4882a593Smuzhiyun 		mutex_unlock(&dev->mfc_mutex);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
s5p_mfc_handle_frame_all_extracted(struct s5p_mfc_ctx * ctx)219*4882a593Smuzhiyun static void s5p_mfc_handle_frame_all_extracted(struct s5p_mfc_ctx *ctx)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct s5p_mfc_buf *dst_buf;
222*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = ctx->dev;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	ctx->state = MFCINST_FINISHED;
225*4882a593Smuzhiyun 	ctx->sequence++;
226*4882a593Smuzhiyun 	while (!list_empty(&ctx->dst_queue)) {
227*4882a593Smuzhiyun 		dst_buf = list_entry(ctx->dst_queue.next,
228*4882a593Smuzhiyun 				     struct s5p_mfc_buf, list);
229*4882a593Smuzhiyun 		mfc_debug(2, "Cleaning up buffer: %d\n",
230*4882a593Smuzhiyun 					  dst_buf->b->vb2_buf.index);
231*4882a593Smuzhiyun 		vb2_set_plane_payload(&dst_buf->b->vb2_buf, 0, 0);
232*4882a593Smuzhiyun 		vb2_set_plane_payload(&dst_buf->b->vb2_buf, 1, 0);
233*4882a593Smuzhiyun 		list_del(&dst_buf->list);
234*4882a593Smuzhiyun 		dst_buf->flags |= MFC_BUF_FLAG_EOS;
235*4882a593Smuzhiyun 		ctx->dst_queue_cnt--;
236*4882a593Smuzhiyun 		dst_buf->b->sequence = (ctx->sequence++);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		if (s5p_mfc_hw_call(dev->mfc_ops, get_pic_type_top, ctx) ==
239*4882a593Smuzhiyun 			s5p_mfc_hw_call(dev->mfc_ops, get_pic_type_bot, ctx))
240*4882a593Smuzhiyun 			dst_buf->b->field = V4L2_FIELD_NONE;
241*4882a593Smuzhiyun 		else
242*4882a593Smuzhiyun 			dst_buf->b->field = V4L2_FIELD_INTERLACED;
243*4882a593Smuzhiyun 		dst_buf->b->flags |= V4L2_BUF_FLAG_LAST;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 		ctx->dec_dst_flag &= ~(1 << dst_buf->b->vb2_buf.index);
246*4882a593Smuzhiyun 		vb2_buffer_done(&dst_buf->b->vb2_buf, VB2_BUF_STATE_DONE);
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
s5p_mfc_handle_frame_copy_time(struct s5p_mfc_ctx * ctx)250*4882a593Smuzhiyun static void s5p_mfc_handle_frame_copy_time(struct s5p_mfc_ctx *ctx)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = ctx->dev;
253*4882a593Smuzhiyun 	struct s5p_mfc_buf *dst_buf, *src_buf;
254*4882a593Smuzhiyun 	u32 dec_y_addr;
255*4882a593Smuzhiyun 	unsigned int frame_type;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Make sure we actually have a new frame before continuing. */
258*4882a593Smuzhiyun 	frame_type = s5p_mfc_hw_call(dev->mfc_ops, get_dec_frame_type, dev);
259*4882a593Smuzhiyun 	if (frame_type == S5P_FIMV_DECODE_FRAME_SKIPPED)
260*4882a593Smuzhiyun 		return;
261*4882a593Smuzhiyun 	dec_y_addr = (u32)s5p_mfc_hw_call(dev->mfc_ops, get_dec_y_adr, dev);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* Copy timestamp / timecode from decoded src to dst and set
264*4882a593Smuzhiyun 	   appropriate flags. */
265*4882a593Smuzhiyun 	src_buf = list_entry(ctx->src_queue.next, struct s5p_mfc_buf, list);
266*4882a593Smuzhiyun 	list_for_each_entry(dst_buf, &ctx->dst_queue, list) {
267*4882a593Smuzhiyun 		u32 addr = (u32)vb2_dma_contig_plane_dma_addr(&dst_buf->b->vb2_buf, 0);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 		if (addr == dec_y_addr) {
270*4882a593Smuzhiyun 			dst_buf->b->timecode = src_buf->b->timecode;
271*4882a593Smuzhiyun 			dst_buf->b->vb2_buf.timestamp =
272*4882a593Smuzhiyun 						src_buf->b->vb2_buf.timestamp;
273*4882a593Smuzhiyun 			dst_buf->b->flags &=
274*4882a593Smuzhiyun 				~V4L2_BUF_FLAG_TSTAMP_SRC_MASK;
275*4882a593Smuzhiyun 			dst_buf->b->flags |=
276*4882a593Smuzhiyun 				src_buf->b->flags
277*4882a593Smuzhiyun 				& V4L2_BUF_FLAG_TSTAMP_SRC_MASK;
278*4882a593Smuzhiyun 			switch (frame_type) {
279*4882a593Smuzhiyun 			case S5P_FIMV_DECODE_FRAME_I_FRAME:
280*4882a593Smuzhiyun 				dst_buf->b->flags |=
281*4882a593Smuzhiyun 						V4L2_BUF_FLAG_KEYFRAME;
282*4882a593Smuzhiyun 				break;
283*4882a593Smuzhiyun 			case S5P_FIMV_DECODE_FRAME_P_FRAME:
284*4882a593Smuzhiyun 				dst_buf->b->flags |=
285*4882a593Smuzhiyun 						V4L2_BUF_FLAG_PFRAME;
286*4882a593Smuzhiyun 				break;
287*4882a593Smuzhiyun 			case S5P_FIMV_DECODE_FRAME_B_FRAME:
288*4882a593Smuzhiyun 				dst_buf->b->flags |=
289*4882a593Smuzhiyun 						V4L2_BUF_FLAG_BFRAME;
290*4882a593Smuzhiyun 				break;
291*4882a593Smuzhiyun 			default:
292*4882a593Smuzhiyun 				/* Don't know how to handle
293*4882a593Smuzhiyun 				   S5P_FIMV_DECODE_FRAME_OTHER_FRAME. */
294*4882a593Smuzhiyun 				mfc_debug(2, "Unexpected frame type: %d\n",
295*4882a593Smuzhiyun 						frame_type);
296*4882a593Smuzhiyun 			}
297*4882a593Smuzhiyun 			break;
298*4882a593Smuzhiyun 		}
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
s5p_mfc_handle_frame_new(struct s5p_mfc_ctx * ctx,unsigned int err)302*4882a593Smuzhiyun static void s5p_mfc_handle_frame_new(struct s5p_mfc_ctx *ctx, unsigned int err)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = ctx->dev;
305*4882a593Smuzhiyun 	struct s5p_mfc_buf  *dst_buf;
306*4882a593Smuzhiyun 	u32 dspl_y_addr;
307*4882a593Smuzhiyun 	unsigned int frame_type;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	dspl_y_addr = (u32)s5p_mfc_hw_call(dev->mfc_ops, get_dspl_y_adr, dev);
310*4882a593Smuzhiyun 	if (IS_MFCV6_PLUS(dev))
311*4882a593Smuzhiyun 		frame_type = s5p_mfc_hw_call(dev->mfc_ops,
312*4882a593Smuzhiyun 			get_disp_frame_type, ctx);
313*4882a593Smuzhiyun 	else
314*4882a593Smuzhiyun 		frame_type = s5p_mfc_hw_call(dev->mfc_ops,
315*4882a593Smuzhiyun 			get_dec_frame_type, dev);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* If frame is same as previous then skip and do not dequeue */
318*4882a593Smuzhiyun 	if (frame_type == S5P_FIMV_DECODE_FRAME_SKIPPED) {
319*4882a593Smuzhiyun 		if (!ctx->after_packed_pb)
320*4882a593Smuzhiyun 			ctx->sequence++;
321*4882a593Smuzhiyun 		ctx->after_packed_pb = 0;
322*4882a593Smuzhiyun 		return;
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 	ctx->sequence++;
325*4882a593Smuzhiyun 	/* The MFC returns address of the buffer, now we have to
326*4882a593Smuzhiyun 	 * check which videobuf does it correspond to */
327*4882a593Smuzhiyun 	list_for_each_entry(dst_buf, &ctx->dst_queue, list) {
328*4882a593Smuzhiyun 		u32 addr = (u32)vb2_dma_contig_plane_dma_addr(&dst_buf->b->vb2_buf, 0);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		/* Check if this is the buffer we're looking for */
331*4882a593Smuzhiyun 		if (addr == dspl_y_addr) {
332*4882a593Smuzhiyun 			list_del(&dst_buf->list);
333*4882a593Smuzhiyun 			ctx->dst_queue_cnt--;
334*4882a593Smuzhiyun 			dst_buf->b->sequence = ctx->sequence;
335*4882a593Smuzhiyun 			if (s5p_mfc_hw_call(dev->mfc_ops,
336*4882a593Smuzhiyun 					get_pic_type_top, ctx) ==
337*4882a593Smuzhiyun 				s5p_mfc_hw_call(dev->mfc_ops,
338*4882a593Smuzhiyun 					get_pic_type_bot, ctx))
339*4882a593Smuzhiyun 				dst_buf->b->field = V4L2_FIELD_NONE;
340*4882a593Smuzhiyun 			else
341*4882a593Smuzhiyun 				dst_buf->b->field =
342*4882a593Smuzhiyun 							V4L2_FIELD_INTERLACED;
343*4882a593Smuzhiyun 			vb2_set_plane_payload(&dst_buf->b->vb2_buf, 0,
344*4882a593Smuzhiyun 						ctx->luma_size);
345*4882a593Smuzhiyun 			vb2_set_plane_payload(&dst_buf->b->vb2_buf, 1,
346*4882a593Smuzhiyun 						ctx->chroma_size);
347*4882a593Smuzhiyun 			clear_bit(dst_buf->b->vb2_buf.index,
348*4882a593Smuzhiyun 							&ctx->dec_dst_flag);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 			vb2_buffer_done(&dst_buf->b->vb2_buf, err ?
351*4882a593Smuzhiyun 				VB2_BUF_STATE_ERROR : VB2_BUF_STATE_DONE);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 			break;
354*4882a593Smuzhiyun 		}
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun /* Handle frame decoding interrupt */
s5p_mfc_handle_frame(struct s5p_mfc_ctx * ctx,unsigned int reason,unsigned int err)359*4882a593Smuzhiyun static void s5p_mfc_handle_frame(struct s5p_mfc_ctx *ctx,
360*4882a593Smuzhiyun 					unsigned int reason, unsigned int err)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = ctx->dev;
363*4882a593Smuzhiyun 	unsigned int dst_frame_status;
364*4882a593Smuzhiyun 	unsigned int dec_frame_status;
365*4882a593Smuzhiyun 	struct s5p_mfc_buf *src_buf;
366*4882a593Smuzhiyun 	unsigned int res_change;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	dst_frame_status = s5p_mfc_hw_call(dev->mfc_ops, get_dspl_status, dev)
369*4882a593Smuzhiyun 				& S5P_FIMV_DEC_STATUS_DECODING_STATUS_MASK;
370*4882a593Smuzhiyun 	dec_frame_status = s5p_mfc_hw_call(dev->mfc_ops, get_dec_status, dev)
371*4882a593Smuzhiyun 				& S5P_FIMV_DEC_STATUS_DECODING_STATUS_MASK;
372*4882a593Smuzhiyun 	res_change = (s5p_mfc_hw_call(dev->mfc_ops, get_dspl_status, dev)
373*4882a593Smuzhiyun 				& S5P_FIMV_DEC_STATUS_RESOLUTION_MASK)
374*4882a593Smuzhiyun 				>> S5P_FIMV_DEC_STATUS_RESOLUTION_SHIFT;
375*4882a593Smuzhiyun 	mfc_debug(2, "Frame Status: %x\n", dst_frame_status);
376*4882a593Smuzhiyun 	if (ctx->state == MFCINST_RES_CHANGE_INIT)
377*4882a593Smuzhiyun 		ctx->state = MFCINST_RES_CHANGE_FLUSH;
378*4882a593Smuzhiyun 	if (res_change == S5P_FIMV_RES_INCREASE ||
379*4882a593Smuzhiyun 		res_change == S5P_FIMV_RES_DECREASE) {
380*4882a593Smuzhiyun 		ctx->state = MFCINST_RES_CHANGE_INIT;
381*4882a593Smuzhiyun 		s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
382*4882a593Smuzhiyun 		wake_up_ctx(ctx, reason, err);
383*4882a593Smuzhiyun 		WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
384*4882a593Smuzhiyun 		s5p_mfc_clock_off();
385*4882a593Smuzhiyun 		s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
386*4882a593Smuzhiyun 		return;
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 	if (ctx->dpb_flush_flag)
389*4882a593Smuzhiyun 		ctx->dpb_flush_flag = 0;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* All frames remaining in the buffer have been extracted  */
392*4882a593Smuzhiyun 	if (dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_EMPTY) {
393*4882a593Smuzhiyun 		if (ctx->state == MFCINST_RES_CHANGE_FLUSH) {
394*4882a593Smuzhiyun 			static const struct v4l2_event ev_src_ch = {
395*4882a593Smuzhiyun 				.type = V4L2_EVENT_SOURCE_CHANGE,
396*4882a593Smuzhiyun 				.u.src_change.changes =
397*4882a593Smuzhiyun 					V4L2_EVENT_SRC_CH_RESOLUTION,
398*4882a593Smuzhiyun 			};
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 			s5p_mfc_handle_frame_all_extracted(ctx);
401*4882a593Smuzhiyun 			ctx->state = MFCINST_RES_CHANGE_END;
402*4882a593Smuzhiyun 			v4l2_event_queue_fh(&ctx->fh, &ev_src_ch);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 			goto leave_handle_frame;
405*4882a593Smuzhiyun 		} else {
406*4882a593Smuzhiyun 			s5p_mfc_handle_frame_all_extracted(ctx);
407*4882a593Smuzhiyun 		}
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (dec_frame_status == S5P_FIMV_DEC_STATUS_DECODING_DISPLAY)
411*4882a593Smuzhiyun 		s5p_mfc_handle_frame_copy_time(ctx);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* A frame has been decoded and is in the buffer  */
414*4882a593Smuzhiyun 	if (dst_frame_status == S5P_FIMV_DEC_STATUS_DISPLAY_ONLY ||
415*4882a593Smuzhiyun 	    dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_DISPLAY) {
416*4882a593Smuzhiyun 		s5p_mfc_handle_frame_new(ctx, err);
417*4882a593Smuzhiyun 	} else {
418*4882a593Smuzhiyun 		mfc_debug(2, "No frame decode\n");
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 	/* Mark source buffer as complete */
421*4882a593Smuzhiyun 	if (dst_frame_status != S5P_FIMV_DEC_STATUS_DISPLAY_ONLY
422*4882a593Smuzhiyun 		&& !list_empty(&ctx->src_queue)) {
423*4882a593Smuzhiyun 		src_buf = list_entry(ctx->src_queue.next, struct s5p_mfc_buf,
424*4882a593Smuzhiyun 								list);
425*4882a593Smuzhiyun 		ctx->consumed_stream += s5p_mfc_hw_call(dev->mfc_ops,
426*4882a593Smuzhiyun 						get_consumed_stream, dev);
427*4882a593Smuzhiyun 		if (ctx->codec_mode != S5P_MFC_CODEC_H264_DEC &&
428*4882a593Smuzhiyun 			ctx->codec_mode != S5P_MFC_CODEC_VP8_DEC &&
429*4882a593Smuzhiyun 			ctx->consumed_stream + STUFF_BYTE <
430*4882a593Smuzhiyun 			src_buf->b->vb2_buf.planes[0].bytesused) {
431*4882a593Smuzhiyun 			/* Run MFC again on the same buffer */
432*4882a593Smuzhiyun 			mfc_debug(2, "Running again the same buffer\n");
433*4882a593Smuzhiyun 			ctx->after_packed_pb = 1;
434*4882a593Smuzhiyun 		} else {
435*4882a593Smuzhiyun 			mfc_debug(2, "MFC needs next buffer\n");
436*4882a593Smuzhiyun 			ctx->consumed_stream = 0;
437*4882a593Smuzhiyun 			if (src_buf->flags & MFC_BUF_FLAG_EOS)
438*4882a593Smuzhiyun 				ctx->state = MFCINST_FINISHING;
439*4882a593Smuzhiyun 			list_del(&src_buf->list);
440*4882a593Smuzhiyun 			ctx->src_queue_cnt--;
441*4882a593Smuzhiyun 			if (s5p_mfc_hw_call(dev->mfc_ops, err_dec, err) > 0)
442*4882a593Smuzhiyun 				vb2_buffer_done(&src_buf->b->vb2_buf,
443*4882a593Smuzhiyun 						VB2_BUF_STATE_ERROR);
444*4882a593Smuzhiyun 			else
445*4882a593Smuzhiyun 				vb2_buffer_done(&src_buf->b->vb2_buf,
446*4882a593Smuzhiyun 						VB2_BUF_STATE_DONE);
447*4882a593Smuzhiyun 		}
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun leave_handle_frame:
450*4882a593Smuzhiyun 	if ((ctx->src_queue_cnt == 0 && ctx->state != MFCINST_FINISHING)
451*4882a593Smuzhiyun 				    || ctx->dst_queue_cnt < ctx->pb_count)
452*4882a593Smuzhiyun 		clear_work_bit(ctx);
453*4882a593Smuzhiyun 	s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
454*4882a593Smuzhiyun 	wake_up_ctx(ctx, reason, err);
455*4882a593Smuzhiyun 	WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
456*4882a593Smuzhiyun 	s5p_mfc_clock_off();
457*4882a593Smuzhiyun 	/* if suspending, wake up device and do not try_run again*/
458*4882a593Smuzhiyun 	if (test_bit(0, &dev->enter_suspend))
459*4882a593Smuzhiyun 		wake_up_dev(dev, reason, err);
460*4882a593Smuzhiyun 	else
461*4882a593Smuzhiyun 		s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun /* Error handling for interrupt */
s5p_mfc_handle_error(struct s5p_mfc_dev * dev,struct s5p_mfc_ctx * ctx,unsigned int reason,unsigned int err)465*4882a593Smuzhiyun static void s5p_mfc_handle_error(struct s5p_mfc_dev *dev,
466*4882a593Smuzhiyun 		struct s5p_mfc_ctx *ctx, unsigned int reason, unsigned int err)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	mfc_err("Interrupt Error: %08x\n", err);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	if (ctx) {
471*4882a593Smuzhiyun 		/* Error recovery is dependent on the state of context */
472*4882a593Smuzhiyun 		switch (ctx->state) {
473*4882a593Smuzhiyun 		case MFCINST_RES_CHANGE_INIT:
474*4882a593Smuzhiyun 		case MFCINST_RES_CHANGE_FLUSH:
475*4882a593Smuzhiyun 		case MFCINST_RES_CHANGE_END:
476*4882a593Smuzhiyun 		case MFCINST_FINISHING:
477*4882a593Smuzhiyun 		case MFCINST_FINISHED:
478*4882a593Smuzhiyun 		case MFCINST_RUNNING:
479*4882a593Smuzhiyun 			/* It is highly probable that an error occurred
480*4882a593Smuzhiyun 			 * while decoding a frame */
481*4882a593Smuzhiyun 			clear_work_bit(ctx);
482*4882a593Smuzhiyun 			ctx->state = MFCINST_ERROR;
483*4882a593Smuzhiyun 			/* Mark all dst buffers as having an error */
484*4882a593Smuzhiyun 			s5p_mfc_cleanup_queue(&ctx->dst_queue, &ctx->vq_dst);
485*4882a593Smuzhiyun 			/* Mark all src buffers as having an error */
486*4882a593Smuzhiyun 			s5p_mfc_cleanup_queue(&ctx->src_queue, &ctx->vq_src);
487*4882a593Smuzhiyun 			wake_up_ctx(ctx, reason, err);
488*4882a593Smuzhiyun 			break;
489*4882a593Smuzhiyun 		default:
490*4882a593Smuzhiyun 			clear_work_bit(ctx);
491*4882a593Smuzhiyun 			ctx->state = MFCINST_ERROR;
492*4882a593Smuzhiyun 			wake_up_ctx(ctx, reason, err);
493*4882a593Smuzhiyun 			break;
494*4882a593Smuzhiyun 		}
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 	WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
497*4882a593Smuzhiyun 	s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
498*4882a593Smuzhiyun 	s5p_mfc_clock_off();
499*4882a593Smuzhiyun 	wake_up_dev(dev, reason, err);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun /* Header parsing interrupt handling */
s5p_mfc_handle_seq_done(struct s5p_mfc_ctx * ctx,unsigned int reason,unsigned int err)503*4882a593Smuzhiyun static void s5p_mfc_handle_seq_done(struct s5p_mfc_ctx *ctx,
504*4882a593Smuzhiyun 				 unsigned int reason, unsigned int err)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	if (!ctx)
509*4882a593Smuzhiyun 		return;
510*4882a593Smuzhiyun 	dev = ctx->dev;
511*4882a593Smuzhiyun 	if (ctx->c_ops->post_seq_start) {
512*4882a593Smuzhiyun 		if (ctx->c_ops->post_seq_start(ctx))
513*4882a593Smuzhiyun 			mfc_err("post_seq_start() failed\n");
514*4882a593Smuzhiyun 	} else {
515*4882a593Smuzhiyun 		ctx->img_width = s5p_mfc_hw_call(dev->mfc_ops, get_img_width,
516*4882a593Smuzhiyun 				dev);
517*4882a593Smuzhiyun 		ctx->img_height = s5p_mfc_hw_call(dev->mfc_ops, get_img_height,
518*4882a593Smuzhiyun 				dev);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 		s5p_mfc_hw_call(dev->mfc_ops, dec_calc_dpb_size, ctx);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		ctx->pb_count = s5p_mfc_hw_call(dev->mfc_ops, get_dpb_count,
523*4882a593Smuzhiyun 				dev);
524*4882a593Smuzhiyun 		ctx->mv_count = s5p_mfc_hw_call(dev->mfc_ops, get_mv_count,
525*4882a593Smuzhiyun 				dev);
526*4882a593Smuzhiyun 		if (FW_HAS_E_MIN_SCRATCH_BUF(dev))
527*4882a593Smuzhiyun 			ctx->scratch_buf_size = s5p_mfc_hw_call(dev->mfc_ops,
528*4882a593Smuzhiyun 						get_min_scratch_buf_size, dev);
529*4882a593Smuzhiyun 		if (ctx->img_width == 0 || ctx->img_height == 0)
530*4882a593Smuzhiyun 			ctx->state = MFCINST_ERROR;
531*4882a593Smuzhiyun 		else
532*4882a593Smuzhiyun 			ctx->state = MFCINST_HEAD_PARSED;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 		if ((ctx->codec_mode == S5P_MFC_CODEC_H264_DEC ||
535*4882a593Smuzhiyun 			ctx->codec_mode == S5P_MFC_CODEC_H264_MVC_DEC) &&
536*4882a593Smuzhiyun 				!list_empty(&ctx->src_queue)) {
537*4882a593Smuzhiyun 			struct s5p_mfc_buf *src_buf;
538*4882a593Smuzhiyun 			src_buf = list_entry(ctx->src_queue.next,
539*4882a593Smuzhiyun 					struct s5p_mfc_buf, list);
540*4882a593Smuzhiyun 			if (s5p_mfc_hw_call(dev->mfc_ops, get_consumed_stream,
541*4882a593Smuzhiyun 						dev) <
542*4882a593Smuzhiyun 					src_buf->b->vb2_buf.planes[0].bytesused)
543*4882a593Smuzhiyun 				ctx->head_processed = 0;
544*4882a593Smuzhiyun 			else
545*4882a593Smuzhiyun 				ctx->head_processed = 1;
546*4882a593Smuzhiyun 		} else {
547*4882a593Smuzhiyun 			ctx->head_processed = 1;
548*4882a593Smuzhiyun 		}
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 	s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
551*4882a593Smuzhiyun 	clear_work_bit(ctx);
552*4882a593Smuzhiyun 	WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
553*4882a593Smuzhiyun 	s5p_mfc_clock_off();
554*4882a593Smuzhiyun 	s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
555*4882a593Smuzhiyun 	wake_up_ctx(ctx, reason, err);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun /* Header parsing interrupt handling */
s5p_mfc_handle_init_buffers(struct s5p_mfc_ctx * ctx,unsigned int reason,unsigned int err)559*4882a593Smuzhiyun static void s5p_mfc_handle_init_buffers(struct s5p_mfc_ctx *ctx,
560*4882a593Smuzhiyun 				 unsigned int reason, unsigned int err)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	struct s5p_mfc_buf *src_buf;
563*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	if (!ctx)
566*4882a593Smuzhiyun 		return;
567*4882a593Smuzhiyun 	dev = ctx->dev;
568*4882a593Smuzhiyun 	s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
569*4882a593Smuzhiyun 	ctx->int_type = reason;
570*4882a593Smuzhiyun 	ctx->int_err = err;
571*4882a593Smuzhiyun 	ctx->int_cond = 1;
572*4882a593Smuzhiyun 	clear_work_bit(ctx);
573*4882a593Smuzhiyun 	if (err == 0) {
574*4882a593Smuzhiyun 		ctx->state = MFCINST_RUNNING;
575*4882a593Smuzhiyun 		if (!ctx->dpb_flush_flag && ctx->head_processed) {
576*4882a593Smuzhiyun 			if (!list_empty(&ctx->src_queue)) {
577*4882a593Smuzhiyun 				src_buf = list_entry(ctx->src_queue.next,
578*4882a593Smuzhiyun 					     struct s5p_mfc_buf, list);
579*4882a593Smuzhiyun 				list_del(&src_buf->list);
580*4882a593Smuzhiyun 				ctx->src_queue_cnt--;
581*4882a593Smuzhiyun 				vb2_buffer_done(&src_buf->b->vb2_buf,
582*4882a593Smuzhiyun 						VB2_BUF_STATE_DONE);
583*4882a593Smuzhiyun 			}
584*4882a593Smuzhiyun 		} else {
585*4882a593Smuzhiyun 			ctx->dpb_flush_flag = 0;
586*4882a593Smuzhiyun 		}
587*4882a593Smuzhiyun 		WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 		s5p_mfc_clock_off();
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 		wake_up(&ctx->queue);
592*4882a593Smuzhiyun 		s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
593*4882a593Smuzhiyun 	} else {
594*4882a593Smuzhiyun 		WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 		s5p_mfc_clock_off();
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 		wake_up(&ctx->queue);
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
s5p_mfc_handle_stream_complete(struct s5p_mfc_ctx * ctx)602*4882a593Smuzhiyun static void s5p_mfc_handle_stream_complete(struct s5p_mfc_ctx *ctx)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = ctx->dev;
605*4882a593Smuzhiyun 	struct s5p_mfc_buf *mb_entry;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	mfc_debug(2, "Stream completed\n");
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	ctx->state = MFCINST_FINISHED;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	if (!list_empty(&ctx->dst_queue)) {
612*4882a593Smuzhiyun 		mb_entry = list_entry(ctx->dst_queue.next, struct s5p_mfc_buf,
613*4882a593Smuzhiyun 									list);
614*4882a593Smuzhiyun 		list_del(&mb_entry->list);
615*4882a593Smuzhiyun 		ctx->dst_queue_cnt--;
616*4882a593Smuzhiyun 		vb2_set_plane_payload(&mb_entry->b->vb2_buf, 0, 0);
617*4882a593Smuzhiyun 		vb2_buffer_done(&mb_entry->b->vb2_buf, VB2_BUF_STATE_DONE);
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	clear_work_bit(ctx);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	s5p_mfc_clock_off();
625*4882a593Smuzhiyun 	wake_up(&ctx->queue);
626*4882a593Smuzhiyun 	s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun /* Interrupt processing */
s5p_mfc_irq(int irq,void * priv)630*4882a593Smuzhiyun static irqreturn_t s5p_mfc_irq(int irq, void *priv)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = priv;
633*4882a593Smuzhiyun 	struct s5p_mfc_ctx *ctx;
634*4882a593Smuzhiyun 	unsigned int reason;
635*4882a593Smuzhiyun 	unsigned int err;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	mfc_debug_enter();
638*4882a593Smuzhiyun 	/* Reset the timeout watchdog */
639*4882a593Smuzhiyun 	atomic_set(&dev->watchdog_cnt, 0);
640*4882a593Smuzhiyun 	spin_lock(&dev->irqlock);
641*4882a593Smuzhiyun 	ctx = dev->ctx[dev->curr_ctx];
642*4882a593Smuzhiyun 	/* Get the reason of interrupt and the error code */
643*4882a593Smuzhiyun 	reason = s5p_mfc_hw_call(dev->mfc_ops, get_int_reason, dev);
644*4882a593Smuzhiyun 	err = s5p_mfc_hw_call(dev->mfc_ops, get_int_err, dev);
645*4882a593Smuzhiyun 	mfc_debug(1, "Int reason: %d (err: %08x)\n", reason, err);
646*4882a593Smuzhiyun 	switch (reason) {
647*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_ERR_RET:
648*4882a593Smuzhiyun 		/* An error has occurred */
649*4882a593Smuzhiyun 		if (ctx->state == MFCINST_RUNNING &&
650*4882a593Smuzhiyun 			(s5p_mfc_hw_call(dev->mfc_ops, err_dec, err) >=
651*4882a593Smuzhiyun 				dev->warn_start ||
652*4882a593Smuzhiyun 				err == S5P_FIMV_ERR_NO_VALID_SEQ_HDR ||
653*4882a593Smuzhiyun 				err == S5P_FIMV_ERR_INCOMPLETE_FRAME ||
654*4882a593Smuzhiyun 				err == S5P_FIMV_ERR_TIMEOUT))
655*4882a593Smuzhiyun 			s5p_mfc_handle_frame(ctx, reason, err);
656*4882a593Smuzhiyun 		else
657*4882a593Smuzhiyun 			s5p_mfc_handle_error(dev, ctx, reason, err);
658*4882a593Smuzhiyun 		clear_bit(0, &dev->enter_suspend);
659*4882a593Smuzhiyun 		break;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_SLICE_DONE_RET:
662*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_FIELD_DONE_RET:
663*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_FRAME_DONE_RET:
664*4882a593Smuzhiyun 		if (ctx->c_ops->post_frame_start) {
665*4882a593Smuzhiyun 			if (ctx->c_ops->post_frame_start(ctx))
666*4882a593Smuzhiyun 				mfc_err("post_frame_start() failed\n");
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 			if (ctx->state == MFCINST_FINISHING &&
669*4882a593Smuzhiyun 						list_empty(&ctx->ref_queue)) {
670*4882a593Smuzhiyun 				s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
671*4882a593Smuzhiyun 				s5p_mfc_handle_stream_complete(ctx);
672*4882a593Smuzhiyun 				break;
673*4882a593Smuzhiyun 			}
674*4882a593Smuzhiyun 			s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
675*4882a593Smuzhiyun 			WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
676*4882a593Smuzhiyun 			s5p_mfc_clock_off();
677*4882a593Smuzhiyun 			wake_up_ctx(ctx, reason, err);
678*4882a593Smuzhiyun 			s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
679*4882a593Smuzhiyun 		} else {
680*4882a593Smuzhiyun 			s5p_mfc_handle_frame(ctx, reason, err);
681*4882a593Smuzhiyun 		}
682*4882a593Smuzhiyun 		break;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_SEQ_DONE_RET:
685*4882a593Smuzhiyun 		s5p_mfc_handle_seq_done(ctx, reason, err);
686*4882a593Smuzhiyun 		break;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_OPEN_INSTANCE_RET:
689*4882a593Smuzhiyun 		ctx->inst_no = s5p_mfc_hw_call(dev->mfc_ops, get_inst_no, dev);
690*4882a593Smuzhiyun 		ctx->state = MFCINST_GOT_INST;
691*4882a593Smuzhiyun 		goto irq_cleanup_hw;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_CLOSE_INSTANCE_RET:
694*4882a593Smuzhiyun 		ctx->inst_no = MFC_NO_INSTANCE_SET;
695*4882a593Smuzhiyun 		ctx->state = MFCINST_FREE;
696*4882a593Smuzhiyun 		goto irq_cleanup_hw;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_SYS_INIT_RET:
699*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_FW_STATUS_RET:
700*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_SLEEP_RET:
701*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_WAKEUP_RET:
702*4882a593Smuzhiyun 		if (ctx)
703*4882a593Smuzhiyun 			clear_work_bit(ctx);
704*4882a593Smuzhiyun 		s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
705*4882a593Smuzhiyun 		clear_bit(0, &dev->hw_lock);
706*4882a593Smuzhiyun 		clear_bit(0, &dev->enter_suspend);
707*4882a593Smuzhiyun 		wake_up_dev(dev, reason, err);
708*4882a593Smuzhiyun 		break;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_INIT_BUFFERS_RET:
711*4882a593Smuzhiyun 		s5p_mfc_handle_init_buffers(ctx, reason, err);
712*4882a593Smuzhiyun 		break;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_COMPLETE_SEQ_RET:
715*4882a593Smuzhiyun 		s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
716*4882a593Smuzhiyun 		ctx->int_type = reason;
717*4882a593Smuzhiyun 		ctx->int_err = err;
718*4882a593Smuzhiyun 		s5p_mfc_handle_stream_complete(ctx);
719*4882a593Smuzhiyun 		break;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	case S5P_MFC_R2H_CMD_DPB_FLUSH_RET:
722*4882a593Smuzhiyun 		ctx->state = MFCINST_RUNNING;
723*4882a593Smuzhiyun 		goto irq_cleanup_hw;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	default:
726*4882a593Smuzhiyun 		mfc_debug(2, "Unknown int reason\n");
727*4882a593Smuzhiyun 		s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
728*4882a593Smuzhiyun 	}
729*4882a593Smuzhiyun 	spin_unlock(&dev->irqlock);
730*4882a593Smuzhiyun 	mfc_debug_leave();
731*4882a593Smuzhiyun 	return IRQ_HANDLED;
732*4882a593Smuzhiyun irq_cleanup_hw:
733*4882a593Smuzhiyun 	s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
734*4882a593Smuzhiyun 	ctx->int_type = reason;
735*4882a593Smuzhiyun 	ctx->int_err = err;
736*4882a593Smuzhiyun 	ctx->int_cond = 1;
737*4882a593Smuzhiyun 	if (test_and_clear_bit(0, &dev->hw_lock) == 0)
738*4882a593Smuzhiyun 		mfc_err("Failed to unlock hw\n");
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	s5p_mfc_clock_off();
741*4882a593Smuzhiyun 	clear_work_bit(ctx);
742*4882a593Smuzhiyun 	wake_up(&ctx->queue);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
745*4882a593Smuzhiyun 	spin_unlock(&dev->irqlock);
746*4882a593Smuzhiyun 	mfc_debug(2, "Exit via irq_cleanup_hw\n");
747*4882a593Smuzhiyun 	return IRQ_HANDLED;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun /* Open an MFC node */
s5p_mfc_open(struct file * file)751*4882a593Smuzhiyun static int s5p_mfc_open(struct file *file)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	struct video_device *vdev = video_devdata(file);
754*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = video_drvdata(file);
755*4882a593Smuzhiyun 	struct s5p_mfc_ctx *ctx = NULL;
756*4882a593Smuzhiyun 	struct vb2_queue *q;
757*4882a593Smuzhiyun 	int ret = 0;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	mfc_debug_enter();
760*4882a593Smuzhiyun 	if (mutex_lock_interruptible(&dev->mfc_mutex))
761*4882a593Smuzhiyun 		return -ERESTARTSYS;
762*4882a593Smuzhiyun 	dev->num_inst++;	/* It is guarded by mfc_mutex in vfd */
763*4882a593Smuzhiyun 	/* Allocate memory for context */
764*4882a593Smuzhiyun 	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
765*4882a593Smuzhiyun 	if (!ctx) {
766*4882a593Smuzhiyun 		ret = -ENOMEM;
767*4882a593Smuzhiyun 		goto err_alloc;
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 	init_waitqueue_head(&ctx->queue);
770*4882a593Smuzhiyun 	v4l2_fh_init(&ctx->fh, vdev);
771*4882a593Smuzhiyun 	file->private_data = &ctx->fh;
772*4882a593Smuzhiyun 	v4l2_fh_add(&ctx->fh);
773*4882a593Smuzhiyun 	ctx->dev = dev;
774*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ctx->src_queue);
775*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ctx->dst_queue);
776*4882a593Smuzhiyun 	ctx->src_queue_cnt = 0;
777*4882a593Smuzhiyun 	ctx->dst_queue_cnt = 0;
778*4882a593Smuzhiyun 	/* Get context number */
779*4882a593Smuzhiyun 	ctx->num = 0;
780*4882a593Smuzhiyun 	while (dev->ctx[ctx->num]) {
781*4882a593Smuzhiyun 		ctx->num++;
782*4882a593Smuzhiyun 		if (ctx->num >= MFC_NUM_CONTEXTS) {
783*4882a593Smuzhiyun 			mfc_debug(2, "Too many open contexts\n");
784*4882a593Smuzhiyun 			ret = -EBUSY;
785*4882a593Smuzhiyun 			goto err_no_ctx;
786*4882a593Smuzhiyun 		}
787*4882a593Smuzhiyun 	}
788*4882a593Smuzhiyun 	/* Mark context as idle */
789*4882a593Smuzhiyun 	clear_work_bit_irqsave(ctx);
790*4882a593Smuzhiyun 	dev->ctx[ctx->num] = ctx;
791*4882a593Smuzhiyun 	if (vdev == dev->vfd_dec) {
792*4882a593Smuzhiyun 		ctx->type = MFCINST_DECODER;
793*4882a593Smuzhiyun 		ctx->c_ops = get_dec_codec_ops();
794*4882a593Smuzhiyun 		s5p_mfc_dec_init(ctx);
795*4882a593Smuzhiyun 		/* Setup ctrl handler */
796*4882a593Smuzhiyun 		ret = s5p_mfc_dec_ctrls_setup(ctx);
797*4882a593Smuzhiyun 		if (ret) {
798*4882a593Smuzhiyun 			mfc_err("Failed to setup mfc controls\n");
799*4882a593Smuzhiyun 			goto err_ctrls_setup;
800*4882a593Smuzhiyun 		}
801*4882a593Smuzhiyun 	} else if (vdev == dev->vfd_enc) {
802*4882a593Smuzhiyun 		ctx->type = MFCINST_ENCODER;
803*4882a593Smuzhiyun 		ctx->c_ops = get_enc_codec_ops();
804*4882a593Smuzhiyun 		/* only for encoder */
805*4882a593Smuzhiyun 		INIT_LIST_HEAD(&ctx->ref_queue);
806*4882a593Smuzhiyun 		ctx->ref_queue_cnt = 0;
807*4882a593Smuzhiyun 		s5p_mfc_enc_init(ctx);
808*4882a593Smuzhiyun 		/* Setup ctrl handler */
809*4882a593Smuzhiyun 		ret = s5p_mfc_enc_ctrls_setup(ctx);
810*4882a593Smuzhiyun 		if (ret) {
811*4882a593Smuzhiyun 			mfc_err("Failed to setup mfc controls\n");
812*4882a593Smuzhiyun 			goto err_ctrls_setup;
813*4882a593Smuzhiyun 		}
814*4882a593Smuzhiyun 	} else {
815*4882a593Smuzhiyun 		ret = -ENOENT;
816*4882a593Smuzhiyun 		goto err_bad_node;
817*4882a593Smuzhiyun 	}
818*4882a593Smuzhiyun 	ctx->fh.ctrl_handler = &ctx->ctrl_handler;
819*4882a593Smuzhiyun 	ctx->inst_no = MFC_NO_INSTANCE_SET;
820*4882a593Smuzhiyun 	/* Load firmware if this is the first instance */
821*4882a593Smuzhiyun 	if (dev->num_inst == 1) {
822*4882a593Smuzhiyun 		dev->watchdog_timer.expires = jiffies +
823*4882a593Smuzhiyun 					msecs_to_jiffies(MFC_WATCHDOG_INTERVAL);
824*4882a593Smuzhiyun 		add_timer(&dev->watchdog_timer);
825*4882a593Smuzhiyun 		ret = s5p_mfc_power_on();
826*4882a593Smuzhiyun 		if (ret < 0) {
827*4882a593Smuzhiyun 			mfc_err("power on failed\n");
828*4882a593Smuzhiyun 			goto err_pwr_enable;
829*4882a593Smuzhiyun 		}
830*4882a593Smuzhiyun 		s5p_mfc_clock_on();
831*4882a593Smuzhiyun 		ret = s5p_mfc_load_firmware(dev);
832*4882a593Smuzhiyun 		if (ret) {
833*4882a593Smuzhiyun 			s5p_mfc_clock_off();
834*4882a593Smuzhiyun 			goto err_load_fw;
835*4882a593Smuzhiyun 		}
836*4882a593Smuzhiyun 		/* Init the FW */
837*4882a593Smuzhiyun 		ret = s5p_mfc_init_hw(dev);
838*4882a593Smuzhiyun 		s5p_mfc_clock_off();
839*4882a593Smuzhiyun 		if (ret)
840*4882a593Smuzhiyun 			goto err_init_hw;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 	/* Init videobuf2 queue for CAPTURE */
843*4882a593Smuzhiyun 	q = &ctx->vq_dst;
844*4882a593Smuzhiyun 	q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
845*4882a593Smuzhiyun 	q->drv_priv = &ctx->fh;
846*4882a593Smuzhiyun 	q->lock = &dev->mfc_mutex;
847*4882a593Smuzhiyun 	if (vdev == dev->vfd_dec) {
848*4882a593Smuzhiyun 		q->io_modes = VB2_MMAP;
849*4882a593Smuzhiyun 		q->ops = get_dec_queue_ops();
850*4882a593Smuzhiyun 	} else if (vdev == dev->vfd_enc) {
851*4882a593Smuzhiyun 		q->io_modes = VB2_MMAP | VB2_USERPTR;
852*4882a593Smuzhiyun 		q->ops = get_enc_queue_ops();
853*4882a593Smuzhiyun 	} else {
854*4882a593Smuzhiyun 		ret = -ENOENT;
855*4882a593Smuzhiyun 		goto err_queue_init;
856*4882a593Smuzhiyun 	}
857*4882a593Smuzhiyun 	/*
858*4882a593Smuzhiyun 	 * We'll do mostly sequential access, so sacrifice TLB efficiency for
859*4882a593Smuzhiyun 	 * faster allocation.
860*4882a593Smuzhiyun 	 */
861*4882a593Smuzhiyun 	q->dma_attrs = DMA_ATTR_ALLOC_SINGLE_PAGES;
862*4882a593Smuzhiyun 	q->mem_ops = &vb2_dma_contig_memops;
863*4882a593Smuzhiyun 	q->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_COPY;
864*4882a593Smuzhiyun 	ret = vb2_queue_init(q);
865*4882a593Smuzhiyun 	if (ret) {
866*4882a593Smuzhiyun 		mfc_err("Failed to initialize videobuf2 queue(capture)\n");
867*4882a593Smuzhiyun 		goto err_queue_init;
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 	/* Init videobuf2 queue for OUTPUT */
870*4882a593Smuzhiyun 	q = &ctx->vq_src;
871*4882a593Smuzhiyun 	q->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
872*4882a593Smuzhiyun 	q->drv_priv = &ctx->fh;
873*4882a593Smuzhiyun 	q->lock = &dev->mfc_mutex;
874*4882a593Smuzhiyun 	if (vdev == dev->vfd_dec) {
875*4882a593Smuzhiyun 		q->io_modes = VB2_MMAP;
876*4882a593Smuzhiyun 		q->ops = get_dec_queue_ops();
877*4882a593Smuzhiyun 	} else if (vdev == dev->vfd_enc) {
878*4882a593Smuzhiyun 		q->io_modes = VB2_MMAP | VB2_USERPTR;
879*4882a593Smuzhiyun 		q->ops = get_enc_queue_ops();
880*4882a593Smuzhiyun 	} else {
881*4882a593Smuzhiyun 		ret = -ENOENT;
882*4882a593Smuzhiyun 		goto err_queue_init;
883*4882a593Smuzhiyun 	}
884*4882a593Smuzhiyun 	/* One way to indicate end-of-stream for MFC is to set the
885*4882a593Smuzhiyun 	 * bytesused == 0. However by default videobuf2 handles bytesused
886*4882a593Smuzhiyun 	 * equal to 0 as a special case and changes its value to the size
887*4882a593Smuzhiyun 	 * of the buffer. Set the allow_zero_bytesused flag so that videobuf2
888*4882a593Smuzhiyun 	 * will keep the value of bytesused intact.
889*4882a593Smuzhiyun 	 */
890*4882a593Smuzhiyun 	q->allow_zero_bytesused = 1;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	/*
893*4882a593Smuzhiyun 	 * We'll do mostly sequential access, so sacrifice TLB efficiency for
894*4882a593Smuzhiyun 	 * faster allocation.
895*4882a593Smuzhiyun 	 */
896*4882a593Smuzhiyun 	q->dma_attrs = DMA_ATTR_ALLOC_SINGLE_PAGES;
897*4882a593Smuzhiyun 	q->mem_ops = &vb2_dma_contig_memops;
898*4882a593Smuzhiyun 	q->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_COPY;
899*4882a593Smuzhiyun 	ret = vb2_queue_init(q);
900*4882a593Smuzhiyun 	if (ret) {
901*4882a593Smuzhiyun 		mfc_err("Failed to initialize videobuf2 queue(output)\n");
902*4882a593Smuzhiyun 		goto err_queue_init;
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 	mutex_unlock(&dev->mfc_mutex);
905*4882a593Smuzhiyun 	mfc_debug_leave();
906*4882a593Smuzhiyun 	return ret;
907*4882a593Smuzhiyun 	/* Deinit when failure occurred */
908*4882a593Smuzhiyun err_queue_init:
909*4882a593Smuzhiyun 	if (dev->num_inst == 1)
910*4882a593Smuzhiyun 		s5p_mfc_deinit_hw(dev);
911*4882a593Smuzhiyun err_init_hw:
912*4882a593Smuzhiyun err_load_fw:
913*4882a593Smuzhiyun err_pwr_enable:
914*4882a593Smuzhiyun 	if (dev->num_inst == 1) {
915*4882a593Smuzhiyun 		if (s5p_mfc_power_off() < 0)
916*4882a593Smuzhiyun 			mfc_err("power off failed\n");
917*4882a593Smuzhiyun 		del_timer_sync(&dev->watchdog_timer);
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun err_ctrls_setup:
920*4882a593Smuzhiyun 	s5p_mfc_dec_ctrls_delete(ctx);
921*4882a593Smuzhiyun err_bad_node:
922*4882a593Smuzhiyun 	dev->ctx[ctx->num] = NULL;
923*4882a593Smuzhiyun err_no_ctx:
924*4882a593Smuzhiyun 	v4l2_fh_del(&ctx->fh);
925*4882a593Smuzhiyun 	v4l2_fh_exit(&ctx->fh);
926*4882a593Smuzhiyun 	kfree(ctx);
927*4882a593Smuzhiyun err_alloc:
928*4882a593Smuzhiyun 	dev->num_inst--;
929*4882a593Smuzhiyun 	mutex_unlock(&dev->mfc_mutex);
930*4882a593Smuzhiyun 	mfc_debug_leave();
931*4882a593Smuzhiyun 	return ret;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun /* Release MFC context */
s5p_mfc_release(struct file * file)935*4882a593Smuzhiyun static int s5p_mfc_release(struct file *file)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
938*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = ctx->dev;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/* if dev is null, do cleanup that doesn't need dev */
941*4882a593Smuzhiyun 	mfc_debug_enter();
942*4882a593Smuzhiyun 	if (dev)
943*4882a593Smuzhiyun 		mutex_lock(&dev->mfc_mutex);
944*4882a593Smuzhiyun 	vb2_queue_release(&ctx->vq_src);
945*4882a593Smuzhiyun 	vb2_queue_release(&ctx->vq_dst);
946*4882a593Smuzhiyun 	if (dev) {
947*4882a593Smuzhiyun 		s5p_mfc_clock_on();
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 		/* Mark context as idle */
950*4882a593Smuzhiyun 		clear_work_bit_irqsave(ctx);
951*4882a593Smuzhiyun 		/*
952*4882a593Smuzhiyun 		 * If instance was initialised and not yet freed,
953*4882a593Smuzhiyun 		 * return instance and free resources
954*4882a593Smuzhiyun 		*/
955*4882a593Smuzhiyun 		if (ctx->state != MFCINST_FREE && ctx->state != MFCINST_INIT) {
956*4882a593Smuzhiyun 			mfc_debug(2, "Has to free instance\n");
957*4882a593Smuzhiyun 			s5p_mfc_close_mfc_inst(dev, ctx);
958*4882a593Smuzhiyun 		}
959*4882a593Smuzhiyun 		/* hardware locking scheme */
960*4882a593Smuzhiyun 		if (dev->curr_ctx == ctx->num)
961*4882a593Smuzhiyun 			clear_bit(0, &dev->hw_lock);
962*4882a593Smuzhiyun 		dev->num_inst--;
963*4882a593Smuzhiyun 		if (dev->num_inst == 0) {
964*4882a593Smuzhiyun 			mfc_debug(2, "Last instance\n");
965*4882a593Smuzhiyun 			s5p_mfc_deinit_hw(dev);
966*4882a593Smuzhiyun 			del_timer_sync(&dev->watchdog_timer);
967*4882a593Smuzhiyun 			s5p_mfc_clock_off();
968*4882a593Smuzhiyun 			if (s5p_mfc_power_off() < 0)
969*4882a593Smuzhiyun 				mfc_err("Power off failed\n");
970*4882a593Smuzhiyun 		} else {
971*4882a593Smuzhiyun 			mfc_debug(2, "Shutting down clock\n");
972*4882a593Smuzhiyun 			s5p_mfc_clock_off();
973*4882a593Smuzhiyun 		}
974*4882a593Smuzhiyun 	}
975*4882a593Smuzhiyun 	if (dev)
976*4882a593Smuzhiyun 		dev->ctx[ctx->num] = NULL;
977*4882a593Smuzhiyun 	s5p_mfc_dec_ctrls_delete(ctx);
978*4882a593Smuzhiyun 	v4l2_fh_del(&ctx->fh);
979*4882a593Smuzhiyun 	/* vdev is gone if dev is null */
980*4882a593Smuzhiyun 	if (dev)
981*4882a593Smuzhiyun 		v4l2_fh_exit(&ctx->fh);
982*4882a593Smuzhiyun 	kfree(ctx);
983*4882a593Smuzhiyun 	mfc_debug_leave();
984*4882a593Smuzhiyun 	if (dev)
985*4882a593Smuzhiyun 		mutex_unlock(&dev->mfc_mutex);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	return 0;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun /* Poll */
s5p_mfc_poll(struct file * file,struct poll_table_struct * wait)991*4882a593Smuzhiyun static __poll_t s5p_mfc_poll(struct file *file,
992*4882a593Smuzhiyun 				 struct poll_table_struct *wait)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
995*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = ctx->dev;
996*4882a593Smuzhiyun 	struct vb2_queue *src_q, *dst_q;
997*4882a593Smuzhiyun 	struct vb2_buffer *src_vb = NULL, *dst_vb = NULL;
998*4882a593Smuzhiyun 	__poll_t rc = 0;
999*4882a593Smuzhiyun 	unsigned long flags;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	mutex_lock(&dev->mfc_mutex);
1002*4882a593Smuzhiyun 	src_q = &ctx->vq_src;
1003*4882a593Smuzhiyun 	dst_q = &ctx->vq_dst;
1004*4882a593Smuzhiyun 	/*
1005*4882a593Smuzhiyun 	 * There has to be at least one buffer queued on each queued_list, which
1006*4882a593Smuzhiyun 	 * means either in driver already or waiting for driver to claim it
1007*4882a593Smuzhiyun 	 * and start processing.
1008*4882a593Smuzhiyun 	 */
1009*4882a593Smuzhiyun 	if ((!src_q->streaming || list_empty(&src_q->queued_list))
1010*4882a593Smuzhiyun 		&& (!dst_q->streaming || list_empty(&dst_q->queued_list))) {
1011*4882a593Smuzhiyun 		rc = EPOLLERR;
1012*4882a593Smuzhiyun 		goto end;
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 	mutex_unlock(&dev->mfc_mutex);
1015*4882a593Smuzhiyun 	poll_wait(file, &ctx->fh.wait, wait);
1016*4882a593Smuzhiyun 	poll_wait(file, &src_q->done_wq, wait);
1017*4882a593Smuzhiyun 	poll_wait(file, &dst_q->done_wq, wait);
1018*4882a593Smuzhiyun 	mutex_lock(&dev->mfc_mutex);
1019*4882a593Smuzhiyun 	if (v4l2_event_pending(&ctx->fh))
1020*4882a593Smuzhiyun 		rc |= EPOLLPRI;
1021*4882a593Smuzhiyun 	spin_lock_irqsave(&src_q->done_lock, flags);
1022*4882a593Smuzhiyun 	if (!list_empty(&src_q->done_list))
1023*4882a593Smuzhiyun 		src_vb = list_first_entry(&src_q->done_list, struct vb2_buffer,
1024*4882a593Smuzhiyun 								done_entry);
1025*4882a593Smuzhiyun 	if (src_vb && (src_vb->state == VB2_BUF_STATE_DONE
1026*4882a593Smuzhiyun 				|| src_vb->state == VB2_BUF_STATE_ERROR))
1027*4882a593Smuzhiyun 		rc |= EPOLLOUT | EPOLLWRNORM;
1028*4882a593Smuzhiyun 	spin_unlock_irqrestore(&src_q->done_lock, flags);
1029*4882a593Smuzhiyun 	spin_lock_irqsave(&dst_q->done_lock, flags);
1030*4882a593Smuzhiyun 	if (!list_empty(&dst_q->done_list))
1031*4882a593Smuzhiyun 		dst_vb = list_first_entry(&dst_q->done_list, struct vb2_buffer,
1032*4882a593Smuzhiyun 								done_entry);
1033*4882a593Smuzhiyun 	if (dst_vb && (dst_vb->state == VB2_BUF_STATE_DONE
1034*4882a593Smuzhiyun 				|| dst_vb->state == VB2_BUF_STATE_ERROR))
1035*4882a593Smuzhiyun 		rc |= EPOLLIN | EPOLLRDNORM;
1036*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dst_q->done_lock, flags);
1037*4882a593Smuzhiyun end:
1038*4882a593Smuzhiyun 	mutex_unlock(&dev->mfc_mutex);
1039*4882a593Smuzhiyun 	return rc;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun /* Mmap */
s5p_mfc_mmap(struct file * file,struct vm_area_struct * vma)1043*4882a593Smuzhiyun static int s5p_mfc_mmap(struct file *file, struct vm_area_struct *vma)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
1046*4882a593Smuzhiyun 	unsigned long offset = vma->vm_pgoff << PAGE_SHIFT;
1047*4882a593Smuzhiyun 	int ret;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	if (offset < DST_QUEUE_OFF_BASE) {
1050*4882a593Smuzhiyun 		mfc_debug(2, "mmaping source\n");
1051*4882a593Smuzhiyun 		ret = vb2_mmap(&ctx->vq_src, vma);
1052*4882a593Smuzhiyun 	} else {		/* capture */
1053*4882a593Smuzhiyun 		mfc_debug(2, "mmaping destination\n");
1054*4882a593Smuzhiyun 		vma->vm_pgoff -= (DST_QUEUE_OFF_BASE >> PAGE_SHIFT);
1055*4882a593Smuzhiyun 		ret = vb2_mmap(&ctx->vq_dst, vma);
1056*4882a593Smuzhiyun 	}
1057*4882a593Smuzhiyun 	return ret;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun /* v4l2 ops */
1061*4882a593Smuzhiyun static const struct v4l2_file_operations s5p_mfc_fops = {
1062*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1063*4882a593Smuzhiyun 	.open = s5p_mfc_open,
1064*4882a593Smuzhiyun 	.release = s5p_mfc_release,
1065*4882a593Smuzhiyun 	.poll = s5p_mfc_poll,
1066*4882a593Smuzhiyun 	.unlocked_ioctl = video_ioctl2,
1067*4882a593Smuzhiyun 	.mmap = s5p_mfc_mmap,
1068*4882a593Smuzhiyun };
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun /* DMA memory related helper functions */
s5p_mfc_memdev_release(struct device * dev)1071*4882a593Smuzhiyun static void s5p_mfc_memdev_release(struct device *dev)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun 	of_reserved_mem_device_release(dev);
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
s5p_mfc_alloc_memdev(struct device * dev,const char * name,unsigned int idx)1076*4882a593Smuzhiyun static struct device *s5p_mfc_alloc_memdev(struct device *dev,
1077*4882a593Smuzhiyun 					   const char *name, unsigned int idx)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun 	struct device *child;
1080*4882a593Smuzhiyun 	int ret;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	child = devm_kzalloc(dev, sizeof(*child), GFP_KERNEL);
1083*4882a593Smuzhiyun 	if (!child)
1084*4882a593Smuzhiyun 		return NULL;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	device_initialize(child);
1087*4882a593Smuzhiyun 	dev_set_name(child, "%s:%s", dev_name(dev), name);
1088*4882a593Smuzhiyun 	child->parent = dev;
1089*4882a593Smuzhiyun 	child->coherent_dma_mask = dev->coherent_dma_mask;
1090*4882a593Smuzhiyun 	child->dma_mask = dev->dma_mask;
1091*4882a593Smuzhiyun 	child->release = s5p_mfc_memdev_release;
1092*4882a593Smuzhiyun 	child->dma_parms = devm_kzalloc(dev, sizeof(*child->dma_parms),
1093*4882a593Smuzhiyun 					GFP_KERNEL);
1094*4882a593Smuzhiyun 	if (!child->dma_parms)
1095*4882a593Smuzhiyun 		goto err;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	/*
1098*4882a593Smuzhiyun 	 * The memdevs are not proper OF platform devices, so in order for them
1099*4882a593Smuzhiyun 	 * to be treated as valid DMA masters we need a bit of a hack to force
1100*4882a593Smuzhiyun 	 * them to inherit the MFC node's DMA configuration.
1101*4882a593Smuzhiyun 	 */
1102*4882a593Smuzhiyun 	of_dma_configure(child, dev->of_node, true);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	if (device_add(child) == 0) {
1105*4882a593Smuzhiyun 		ret = of_reserved_mem_device_init_by_idx(child, dev->of_node,
1106*4882a593Smuzhiyun 							 idx);
1107*4882a593Smuzhiyun 		if (ret == 0)
1108*4882a593Smuzhiyun 			return child;
1109*4882a593Smuzhiyun 		device_del(child);
1110*4882a593Smuzhiyun 	}
1111*4882a593Smuzhiyun err:
1112*4882a593Smuzhiyun 	put_device(child);
1113*4882a593Smuzhiyun 	return NULL;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
s5p_mfc_configure_2port_memory(struct s5p_mfc_dev * mfc_dev)1116*4882a593Smuzhiyun static int s5p_mfc_configure_2port_memory(struct s5p_mfc_dev *mfc_dev)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun 	struct device *dev = &mfc_dev->plat_dev->dev;
1119*4882a593Smuzhiyun 	void *bank2_virt;
1120*4882a593Smuzhiyun 	dma_addr_t bank2_dma_addr;
1121*4882a593Smuzhiyun 	unsigned long align_size = 1 << MFC_BASE_ALIGN_ORDER;
1122*4882a593Smuzhiyun 	int ret;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	/*
1125*4882a593Smuzhiyun 	 * Create and initialize virtual devices for accessing
1126*4882a593Smuzhiyun 	 * reserved memory regions.
1127*4882a593Smuzhiyun 	 */
1128*4882a593Smuzhiyun 	mfc_dev->mem_dev[BANK_L_CTX] = s5p_mfc_alloc_memdev(dev, "left",
1129*4882a593Smuzhiyun 							   BANK_L_CTX);
1130*4882a593Smuzhiyun 	if (!mfc_dev->mem_dev[BANK_L_CTX])
1131*4882a593Smuzhiyun 		return -ENODEV;
1132*4882a593Smuzhiyun 	mfc_dev->mem_dev[BANK_R_CTX] = s5p_mfc_alloc_memdev(dev, "right",
1133*4882a593Smuzhiyun 							   BANK_R_CTX);
1134*4882a593Smuzhiyun 	if (!mfc_dev->mem_dev[BANK_R_CTX]) {
1135*4882a593Smuzhiyun 		device_unregister(mfc_dev->mem_dev[BANK_L_CTX]);
1136*4882a593Smuzhiyun 		return -ENODEV;
1137*4882a593Smuzhiyun 	}
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/* Allocate memory for firmware and initialize both banks addresses */
1140*4882a593Smuzhiyun 	ret = s5p_mfc_alloc_firmware(mfc_dev);
1141*4882a593Smuzhiyun 	if (ret) {
1142*4882a593Smuzhiyun 		device_unregister(mfc_dev->mem_dev[BANK_R_CTX]);
1143*4882a593Smuzhiyun 		device_unregister(mfc_dev->mem_dev[BANK_L_CTX]);
1144*4882a593Smuzhiyun 		return ret;
1145*4882a593Smuzhiyun 	}
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	mfc_dev->dma_base[BANK_L_CTX] = mfc_dev->fw_buf.dma;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	bank2_virt = dma_alloc_coherent(mfc_dev->mem_dev[BANK_R_CTX],
1150*4882a593Smuzhiyun 				       align_size, &bank2_dma_addr, GFP_KERNEL);
1151*4882a593Smuzhiyun 	if (!bank2_virt) {
1152*4882a593Smuzhiyun 		mfc_err("Allocating bank2 base failed\n");
1153*4882a593Smuzhiyun 		s5p_mfc_release_firmware(mfc_dev);
1154*4882a593Smuzhiyun 		device_unregister(mfc_dev->mem_dev[BANK_R_CTX]);
1155*4882a593Smuzhiyun 		device_unregister(mfc_dev->mem_dev[BANK_L_CTX]);
1156*4882a593Smuzhiyun 		return -ENOMEM;
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	/* Valid buffers passed to MFC encoder with LAST_FRAME command
1160*4882a593Smuzhiyun 	 * should not have address of bank2 - MFC will treat it as a null frame.
1161*4882a593Smuzhiyun 	 * To avoid such situation we set bank2 address below the pool address.
1162*4882a593Smuzhiyun 	 */
1163*4882a593Smuzhiyun 	mfc_dev->dma_base[BANK_R_CTX] = bank2_dma_addr - align_size;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	dma_free_coherent(mfc_dev->mem_dev[BANK_R_CTX], align_size, bank2_virt,
1166*4882a593Smuzhiyun 			  bank2_dma_addr);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	vb2_dma_contig_set_max_seg_size(mfc_dev->mem_dev[BANK_L_CTX],
1169*4882a593Smuzhiyun 					DMA_BIT_MASK(32));
1170*4882a593Smuzhiyun 	vb2_dma_contig_set_max_seg_size(mfc_dev->mem_dev[BANK_R_CTX],
1171*4882a593Smuzhiyun 					DMA_BIT_MASK(32));
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	return 0;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun 
s5p_mfc_unconfigure_2port_memory(struct s5p_mfc_dev * mfc_dev)1176*4882a593Smuzhiyun static void s5p_mfc_unconfigure_2port_memory(struct s5p_mfc_dev *mfc_dev)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun 	device_unregister(mfc_dev->mem_dev[BANK_L_CTX]);
1179*4882a593Smuzhiyun 	device_unregister(mfc_dev->mem_dev[BANK_R_CTX]);
1180*4882a593Smuzhiyun 	vb2_dma_contig_clear_max_seg_size(mfc_dev->mem_dev[BANK_L_CTX]);
1181*4882a593Smuzhiyun 	vb2_dma_contig_clear_max_seg_size(mfc_dev->mem_dev[BANK_R_CTX]);
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun 
s5p_mfc_configure_common_memory(struct s5p_mfc_dev * mfc_dev)1184*4882a593Smuzhiyun static int s5p_mfc_configure_common_memory(struct s5p_mfc_dev *mfc_dev)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	struct device *dev = &mfc_dev->plat_dev->dev;
1187*4882a593Smuzhiyun 	unsigned long mem_size = SZ_4M;
1188*4882a593Smuzhiyun 	unsigned int bitmap_size;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_DMA_CMA) || exynos_is_iommu_available(dev))
1191*4882a593Smuzhiyun 		mem_size = SZ_8M;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	if (mfc_mem_size)
1194*4882a593Smuzhiyun 		mem_size = memparse(mfc_mem_size, NULL);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	bitmap_size = BITS_TO_LONGS(mem_size >> PAGE_SHIFT) * sizeof(long);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	mfc_dev->mem_bitmap = kzalloc(bitmap_size, GFP_KERNEL);
1199*4882a593Smuzhiyun 	if (!mfc_dev->mem_bitmap)
1200*4882a593Smuzhiyun 		return -ENOMEM;
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	mfc_dev->mem_virt = dma_alloc_coherent(dev, mem_size,
1203*4882a593Smuzhiyun 					       &mfc_dev->mem_base, GFP_KERNEL);
1204*4882a593Smuzhiyun 	if (!mfc_dev->mem_virt) {
1205*4882a593Smuzhiyun 		kfree(mfc_dev->mem_bitmap);
1206*4882a593Smuzhiyun 		dev_err(dev, "failed to preallocate %ld MiB for the firmware and context buffers\n",
1207*4882a593Smuzhiyun 			(mem_size / SZ_1M));
1208*4882a593Smuzhiyun 		return -ENOMEM;
1209*4882a593Smuzhiyun 	}
1210*4882a593Smuzhiyun 	mfc_dev->mem_size = mem_size;
1211*4882a593Smuzhiyun 	mfc_dev->dma_base[BANK_L_CTX] = mfc_dev->mem_base;
1212*4882a593Smuzhiyun 	mfc_dev->dma_base[BANK_R_CTX] = mfc_dev->mem_base;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	/*
1215*4882a593Smuzhiyun 	 * MFC hardware cannot handle 0 as a base address, so mark first 128K
1216*4882a593Smuzhiyun 	 * as used (to keep required base alignment) and adjust base address
1217*4882a593Smuzhiyun 	 */
1218*4882a593Smuzhiyun 	if (mfc_dev->mem_base == (dma_addr_t)0) {
1219*4882a593Smuzhiyun 		unsigned int offset = 1 << MFC_BASE_ALIGN_ORDER;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 		bitmap_set(mfc_dev->mem_bitmap, 0, offset >> PAGE_SHIFT);
1222*4882a593Smuzhiyun 		mfc_dev->dma_base[BANK_L_CTX] += offset;
1223*4882a593Smuzhiyun 		mfc_dev->dma_base[BANK_R_CTX] += offset;
1224*4882a593Smuzhiyun 	}
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	/* Firmware allocation cannot fail in this case */
1227*4882a593Smuzhiyun 	s5p_mfc_alloc_firmware(mfc_dev);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	mfc_dev->mem_dev[BANK_L_CTX] = mfc_dev->mem_dev[BANK_R_CTX] = dev;
1230*4882a593Smuzhiyun 	vb2_dma_contig_set_max_seg_size(dev, DMA_BIT_MASK(32));
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	dev_info(dev, "preallocated %ld MiB buffer for the firmware and context buffers\n",
1233*4882a593Smuzhiyun 		 (mem_size / SZ_1M));
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	return 0;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
s5p_mfc_unconfigure_common_memory(struct s5p_mfc_dev * mfc_dev)1238*4882a593Smuzhiyun static void s5p_mfc_unconfigure_common_memory(struct s5p_mfc_dev *mfc_dev)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun 	struct device *dev = &mfc_dev->plat_dev->dev;
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	dma_free_coherent(dev, mfc_dev->mem_size, mfc_dev->mem_virt,
1243*4882a593Smuzhiyun 			  mfc_dev->mem_base);
1244*4882a593Smuzhiyun 	kfree(mfc_dev->mem_bitmap);
1245*4882a593Smuzhiyun 	vb2_dma_contig_clear_max_seg_size(dev);
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun 
s5p_mfc_configure_dma_memory(struct s5p_mfc_dev * mfc_dev)1248*4882a593Smuzhiyun static int s5p_mfc_configure_dma_memory(struct s5p_mfc_dev *mfc_dev)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun 	struct device *dev = &mfc_dev->plat_dev->dev;
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	if (exynos_is_iommu_available(dev) || !IS_TWOPORT(mfc_dev))
1253*4882a593Smuzhiyun 		return s5p_mfc_configure_common_memory(mfc_dev);
1254*4882a593Smuzhiyun 	else
1255*4882a593Smuzhiyun 		return s5p_mfc_configure_2port_memory(mfc_dev);
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun 
s5p_mfc_unconfigure_dma_memory(struct s5p_mfc_dev * mfc_dev)1258*4882a593Smuzhiyun static void s5p_mfc_unconfigure_dma_memory(struct s5p_mfc_dev *mfc_dev)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun 	struct device *dev = &mfc_dev->plat_dev->dev;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	s5p_mfc_release_firmware(mfc_dev);
1263*4882a593Smuzhiyun 	if (exynos_is_iommu_available(dev) || !IS_TWOPORT(mfc_dev))
1264*4882a593Smuzhiyun 		s5p_mfc_unconfigure_common_memory(mfc_dev);
1265*4882a593Smuzhiyun 	else
1266*4882a593Smuzhiyun 		s5p_mfc_unconfigure_2port_memory(mfc_dev);
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun /* MFC probe function */
s5p_mfc_probe(struct platform_device * pdev)1270*4882a593Smuzhiyun static int s5p_mfc_probe(struct platform_device *pdev)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev;
1273*4882a593Smuzhiyun 	struct video_device *vfd;
1274*4882a593Smuzhiyun 	struct resource *res;
1275*4882a593Smuzhiyun 	int ret;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	pr_debug("%s++\n", __func__);
1278*4882a593Smuzhiyun 	dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
1279*4882a593Smuzhiyun 	if (!dev)
1280*4882a593Smuzhiyun 		return -ENOMEM;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	spin_lock_init(&dev->irqlock);
1283*4882a593Smuzhiyun 	spin_lock_init(&dev->condlock);
1284*4882a593Smuzhiyun 	dev->plat_dev = pdev;
1285*4882a593Smuzhiyun 	if (!dev->plat_dev) {
1286*4882a593Smuzhiyun 		mfc_err("No platform data specified\n");
1287*4882a593Smuzhiyun 		return -ENODEV;
1288*4882a593Smuzhiyun 	}
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	dev->variant = of_device_get_match_data(&pdev->dev);
1291*4882a593Smuzhiyun 	if (!dev->variant) {
1292*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to get device MFC hardware variant information\n");
1293*4882a593Smuzhiyun 		return -ENOENT;
1294*4882a593Smuzhiyun 	}
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1297*4882a593Smuzhiyun 	dev->regs_base = devm_ioremap_resource(&pdev->dev, res);
1298*4882a593Smuzhiyun 	if (IS_ERR(dev->regs_base))
1299*4882a593Smuzhiyun 		return PTR_ERR(dev->regs_base);
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1302*4882a593Smuzhiyun 	if (!res) {
1303*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get irq resource\n");
1304*4882a593Smuzhiyun 		return -ENOENT;
1305*4882a593Smuzhiyun 	}
1306*4882a593Smuzhiyun 	dev->irq = res->start;
1307*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, dev->irq, s5p_mfc_irq,
1308*4882a593Smuzhiyun 					0, pdev->name, dev);
1309*4882a593Smuzhiyun 	if (ret) {
1310*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to install irq (%d)\n", ret);
1311*4882a593Smuzhiyun 		return ret;
1312*4882a593Smuzhiyun 	}
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	ret = s5p_mfc_configure_dma_memory(dev);
1315*4882a593Smuzhiyun 	if (ret < 0) {
1316*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to configure DMA memory\n");
1317*4882a593Smuzhiyun 		return ret;
1318*4882a593Smuzhiyun 	}
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	ret = s5p_mfc_init_pm(dev);
1321*4882a593Smuzhiyun 	if (ret < 0) {
1322*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get mfc clock source\n");
1323*4882a593Smuzhiyun 		goto err_dma;
1324*4882a593Smuzhiyun 	}
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	/*
1327*4882a593Smuzhiyun 	 * Load fails if fs isn't mounted. Try loading anyway.
1328*4882a593Smuzhiyun 	 * _open() will load it, it it fails now. Ignore failure.
1329*4882a593Smuzhiyun 	 */
1330*4882a593Smuzhiyun 	s5p_mfc_load_firmware(dev);
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	mutex_init(&dev->mfc_mutex);
1333*4882a593Smuzhiyun 	init_waitqueue_head(&dev->queue);
1334*4882a593Smuzhiyun 	dev->hw_lock = 0;
1335*4882a593Smuzhiyun 	INIT_WORK(&dev->watchdog_work, s5p_mfc_watchdog_worker);
1336*4882a593Smuzhiyun 	atomic_set(&dev->watchdog_cnt, 0);
1337*4882a593Smuzhiyun 	timer_setup(&dev->watchdog_timer, s5p_mfc_watchdog, 0);
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	ret = v4l2_device_register(&pdev->dev, &dev->v4l2_dev);
1340*4882a593Smuzhiyun 	if (ret)
1341*4882a593Smuzhiyun 		goto err_v4l2_dev_reg;
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	/* decoder */
1344*4882a593Smuzhiyun 	vfd = video_device_alloc();
1345*4882a593Smuzhiyun 	if (!vfd) {
1346*4882a593Smuzhiyun 		v4l2_err(&dev->v4l2_dev, "Failed to allocate video device\n");
1347*4882a593Smuzhiyun 		ret = -ENOMEM;
1348*4882a593Smuzhiyun 		goto err_dec_alloc;
1349*4882a593Smuzhiyun 	}
1350*4882a593Smuzhiyun 	vfd->fops	= &s5p_mfc_fops;
1351*4882a593Smuzhiyun 	vfd->ioctl_ops	= get_dec_v4l2_ioctl_ops();
1352*4882a593Smuzhiyun 	vfd->release	= video_device_release;
1353*4882a593Smuzhiyun 	vfd->lock	= &dev->mfc_mutex;
1354*4882a593Smuzhiyun 	vfd->v4l2_dev	= &dev->v4l2_dev;
1355*4882a593Smuzhiyun 	vfd->vfl_dir	= VFL_DIR_M2M;
1356*4882a593Smuzhiyun 	vfd->device_caps = V4L2_CAP_VIDEO_M2M_MPLANE | V4L2_CAP_STREAMING;
1357*4882a593Smuzhiyun 	set_bit(V4L2_FL_QUIRK_INVERTED_CROP, &vfd->flags);
1358*4882a593Smuzhiyun 	snprintf(vfd->name, sizeof(vfd->name), "%s", S5P_MFC_DEC_NAME);
1359*4882a593Smuzhiyun 	dev->vfd_dec	= vfd;
1360*4882a593Smuzhiyun 	video_set_drvdata(vfd, dev);
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	/* encoder */
1363*4882a593Smuzhiyun 	vfd = video_device_alloc();
1364*4882a593Smuzhiyun 	if (!vfd) {
1365*4882a593Smuzhiyun 		v4l2_err(&dev->v4l2_dev, "Failed to allocate video device\n");
1366*4882a593Smuzhiyun 		ret = -ENOMEM;
1367*4882a593Smuzhiyun 		goto err_enc_alloc;
1368*4882a593Smuzhiyun 	}
1369*4882a593Smuzhiyun 	vfd->fops	= &s5p_mfc_fops;
1370*4882a593Smuzhiyun 	vfd->ioctl_ops	= get_enc_v4l2_ioctl_ops();
1371*4882a593Smuzhiyun 	vfd->release	= video_device_release;
1372*4882a593Smuzhiyun 	vfd->lock	= &dev->mfc_mutex;
1373*4882a593Smuzhiyun 	vfd->v4l2_dev	= &dev->v4l2_dev;
1374*4882a593Smuzhiyun 	vfd->vfl_dir	= VFL_DIR_M2M;
1375*4882a593Smuzhiyun 	vfd->device_caps = V4L2_CAP_VIDEO_M2M_MPLANE | V4L2_CAP_STREAMING;
1376*4882a593Smuzhiyun 	snprintf(vfd->name, sizeof(vfd->name), "%s", S5P_MFC_ENC_NAME);
1377*4882a593Smuzhiyun 	dev->vfd_enc	= vfd;
1378*4882a593Smuzhiyun 	video_set_drvdata(vfd, dev);
1379*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dev);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	/* Initialize HW ops and commands based on MFC version */
1382*4882a593Smuzhiyun 	s5p_mfc_init_hw_ops(dev);
1383*4882a593Smuzhiyun 	s5p_mfc_init_hw_cmds(dev);
1384*4882a593Smuzhiyun 	s5p_mfc_init_regs(dev);
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	/* Register decoder and encoder */
1387*4882a593Smuzhiyun 	ret = video_register_device(dev->vfd_dec, VFL_TYPE_VIDEO, 0);
1388*4882a593Smuzhiyun 	if (ret) {
1389*4882a593Smuzhiyun 		v4l2_err(&dev->v4l2_dev, "Failed to register video device\n");
1390*4882a593Smuzhiyun 		goto err_dec_reg;
1391*4882a593Smuzhiyun 	}
1392*4882a593Smuzhiyun 	v4l2_info(&dev->v4l2_dev,
1393*4882a593Smuzhiyun 		  "decoder registered as /dev/video%d\n", dev->vfd_dec->num);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	ret = video_register_device(dev->vfd_enc, VFL_TYPE_VIDEO, 0);
1396*4882a593Smuzhiyun 	if (ret) {
1397*4882a593Smuzhiyun 		v4l2_err(&dev->v4l2_dev, "Failed to register video device\n");
1398*4882a593Smuzhiyun 		goto err_enc_reg;
1399*4882a593Smuzhiyun 	}
1400*4882a593Smuzhiyun 	v4l2_info(&dev->v4l2_dev,
1401*4882a593Smuzhiyun 		  "encoder registered as /dev/video%d\n", dev->vfd_enc->num);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	pr_debug("%s--\n", __func__);
1404*4882a593Smuzhiyun 	return 0;
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun /* Deinit MFC if probe had failed */
1407*4882a593Smuzhiyun err_enc_reg:
1408*4882a593Smuzhiyun 	video_unregister_device(dev->vfd_dec);
1409*4882a593Smuzhiyun err_dec_reg:
1410*4882a593Smuzhiyun 	video_device_release(dev->vfd_enc);
1411*4882a593Smuzhiyun err_enc_alloc:
1412*4882a593Smuzhiyun 	video_device_release(dev->vfd_dec);
1413*4882a593Smuzhiyun err_dec_alloc:
1414*4882a593Smuzhiyun 	v4l2_device_unregister(&dev->v4l2_dev);
1415*4882a593Smuzhiyun err_v4l2_dev_reg:
1416*4882a593Smuzhiyun 	s5p_mfc_final_pm(dev);
1417*4882a593Smuzhiyun err_dma:
1418*4882a593Smuzhiyun 	s5p_mfc_unconfigure_dma_memory(dev);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	pr_debug("%s-- with error\n", __func__);
1421*4882a593Smuzhiyun 	return ret;
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun /* Remove the driver */
s5p_mfc_remove(struct platform_device * pdev)1426*4882a593Smuzhiyun static int s5p_mfc_remove(struct platform_device *pdev)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun 	struct s5p_mfc_dev *dev = platform_get_drvdata(pdev);
1429*4882a593Smuzhiyun 	struct s5p_mfc_ctx *ctx;
1430*4882a593Smuzhiyun 	int i;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	v4l2_info(&dev->v4l2_dev, "Removing %s\n", pdev->name);
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	/*
1435*4882a593Smuzhiyun 	 * Clear ctx dev pointer to avoid races between s5p_mfc_remove()
1436*4882a593Smuzhiyun 	 * and s5p_mfc_release() and s5p_mfc_release() accessing ctx->dev
1437*4882a593Smuzhiyun 	 * after s5p_mfc_remove() is run during unbind.
1438*4882a593Smuzhiyun 	*/
1439*4882a593Smuzhiyun 	mutex_lock(&dev->mfc_mutex);
1440*4882a593Smuzhiyun 	for (i = 0; i < MFC_NUM_CONTEXTS; i++) {
1441*4882a593Smuzhiyun 		ctx = dev->ctx[i];
1442*4882a593Smuzhiyun 		if (!ctx)
1443*4882a593Smuzhiyun 			continue;
1444*4882a593Smuzhiyun 		/* clear ctx->dev */
1445*4882a593Smuzhiyun 		ctx->dev = NULL;
1446*4882a593Smuzhiyun 	}
1447*4882a593Smuzhiyun 	mutex_unlock(&dev->mfc_mutex);
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	del_timer_sync(&dev->watchdog_timer);
1450*4882a593Smuzhiyun 	flush_work(&dev->watchdog_work);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	video_unregister_device(dev->vfd_enc);
1453*4882a593Smuzhiyun 	video_unregister_device(dev->vfd_dec);
1454*4882a593Smuzhiyun 	video_device_release(dev->vfd_enc);
1455*4882a593Smuzhiyun 	video_device_release(dev->vfd_dec);
1456*4882a593Smuzhiyun 	v4l2_device_unregister(&dev->v4l2_dev);
1457*4882a593Smuzhiyun 	s5p_mfc_unconfigure_dma_memory(dev);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	s5p_mfc_final_pm(dev);
1460*4882a593Smuzhiyun 	return 0;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1464*4882a593Smuzhiyun 
s5p_mfc_suspend(struct device * dev)1465*4882a593Smuzhiyun static int s5p_mfc_suspend(struct device *dev)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun 	struct s5p_mfc_dev *m_dev = dev_get_drvdata(dev);
1468*4882a593Smuzhiyun 	int ret;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	if (m_dev->num_inst == 0)
1471*4882a593Smuzhiyun 		return 0;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	if (test_and_set_bit(0, &m_dev->enter_suspend) != 0) {
1474*4882a593Smuzhiyun 		mfc_err("Error: going to suspend for a second time\n");
1475*4882a593Smuzhiyun 		return -EIO;
1476*4882a593Smuzhiyun 	}
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	/* Check if we're processing then wait if it necessary. */
1479*4882a593Smuzhiyun 	while (test_and_set_bit(0, &m_dev->hw_lock) != 0) {
1480*4882a593Smuzhiyun 		/* Try and lock the HW */
1481*4882a593Smuzhiyun 		/* Wait on the interrupt waitqueue */
1482*4882a593Smuzhiyun 		ret = wait_event_interruptible_timeout(m_dev->queue,
1483*4882a593Smuzhiyun 			m_dev->int_cond, msecs_to_jiffies(MFC_INT_TIMEOUT));
1484*4882a593Smuzhiyun 		if (ret == 0) {
1485*4882a593Smuzhiyun 			mfc_err("Waiting for hardware to finish timed out\n");
1486*4882a593Smuzhiyun 			clear_bit(0, &m_dev->enter_suspend);
1487*4882a593Smuzhiyun 			return -EIO;
1488*4882a593Smuzhiyun 		}
1489*4882a593Smuzhiyun 	}
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	ret = s5p_mfc_sleep(m_dev);
1492*4882a593Smuzhiyun 	if (ret) {
1493*4882a593Smuzhiyun 		clear_bit(0, &m_dev->enter_suspend);
1494*4882a593Smuzhiyun 		clear_bit(0, &m_dev->hw_lock);
1495*4882a593Smuzhiyun 	}
1496*4882a593Smuzhiyun 	return ret;
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun 
s5p_mfc_resume(struct device * dev)1499*4882a593Smuzhiyun static int s5p_mfc_resume(struct device *dev)
1500*4882a593Smuzhiyun {
1501*4882a593Smuzhiyun 	struct s5p_mfc_dev *m_dev = dev_get_drvdata(dev);
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	if (m_dev->num_inst == 0)
1504*4882a593Smuzhiyun 		return 0;
1505*4882a593Smuzhiyun 	return s5p_mfc_wakeup(m_dev);
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun #endif
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun /* Power management */
1510*4882a593Smuzhiyun static const struct dev_pm_ops s5p_mfc_pm_ops = {
1511*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(s5p_mfc_suspend, s5p_mfc_resume)
1512*4882a593Smuzhiyun };
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun static struct s5p_mfc_buf_size_v5 mfc_buf_size_v5 = {
1515*4882a593Smuzhiyun 	.h264_ctx	= MFC_H264_CTX_BUF_SIZE,
1516*4882a593Smuzhiyun 	.non_h264_ctx	= MFC_CTX_BUF_SIZE,
1517*4882a593Smuzhiyun 	.dsc		= DESC_BUF_SIZE,
1518*4882a593Smuzhiyun 	.shm		= SHARED_BUF_SIZE,
1519*4882a593Smuzhiyun };
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun static struct s5p_mfc_buf_size buf_size_v5 = {
1522*4882a593Smuzhiyun 	.fw	= MAX_FW_SIZE,
1523*4882a593Smuzhiyun 	.cpb	= MAX_CPB_SIZE,
1524*4882a593Smuzhiyun 	.priv	= &mfc_buf_size_v5,
1525*4882a593Smuzhiyun };
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun static struct s5p_mfc_variant mfc_drvdata_v5 = {
1528*4882a593Smuzhiyun 	.version	= MFC_VERSION,
1529*4882a593Smuzhiyun 	.version_bit	= MFC_V5_BIT,
1530*4882a593Smuzhiyun 	.port_num	= MFC_NUM_PORTS,
1531*4882a593Smuzhiyun 	.buf_size	= &buf_size_v5,
1532*4882a593Smuzhiyun 	.fw_name[0]	= "s5p-mfc.fw",
1533*4882a593Smuzhiyun 	.clk_names	= {"mfc", "sclk_mfc"},
1534*4882a593Smuzhiyun 	.num_clocks	= 2,
1535*4882a593Smuzhiyun 	.use_clock_gating = true,
1536*4882a593Smuzhiyun };
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun static struct s5p_mfc_buf_size_v6 mfc_buf_size_v6 = {
1539*4882a593Smuzhiyun 	.dev_ctx	= MFC_CTX_BUF_SIZE_V6,
1540*4882a593Smuzhiyun 	.h264_dec_ctx	= MFC_H264_DEC_CTX_BUF_SIZE_V6,
1541*4882a593Smuzhiyun 	.other_dec_ctx	= MFC_OTHER_DEC_CTX_BUF_SIZE_V6,
1542*4882a593Smuzhiyun 	.h264_enc_ctx	= MFC_H264_ENC_CTX_BUF_SIZE_V6,
1543*4882a593Smuzhiyun 	.other_enc_ctx	= MFC_OTHER_ENC_CTX_BUF_SIZE_V6,
1544*4882a593Smuzhiyun };
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun static struct s5p_mfc_buf_size buf_size_v6 = {
1547*4882a593Smuzhiyun 	.fw	= MAX_FW_SIZE_V6,
1548*4882a593Smuzhiyun 	.cpb	= MAX_CPB_SIZE_V6,
1549*4882a593Smuzhiyun 	.priv	= &mfc_buf_size_v6,
1550*4882a593Smuzhiyun };
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun static struct s5p_mfc_variant mfc_drvdata_v6 = {
1553*4882a593Smuzhiyun 	.version	= MFC_VERSION_V6,
1554*4882a593Smuzhiyun 	.version_bit	= MFC_V6_BIT,
1555*4882a593Smuzhiyun 	.port_num	= MFC_NUM_PORTS_V6,
1556*4882a593Smuzhiyun 	.buf_size	= &buf_size_v6,
1557*4882a593Smuzhiyun 	.fw_name[0]     = "s5p-mfc-v6.fw",
1558*4882a593Smuzhiyun 	/*
1559*4882a593Smuzhiyun 	 * v6-v2 firmware contains bug fixes and interface change
1560*4882a593Smuzhiyun 	 * for init buffer command
1561*4882a593Smuzhiyun 	 */
1562*4882a593Smuzhiyun 	.fw_name[1]     = "s5p-mfc-v6-v2.fw",
1563*4882a593Smuzhiyun 	.clk_names	= {"mfc"},
1564*4882a593Smuzhiyun 	.num_clocks	= 1,
1565*4882a593Smuzhiyun };
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun static struct s5p_mfc_buf_size_v6 mfc_buf_size_v7 = {
1568*4882a593Smuzhiyun 	.dev_ctx	= MFC_CTX_BUF_SIZE_V7,
1569*4882a593Smuzhiyun 	.h264_dec_ctx	= MFC_H264_DEC_CTX_BUF_SIZE_V7,
1570*4882a593Smuzhiyun 	.other_dec_ctx	= MFC_OTHER_DEC_CTX_BUF_SIZE_V7,
1571*4882a593Smuzhiyun 	.h264_enc_ctx	= MFC_H264_ENC_CTX_BUF_SIZE_V7,
1572*4882a593Smuzhiyun 	.other_enc_ctx	= MFC_OTHER_ENC_CTX_BUF_SIZE_V7,
1573*4882a593Smuzhiyun };
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun static struct s5p_mfc_buf_size buf_size_v7 = {
1576*4882a593Smuzhiyun 	.fw	= MAX_FW_SIZE_V7,
1577*4882a593Smuzhiyun 	.cpb	= MAX_CPB_SIZE_V7,
1578*4882a593Smuzhiyun 	.priv	= &mfc_buf_size_v7,
1579*4882a593Smuzhiyun };
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun static struct s5p_mfc_variant mfc_drvdata_v7 = {
1582*4882a593Smuzhiyun 	.version	= MFC_VERSION_V7,
1583*4882a593Smuzhiyun 	.version_bit	= MFC_V7_BIT,
1584*4882a593Smuzhiyun 	.port_num	= MFC_NUM_PORTS_V7,
1585*4882a593Smuzhiyun 	.buf_size	= &buf_size_v7,
1586*4882a593Smuzhiyun 	.fw_name[0]     = "s5p-mfc-v7.fw",
1587*4882a593Smuzhiyun 	.clk_names	= {"mfc", "sclk_mfc"},
1588*4882a593Smuzhiyun 	.num_clocks	= 2,
1589*4882a593Smuzhiyun };
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun static struct s5p_mfc_buf_size_v6 mfc_buf_size_v8 = {
1592*4882a593Smuzhiyun 	.dev_ctx	= MFC_CTX_BUF_SIZE_V8,
1593*4882a593Smuzhiyun 	.h264_dec_ctx	= MFC_H264_DEC_CTX_BUF_SIZE_V8,
1594*4882a593Smuzhiyun 	.other_dec_ctx	= MFC_OTHER_DEC_CTX_BUF_SIZE_V8,
1595*4882a593Smuzhiyun 	.h264_enc_ctx	= MFC_H264_ENC_CTX_BUF_SIZE_V8,
1596*4882a593Smuzhiyun 	.other_enc_ctx	= MFC_OTHER_ENC_CTX_BUF_SIZE_V8,
1597*4882a593Smuzhiyun };
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun static struct s5p_mfc_buf_size buf_size_v8 = {
1600*4882a593Smuzhiyun 	.fw	= MAX_FW_SIZE_V8,
1601*4882a593Smuzhiyun 	.cpb	= MAX_CPB_SIZE_V8,
1602*4882a593Smuzhiyun 	.priv	= &mfc_buf_size_v8,
1603*4882a593Smuzhiyun };
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun static struct s5p_mfc_variant mfc_drvdata_v8 = {
1606*4882a593Smuzhiyun 	.version	= MFC_VERSION_V8,
1607*4882a593Smuzhiyun 	.version_bit	= MFC_V8_BIT,
1608*4882a593Smuzhiyun 	.port_num	= MFC_NUM_PORTS_V8,
1609*4882a593Smuzhiyun 	.buf_size	= &buf_size_v8,
1610*4882a593Smuzhiyun 	.fw_name[0]     = "s5p-mfc-v8.fw",
1611*4882a593Smuzhiyun 	.clk_names	= {"mfc"},
1612*4882a593Smuzhiyun 	.num_clocks	= 1,
1613*4882a593Smuzhiyun };
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun static struct s5p_mfc_variant mfc_drvdata_v8_5433 = {
1616*4882a593Smuzhiyun 	.version	= MFC_VERSION_V8,
1617*4882a593Smuzhiyun 	.version_bit	= MFC_V8_BIT,
1618*4882a593Smuzhiyun 	.port_num	= MFC_NUM_PORTS_V8,
1619*4882a593Smuzhiyun 	.buf_size	= &buf_size_v8,
1620*4882a593Smuzhiyun 	.fw_name[0]     = "s5p-mfc-v8.fw",
1621*4882a593Smuzhiyun 	.clk_names	= {"pclk", "aclk", "aclk_xiu"},
1622*4882a593Smuzhiyun 	.num_clocks	= 3,
1623*4882a593Smuzhiyun };
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun static struct s5p_mfc_buf_size_v6 mfc_buf_size_v10 = {
1626*4882a593Smuzhiyun 	.dev_ctx        = MFC_CTX_BUF_SIZE_V10,
1627*4882a593Smuzhiyun 	.h264_dec_ctx   = MFC_H264_DEC_CTX_BUF_SIZE_V10,
1628*4882a593Smuzhiyun 	.other_dec_ctx  = MFC_OTHER_DEC_CTX_BUF_SIZE_V10,
1629*4882a593Smuzhiyun 	.h264_enc_ctx   = MFC_H264_ENC_CTX_BUF_SIZE_V10,
1630*4882a593Smuzhiyun 	.hevc_enc_ctx   = MFC_HEVC_ENC_CTX_BUF_SIZE_V10,
1631*4882a593Smuzhiyun 	.other_enc_ctx  = MFC_OTHER_ENC_CTX_BUF_SIZE_V10,
1632*4882a593Smuzhiyun };
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun static struct s5p_mfc_buf_size buf_size_v10 = {
1635*4882a593Smuzhiyun 	.fw     = MAX_FW_SIZE_V10,
1636*4882a593Smuzhiyun 	.cpb    = MAX_CPB_SIZE_V10,
1637*4882a593Smuzhiyun 	.priv   = &mfc_buf_size_v10,
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun static struct s5p_mfc_variant mfc_drvdata_v10 = {
1641*4882a593Smuzhiyun 	.version        = MFC_VERSION_V10,
1642*4882a593Smuzhiyun 	.version_bit    = MFC_V10_BIT,
1643*4882a593Smuzhiyun 	.port_num       = MFC_NUM_PORTS_V10,
1644*4882a593Smuzhiyun 	.buf_size       = &buf_size_v10,
1645*4882a593Smuzhiyun 	.fw_name[0]     = "s5p-mfc-v10.fw",
1646*4882a593Smuzhiyun };
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun static const struct of_device_id exynos_mfc_match[] = {
1649*4882a593Smuzhiyun 	{
1650*4882a593Smuzhiyun 		.compatible = "samsung,mfc-v5",
1651*4882a593Smuzhiyun 		.data = &mfc_drvdata_v5,
1652*4882a593Smuzhiyun 	}, {
1653*4882a593Smuzhiyun 		.compatible = "samsung,mfc-v6",
1654*4882a593Smuzhiyun 		.data = &mfc_drvdata_v6,
1655*4882a593Smuzhiyun 	}, {
1656*4882a593Smuzhiyun 		.compatible = "samsung,mfc-v7",
1657*4882a593Smuzhiyun 		.data = &mfc_drvdata_v7,
1658*4882a593Smuzhiyun 	}, {
1659*4882a593Smuzhiyun 		.compatible = "samsung,mfc-v8",
1660*4882a593Smuzhiyun 		.data = &mfc_drvdata_v8,
1661*4882a593Smuzhiyun 	}, {
1662*4882a593Smuzhiyun 		.compatible = "samsung,exynos5433-mfc",
1663*4882a593Smuzhiyun 		.data = &mfc_drvdata_v8_5433,
1664*4882a593Smuzhiyun 	}, {
1665*4882a593Smuzhiyun 		.compatible = "samsung,mfc-v10",
1666*4882a593Smuzhiyun 		.data = &mfc_drvdata_v10,
1667*4882a593Smuzhiyun 	},
1668*4882a593Smuzhiyun 	{},
1669*4882a593Smuzhiyun };
1670*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, exynos_mfc_match);
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun static struct platform_driver s5p_mfc_driver = {
1673*4882a593Smuzhiyun 	.probe		= s5p_mfc_probe,
1674*4882a593Smuzhiyun 	.remove		= s5p_mfc_remove,
1675*4882a593Smuzhiyun 	.driver	= {
1676*4882a593Smuzhiyun 		.name	= S5P_MFC_NAME,
1677*4882a593Smuzhiyun 		.pm	= &s5p_mfc_pm_ops,
1678*4882a593Smuzhiyun 		.of_match_table = exynos_mfc_match,
1679*4882a593Smuzhiyun 	},
1680*4882a593Smuzhiyun };
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun module_platform_driver(s5p_mfc_driver);
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1685*4882a593Smuzhiyun MODULE_AUTHOR("Kamil Debski <k.debski@samsung.com>");
1686*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung S5P Multi Format Codec V4L2 driver");
1687*4882a593Smuzhiyun 
1688