xref: /OK3568_Linux_fs/kernel/drivers/media/platform/s3c-camif/camif-regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Register definition file for s3c24xx/s3c64xx SoC CAMIF driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2012 Sylwester Nawrocki <sylvester.nawrocki@gmail.com>
6*4882a593Smuzhiyun  * Copyright (C) 2012 Tomasz Figa <tomasz.figa@gmail.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef CAMIF_REGS_H_
10*4882a593Smuzhiyun #define CAMIF_REGS_H_
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "camif-core.h"
15*4882a593Smuzhiyun #include <media/drv-intf/s3c_camif.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * The id argument indicates the processing path:
19*4882a593Smuzhiyun  * id = 0 - codec (FIMC C), 1 - preview (FIMC P).
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Camera input format */
23*4882a593Smuzhiyun #define S3C_CAMIF_REG_CISRCFMT			0x00
24*4882a593Smuzhiyun #define  CISRCFMT_ITU601_8BIT			BIT(31)
25*4882a593Smuzhiyun #define  CISRCFMT_ITU656_8BIT			(0 << 31)
26*4882a593Smuzhiyun #define  CISRCFMT_ORDER422_YCBYCR		(0 << 14)
27*4882a593Smuzhiyun #define  CISRCFMT_ORDER422_YCRYCB		(1 << 14)
28*4882a593Smuzhiyun #define  CISRCFMT_ORDER422_CBYCRY		(2 << 14)
29*4882a593Smuzhiyun #define  CISRCFMT_ORDER422_CRYCBY		(3 << 14)
30*4882a593Smuzhiyun #define  CISRCFMT_ORDER422_MASK			(3 << 14)
31*4882a593Smuzhiyun #define  CISRCFMT_SIZE_CAM_MASK			(0x1fff << 16 | 0x1fff)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Window offset */
34*4882a593Smuzhiyun #define S3C_CAMIF_REG_CIWDOFST			0x04
35*4882a593Smuzhiyun #define  CIWDOFST_WINOFSEN			BIT(31)
36*4882a593Smuzhiyun #define  CIWDOFST_CLROVCOFIY			BIT(30)
37*4882a593Smuzhiyun #define  CIWDOFST_CLROVRLB_PR			BIT(28)
38*4882a593Smuzhiyun /* #define  CIWDOFST_CLROVPRFIY			BIT(27) */
39*4882a593Smuzhiyun #define  CIWDOFST_CLROVCOFICB			BIT(15)
40*4882a593Smuzhiyun #define  CIWDOFST_CLROVCOFICR			BIT(14)
41*4882a593Smuzhiyun #define  CIWDOFST_CLROVPRFICB			BIT(13)
42*4882a593Smuzhiyun #define  CIWDOFST_CLROVPRFICR			BIT(12)
43*4882a593Smuzhiyun #define  CIWDOFST_OFST_MASK			(0x7ff << 16 | 0x7ff)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Window offset 2 */
46*4882a593Smuzhiyun #define S3C_CAMIF_REG_CIWDOFST2			0x14
47*4882a593Smuzhiyun #define  CIWDOFST2_OFST2_MASK			(0xfff << 16 | 0xfff)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* Global control */
50*4882a593Smuzhiyun #define S3C_CAMIF_REG_CIGCTRL			0x08
51*4882a593Smuzhiyun #define  CIGCTRL_SWRST				BIT(31)
52*4882a593Smuzhiyun #define  CIGCTRL_CAMRST				BIT(30)
53*4882a593Smuzhiyun #define  CIGCTRL_TESTPATTERN_NORMAL		(0 << 27)
54*4882a593Smuzhiyun #define  CIGCTRL_TESTPATTERN_COLOR_BAR		(1 << 27)
55*4882a593Smuzhiyun #define  CIGCTRL_TESTPATTERN_HOR_INC		(2 << 27)
56*4882a593Smuzhiyun #define  CIGCTRL_TESTPATTERN_VER_INC		(3 << 27)
57*4882a593Smuzhiyun #define  CIGCTRL_TESTPATTERN_MASK		(3 << 27)
58*4882a593Smuzhiyun #define  CIGCTRL_INVPOLPCLK			BIT(26)
59*4882a593Smuzhiyun #define  CIGCTRL_INVPOLVSYNC			BIT(25)
60*4882a593Smuzhiyun #define  CIGCTRL_INVPOLHREF			BIT(24)
61*4882a593Smuzhiyun #define  CIGCTRL_IRQ_OVFEN			BIT(22)
62*4882a593Smuzhiyun #define  CIGCTRL_HREF_MASK			BIT(21)
63*4882a593Smuzhiyun #define  CIGCTRL_IRQ_LEVEL			BIT(20)
64*4882a593Smuzhiyun /* IRQ_CLR_C, IRQ_CLR_P */
65*4882a593Smuzhiyun #define  CIGCTRL_IRQ_CLR(id)			BIT(19 - (id))
66*4882a593Smuzhiyun #define  CIGCTRL_FIELDMODE			BIT(2)
67*4882a593Smuzhiyun #define  CIGCTRL_INVPOLFIELD			BIT(1)
68*4882a593Smuzhiyun #define  CIGCTRL_CAM_INTERLACE			BIT(0)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* Y DMA output frame start address. n = 0..3. */
71*4882a593Smuzhiyun #define S3C_CAMIF_REG_CIYSA(id, n)		(0x18 + (id) * 0x54 + (n) * 4)
72*4882a593Smuzhiyun /* Cb plane output DMA start address. n = 0..3. Only codec path. */
73*4882a593Smuzhiyun #define S3C_CAMIF_REG_CICBSA(id, n)		(0x28 + (id) * 0x54 + (n) * 4)
74*4882a593Smuzhiyun /* Cr plane output DMA start address. n = 0..3. Only codec path. */
75*4882a593Smuzhiyun #define S3C_CAMIF_REG_CICRSA(id, n)		(0x38 + (id) * 0x54 + (n) * 4)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* CICOTRGFMT, CIPRTRGFMT - Target format */
78*4882a593Smuzhiyun #define S3C_CAMIF_REG_CITRGFMT(id, _offs)	(0x48 + (id) * (0x34 + (_offs)))
79*4882a593Smuzhiyun #define  CITRGFMT_IN422				BIT(31) /* only for s3c24xx */
80*4882a593Smuzhiyun #define  CITRGFMT_OUT422			BIT(30) /* only for s3c24xx */
81*4882a593Smuzhiyun #define  CITRGFMT_OUTFORMAT_YCBCR420		(0 << 29) /* only for s3c6410 */
82*4882a593Smuzhiyun #define  CITRGFMT_OUTFORMAT_YCBCR422		(1 << 29) /* only for s3c6410 */
83*4882a593Smuzhiyun #define  CITRGFMT_OUTFORMAT_YCBCR422I		(2 << 29) /* only for s3c6410 */
84*4882a593Smuzhiyun #define  CITRGFMT_OUTFORMAT_RGB			(3 << 29) /* only for s3c6410 */
85*4882a593Smuzhiyun #define  CITRGFMT_OUTFORMAT_MASK		(3 << 29) /* only for s3c6410 */
86*4882a593Smuzhiyun #define  CITRGFMT_TARGETHSIZE(x)		((x) << 16)
87*4882a593Smuzhiyun #define  CITRGFMT_FLIP_NORMAL			(0 << 14)
88*4882a593Smuzhiyun #define  CITRGFMT_FLIP_X_MIRROR			(1 << 14)
89*4882a593Smuzhiyun #define  CITRGFMT_FLIP_Y_MIRROR			(2 << 14)
90*4882a593Smuzhiyun #define  CITRGFMT_FLIP_180			(3 << 14)
91*4882a593Smuzhiyun #define  CITRGFMT_FLIP_MASK			(3 << 14)
92*4882a593Smuzhiyun /* Preview path only */
93*4882a593Smuzhiyun #define  CITRGFMT_ROT90_PR			BIT(13)
94*4882a593Smuzhiyun #define  CITRGFMT_TARGETVSIZE(x)		((x) << 0)
95*4882a593Smuzhiyun #define  CITRGFMT_TARGETSIZE_MASK		((0x1fff << 16) | 0x1fff)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* CICOCTRL, CIPRCTRL. Output DMA control. */
98*4882a593Smuzhiyun #define S3C_CAMIF_REG_CICTRL(id, _offs)		(0x4c + (id) * (0x34 + (_offs)))
99*4882a593Smuzhiyun #define  CICTRL_BURST_MASK			(0xfffff << 4)
100*4882a593Smuzhiyun /* xBURSTn - 5-bits width */
101*4882a593Smuzhiyun #define  CICTRL_YBURST1(x)			((x) << 19)
102*4882a593Smuzhiyun #define  CICTRL_YBURST2(x)			((x) << 14)
103*4882a593Smuzhiyun #define  CICTRL_RGBBURST1(x)			((x) << 19)
104*4882a593Smuzhiyun #define  CICTRL_RGBBURST2(x)			((x) << 14)
105*4882a593Smuzhiyun #define  CICTRL_CBURST1(x)			((x) << 9)
106*4882a593Smuzhiyun #define  CICTRL_CBURST2(x)			((x) << 4)
107*4882a593Smuzhiyun #define  CICTRL_LASTIRQ_ENABLE			BIT(2)
108*4882a593Smuzhiyun #define  CICTRL_ORDER422_MASK			(3 << 0)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* CICOSCPRERATIO, CIPRSCPRERATIO. Pre-scaler control 1. */
111*4882a593Smuzhiyun #define S3C_CAMIF_REG_CISCPRERATIO(id, _offs)	(0x50 + (id) * (0x34 + (_offs)))
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* CICOSCPREDST, CIPRSCPREDST. Pre-scaler control 2. */
114*4882a593Smuzhiyun #define S3C_CAMIF_REG_CISCPREDST(id, _offs)	(0x54 + (id) * (0x34 + (_offs)))
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* CICOSCCTRL, CIPRSCCTRL. Main scaler control. */
117*4882a593Smuzhiyun #define S3C_CAMIF_REG_CISCCTRL(id, _offs)	(0x58 + (id) * (0x34 + (_offs)))
118*4882a593Smuzhiyun #define  CISCCTRL_SCALERBYPASS			BIT(31)
119*4882a593Smuzhiyun /* s3c244x preview path only, s3c64xx both */
120*4882a593Smuzhiyun #define  CIPRSCCTRL_SAMPLE			BIT(31)
121*4882a593Smuzhiyun /* 0 - 16-bit RGB, 1 - 24-bit RGB */
122*4882a593Smuzhiyun #define  CIPRSCCTRL_RGB_FORMAT_24BIT		BIT(30) /* only for s3c244x */
123*4882a593Smuzhiyun #define  CIPRSCCTRL_SCALEUP_H			BIT(29) /* only for s3c244x */
124*4882a593Smuzhiyun #define  CIPRSCCTRL_SCALEUP_V			BIT(28) /* only for s3c244x */
125*4882a593Smuzhiyun /* s3c64xx */
126*4882a593Smuzhiyun #define  CISCCTRL_SCALEUP_H			BIT(30)
127*4882a593Smuzhiyun #define  CISCCTRL_SCALEUP_V			BIT(29)
128*4882a593Smuzhiyun #define  CISCCTRL_SCALEUP_MASK			(0x3 << 29)
129*4882a593Smuzhiyun #define  CISCCTRL_CSCR2Y_WIDE			BIT(28)
130*4882a593Smuzhiyun #define  CISCCTRL_CSCY2R_WIDE			BIT(27)
131*4882a593Smuzhiyun #define  CISCCTRL_LCDPATHEN_FIFO		BIT(26)
132*4882a593Smuzhiyun #define  CISCCTRL_INTERLACE			BIT(25)
133*4882a593Smuzhiyun #define  CISCCTRL_SCALERSTART			BIT(15)
134*4882a593Smuzhiyun #define  CISCCTRL_INRGB_FMT_RGB565		(0 << 13)
135*4882a593Smuzhiyun #define  CISCCTRL_INRGB_FMT_RGB666		(1 << 13)
136*4882a593Smuzhiyun #define  CISCCTRL_INRGB_FMT_RGB888		(2 << 13)
137*4882a593Smuzhiyun #define  CISCCTRL_INRGB_FMT_MASK		(3 << 13)
138*4882a593Smuzhiyun #define  CISCCTRL_OUTRGB_FMT_RGB565		(0 << 11)
139*4882a593Smuzhiyun #define  CISCCTRL_OUTRGB_FMT_RGB666		(1 << 11)
140*4882a593Smuzhiyun #define  CISCCTRL_OUTRGB_FMT_RGB888		(2 << 11)
141*4882a593Smuzhiyun #define  CISCCTRL_OUTRGB_FMT_MASK		(3 << 11)
142*4882a593Smuzhiyun #define  CISCCTRL_EXTRGB_EXTENSION		BIT(10)
143*4882a593Smuzhiyun #define  CISCCTRL_ONE2ONE			BIT(9)
144*4882a593Smuzhiyun #define  CISCCTRL_MAIN_RATIO_MASK		(0x1ff << 16 | 0x1ff)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* CICOTAREA, CIPRTAREA. Target area for DMA (Hsize x Vsize). */
147*4882a593Smuzhiyun #define S3C_CAMIF_REG_CITAREA(id, _offs)	(0x5c + (id) * (0x34 + (_offs)))
148*4882a593Smuzhiyun #define CITAREA_MASK				0xfffffff
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* Codec (id = 0) or preview (id = 1) path status. */
151*4882a593Smuzhiyun #define S3C_CAMIF_REG_CISTATUS(id, _offs)	(0x64 + (id) * (0x34 + (_offs)))
152*4882a593Smuzhiyun #define  CISTATUS_OVFIY_STATUS			BIT(31)
153*4882a593Smuzhiyun #define  CISTATUS_OVFICB_STATUS			BIT(30)
154*4882a593Smuzhiyun #define  CISTATUS_OVFICR_STATUS			BIT(29)
155*4882a593Smuzhiyun #define  CISTATUS_OVF_MASK			(0x7 << 29)
156*4882a593Smuzhiyun #define  CIPRSTATUS_OVF_MASK			(0x3 << 30)
157*4882a593Smuzhiyun #define  CISTATUS_VSYNC_STATUS			BIT(28)
158*4882a593Smuzhiyun #define  CISTATUS_FRAMECNT_MASK			(3 << 26)
159*4882a593Smuzhiyun #define  CISTATUS_FRAMECNT(__reg)		(((__reg) >> 26) & 0x3)
160*4882a593Smuzhiyun #define  CISTATUS_WINOFSTEN_STATUS		BIT(25)
161*4882a593Smuzhiyun #define  CISTATUS_IMGCPTEN_STATUS		BIT(22)
162*4882a593Smuzhiyun #define  CISTATUS_IMGCPTENSC_STATUS		BIT(21)
163*4882a593Smuzhiyun #define  CISTATUS_VSYNC_A_STATUS		BIT(20)
164*4882a593Smuzhiyun #define  CISTATUS_FRAMEEND_STATUS		BIT(19) /* 17 on s3c64xx */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /* Image capture enable */
167*4882a593Smuzhiyun #define S3C_CAMIF_REG_CIIMGCPT(_offs)		(0xa0 + (_offs))
168*4882a593Smuzhiyun #define  CIIMGCPT_IMGCPTEN			BIT(31)
169*4882a593Smuzhiyun #define  CIIMGCPT_IMGCPTEN_SC(id)		BIT(30 - (id))
170*4882a593Smuzhiyun /* Frame control: 1 - one-shot, 0 - free run */
171*4882a593Smuzhiyun #define  CIIMGCPT_CPT_FREN_ENABLE(id)		BIT(25 - (id))
172*4882a593Smuzhiyun #define  CIIMGCPT_CPT_FRMOD_ENABLE		(0 << 18)
173*4882a593Smuzhiyun #define  CIIMGCPT_CPT_FRMOD_CNT			BIT(18)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* Capture sequence */
176*4882a593Smuzhiyun #define S3C_CAMIF_REG_CICPTSEQ			0xc4
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /* Image effects */
179*4882a593Smuzhiyun #define S3C_CAMIF_REG_CIIMGEFF(_offs)		(0xb0 + (_offs))
180*4882a593Smuzhiyun #define  CIIMGEFF_IE_ENABLE(id)			BIT(30 + (id))
181*4882a593Smuzhiyun #define  CIIMGEFF_IE_ENABLE_MASK		(3 << 30)
182*4882a593Smuzhiyun /* Image effect: 1 - after scaler, 0 - before scaler */
183*4882a593Smuzhiyun #define  CIIMGEFF_IE_AFTER_SC			BIT(29)
184*4882a593Smuzhiyun #define  CIIMGEFF_FIN_MASK			(7 << 26)
185*4882a593Smuzhiyun #define  CIIMGEFF_FIN_BYPASS			(0 << 26)
186*4882a593Smuzhiyun #define  CIIMGEFF_FIN_ARBITRARY			(1 << 26)
187*4882a593Smuzhiyun #define  CIIMGEFF_FIN_NEGATIVE			(2 << 26)
188*4882a593Smuzhiyun #define  CIIMGEFF_FIN_ARTFREEZE			(3 << 26)
189*4882a593Smuzhiyun #define  CIIMGEFF_FIN_EMBOSSING			(4 << 26)
190*4882a593Smuzhiyun #define  CIIMGEFF_FIN_SILHOUETTE		(5 << 26)
191*4882a593Smuzhiyun #define  CIIMGEFF_PAT_CBCR_MASK			((0xff << 13) | 0xff)
192*4882a593Smuzhiyun #define  CIIMGEFF_PAT_CB(x)			((x) << 13)
193*4882a593Smuzhiyun #define  CIIMGEFF_PAT_CR(x)			(x)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* MSCOY0SA, MSPRY0SA. Y/Cb/Cr frame start address for input DMA. */
196*4882a593Smuzhiyun #define S3C_CAMIF_REG_MSY0SA(id)		(0xd4 + ((id) * 0x2c))
197*4882a593Smuzhiyun #define S3C_CAMIF_REG_MSCB0SA(id)		(0xd8 + ((id) * 0x2c))
198*4882a593Smuzhiyun #define S3C_CAMIF_REG_MSCR0SA(id)		(0xdc + ((id) * 0x2c))
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /* MSCOY0END, MSCOY0END. Y/Cb/Cr frame end address for input DMA. */
201*4882a593Smuzhiyun #define S3C_CAMIF_REG_MSY0END(id)		(0xe0 + ((id) * 0x2c))
202*4882a593Smuzhiyun #define S3C_CAMIF_REG_MSCB0END(id)		(0xe4 + ((id) * 0x2c))
203*4882a593Smuzhiyun #define S3C_CAMIF_REG_MSCR0END(id)		(0xe8 + ((id) * 0x2c))
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* MSPRYOFF, MSPRYOFF. Y/Cb/Cr offset. n: 0 - codec, 1 - preview. */
206*4882a593Smuzhiyun #define S3C_CAMIF_REG_MSYOFF(id)		(0x118 + ((id) * 0x2c))
207*4882a593Smuzhiyun #define S3C_CAMIF_REG_MSCBOFF(id)		(0x11c + ((id) * 0x2c))
208*4882a593Smuzhiyun #define S3C_CAMIF_REG_MSCROFF(id)		(0x120 + ((id) * 0x2c))
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /* Real input DMA data size. n = 0 - codec, 1 - preview. */
211*4882a593Smuzhiyun #define S3C_CAMIF_REG_MSWIDTH(id)		(0xf8 + (id) * 0x2c)
212*4882a593Smuzhiyun #define  AUTOLOAD_ENABLE			BIT(31)
213*4882a593Smuzhiyun #define  ADDR_CH_DIS				BIT(30)
214*4882a593Smuzhiyun #define  MSHEIGHT(x)				(((x) & 0x3ff) << 16)
215*4882a593Smuzhiyun #define  MSWIDTH(x)				((x) & 0x3ff)
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* Input DMA control. n = 0 - codec, 1 - preview */
218*4882a593Smuzhiyun #define S3C_CAMIF_REG_MSCTRL(id)		(0xfc + (id) * 0x2c)
219*4882a593Smuzhiyun #define  MSCTRL_ORDER422_M_YCBYCR		(0 << 4)
220*4882a593Smuzhiyun #define  MSCTRL_ORDER422_M_YCRYCB		(1 << 4)
221*4882a593Smuzhiyun #define  MSCTRL_ORDER422_M_CBYCRY		(2 << 4)
222*4882a593Smuzhiyun #define  MSCTRL_ORDER422_M_CRYCBY		(3 << 4)
223*4882a593Smuzhiyun /* 0 - camera, 1 - DMA */
224*4882a593Smuzhiyun #define  MSCTRL_SEL_DMA_CAM			BIT(3)
225*4882a593Smuzhiyun #define  MSCTRL_INFORMAT_M_YCBCR420		(0 << 1)
226*4882a593Smuzhiyun #define  MSCTRL_INFORMAT_M_YCBCR422		(1 << 1)
227*4882a593Smuzhiyun #define  MSCTRL_INFORMAT_M_YCBCR422I		(2 << 1)
228*4882a593Smuzhiyun #define  MSCTRL_INFORMAT_M_RGB			(3 << 1)
229*4882a593Smuzhiyun #define  MSCTRL_ENVID_M				BIT(0)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* CICOSCOSY, CIPRSCOSY. Scan line Y/Cb/Cr offset. */
232*4882a593Smuzhiyun #define S3C_CAMIF_REG_CISSY(id)			(0x12c + (id) * 0x0c)
233*4882a593Smuzhiyun #define S3C_CAMIF_REG_CISSCB(id)		(0x130 + (id) * 0x0c)
234*4882a593Smuzhiyun #define S3C_CAMIF_REG_CISSCR(id)		(0x134 + (id) * 0x0c)
235*4882a593Smuzhiyun #define S3C_CISS_OFFS_INITIAL(x)		((x) << 16)
236*4882a593Smuzhiyun #define S3C_CISS_OFFS_LINE(x)			((x) << 0)
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /* ------------------------------------------------------------------ */
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun void camif_hw_reset(struct camif_dev *camif);
241*4882a593Smuzhiyun void camif_hw_clear_pending_irq(struct camif_vp *vp);
242*4882a593Smuzhiyun void camif_hw_clear_fifo_overflow(struct camif_vp *vp);
243*4882a593Smuzhiyun void camif_hw_set_lastirq(struct camif_vp *vp, int enable);
244*4882a593Smuzhiyun void camif_hw_set_input_path(struct camif_vp *vp);
245*4882a593Smuzhiyun void camif_hw_enable_scaler(struct camif_vp *vp, bool on);
246*4882a593Smuzhiyun void camif_hw_enable_capture(struct camif_vp *vp);
247*4882a593Smuzhiyun void camif_hw_disable_capture(struct camif_vp *vp);
248*4882a593Smuzhiyun void camif_hw_set_camera_bus(struct camif_dev *camif);
249*4882a593Smuzhiyun void camif_hw_set_source_format(struct camif_dev *camif);
250*4882a593Smuzhiyun void camif_hw_set_camera_crop(struct camif_dev *camif);
251*4882a593Smuzhiyun void camif_hw_set_scaler(struct camif_vp *vp);
252*4882a593Smuzhiyun void camif_hw_set_flip(struct camif_vp *vp);
253*4882a593Smuzhiyun void camif_hw_set_output_dma(struct camif_vp *vp);
254*4882a593Smuzhiyun void camif_hw_set_target_format(struct camif_vp *vp);
255*4882a593Smuzhiyun void camif_hw_set_test_pattern(struct camif_dev *camif, unsigned int pattern);
256*4882a593Smuzhiyun void camif_hw_set_effect(struct camif_dev *camif, unsigned int effect,
257*4882a593Smuzhiyun 			unsigned int cr, unsigned int cb);
258*4882a593Smuzhiyun void camif_hw_set_output_addr(struct camif_vp *vp, struct camif_addr *paddr,
259*4882a593Smuzhiyun 			      int index);
260*4882a593Smuzhiyun void camif_hw_dump_regs(struct camif_dev *camif, const char *label);
261*4882a593Smuzhiyun 
camif_hw_get_status(struct camif_vp * vp)262*4882a593Smuzhiyun static inline u32 camif_hw_get_status(struct camif_vp *vp)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	return readl(vp->camif->io_base + S3C_CAMIF_REG_CISTATUS(vp->id,
265*4882a593Smuzhiyun 								vp->offset));
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #endif /* CAMIF_REGS_H_ */
269